Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 1 | /* |
| 2 | * regmap based irq_chip |
| 3 | * |
| 4 | * Copyright 2011 Wolfson Microelectronics plc |
| 5 | * |
| 6 | * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
Paul Gortmaker | 51990e8 | 2012-01-22 11:23:42 -0500 | [diff] [blame] | 13 | #include <linux/device.h> |
Xiubo Li | e128920 | 2014-05-19 15:13:45 +0800 | [diff] [blame] | 14 | #include <linux/export.h> |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 15 | #include <linux/interrupt.h> |
Xiubo Li | e128920 | 2014-05-19 15:13:45 +0800 | [diff] [blame] | 16 | #include <linux/irq.h> |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 17 | #include <linux/irqdomain.h> |
Mark Brown | 0c00c50 | 2012-07-24 15:41:19 +0100 | [diff] [blame] | 18 | #include <linux/pm_runtime.h> |
Xiubo Li | e128920 | 2014-05-19 15:13:45 +0800 | [diff] [blame] | 19 | #include <linux/regmap.h> |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 20 | #include <linux/slab.h> |
| 21 | |
| 22 | #include "internal.h" |
| 23 | |
| 24 | struct regmap_irq_chip_data { |
| 25 | struct mutex lock; |
Stephen Warren | 7ac140e | 2012-08-01 11:40:47 -0600 | [diff] [blame] | 26 | struct irq_chip irq_chip; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 27 | |
| 28 | struct regmap *map; |
Mark Brown | b026ddb | 2012-05-31 21:01:46 +0100 | [diff] [blame] | 29 | const struct regmap_irq_chip *chip; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 30 | |
| 31 | int irq_base; |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 32 | struct irq_domain *domain; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 33 | |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 34 | int irq; |
| 35 | int wake_count; |
| 36 | |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 37 | void *status_reg_buf; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 38 | unsigned int *status_buf; |
| 39 | unsigned int *mask_buf; |
| 40 | unsigned int *mask_buf_def; |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 41 | unsigned int *wake_buf; |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 42 | unsigned int *type_buf; |
| 43 | unsigned int *type_buf_def; |
Graeme Gregory | 022f926a | 2012-05-14 22:40:43 +0900 | [diff] [blame] | 44 | |
| 45 | unsigned int irq_reg_stride; |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 46 | unsigned int type_reg_stride; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 47 | }; |
| 48 | |
| 49 | static inline const |
| 50 | struct regmap_irq *irq_to_regmap_irq(struct regmap_irq_chip_data *data, |
| 51 | int irq) |
| 52 | { |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 53 | return &data->chip->irqs[irq]; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 54 | } |
| 55 | |
| 56 | static void regmap_irq_lock(struct irq_data *data) |
| 57 | { |
| 58 | struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data); |
| 59 | |
| 60 | mutex_lock(&d->lock); |
| 61 | } |
| 62 | |
| 63 | static void regmap_irq_sync_unlock(struct irq_data *data) |
| 64 | { |
| 65 | struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data); |
Stephen Warren | 5680655 | 2012-04-10 23:37:22 -0600 | [diff] [blame] | 66 | struct regmap *map = d->map; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 67 | int i, ret; |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 68 | u32 reg; |
Guo Zeng | 7b7d196 | 2015-09-17 05:23:20 +0000 | [diff] [blame] | 69 | u32 unmask_offset; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 70 | |
Mark Brown | 0c00c50 | 2012-07-24 15:41:19 +0100 | [diff] [blame] | 71 | if (d->chip->runtime_pm) { |
| 72 | ret = pm_runtime_get_sync(map->dev); |
| 73 | if (ret < 0) |
| 74 | dev_err(map->dev, "IRQ sync failed to resume: %d\n", |
| 75 | ret); |
| 76 | } |
| 77 | |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 78 | /* |
| 79 | * If there's been a change in the mask write it back to the |
| 80 | * hardware. We rely on the use of the regmap core cache to |
| 81 | * suppress pointless writes. |
| 82 | */ |
| 83 | for (i = 0; i < d->chip->num_regs; i++) { |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 84 | reg = d->chip->mask_base + |
| 85 | (i * map->reg_stride * d->irq_reg_stride); |
Guo Zeng | 7b7d196 | 2015-09-17 05:23:20 +0000 | [diff] [blame] | 86 | if (d->chip->mask_invert) { |
Xiaofan Tian | 36ac914 | 2012-08-30 17:03:35 +0800 | [diff] [blame] | 87 | ret = regmap_update_bits(d->map, reg, |
| 88 | d->mask_buf_def[i], ~d->mask_buf[i]); |
Guo Zeng | 7b7d196 | 2015-09-17 05:23:20 +0000 | [diff] [blame] | 89 | } else if (d->chip->unmask_base) { |
| 90 | /* set mask with mask_base register */ |
| 91 | ret = regmap_update_bits(d->map, reg, |
| 92 | d->mask_buf_def[i], ~d->mask_buf[i]); |
| 93 | if (ret < 0) |
| 94 | dev_err(d->map->dev, |
| 95 | "Failed to sync unmasks in %x\n", |
| 96 | reg); |
| 97 | unmask_offset = d->chip->unmask_base - |
| 98 | d->chip->mask_base; |
| 99 | /* clear mask with unmask_base register */ |
| 100 | ret = regmap_update_bits(d->map, |
| 101 | reg + unmask_offset, |
| 102 | d->mask_buf_def[i], |
| 103 | d->mask_buf[i]); |
| 104 | } else { |
Xiaofan Tian | 36ac914 | 2012-08-30 17:03:35 +0800 | [diff] [blame] | 105 | ret = regmap_update_bits(d->map, reg, |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 106 | d->mask_buf_def[i], d->mask_buf[i]); |
Guo Zeng | 7b7d196 | 2015-09-17 05:23:20 +0000 | [diff] [blame] | 107 | } |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 108 | if (ret != 0) |
| 109 | dev_err(d->map->dev, "Failed to sync masks in %x\n", |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 110 | reg); |
Mark Brown | 33be493 | 2013-01-04 16:32:54 +0000 | [diff] [blame] | 111 | |
| 112 | reg = d->chip->wake_base + |
| 113 | (i * map->reg_stride * d->irq_reg_stride); |
| 114 | if (d->wake_buf) { |
Mark Brown | 9442490 | 2013-01-04 16:35:07 +0000 | [diff] [blame] | 115 | if (d->chip->wake_invert) |
| 116 | ret = regmap_update_bits(d->map, reg, |
| 117 | d->mask_buf_def[i], |
| 118 | ~d->wake_buf[i]); |
| 119 | else |
| 120 | ret = regmap_update_bits(d->map, reg, |
| 121 | d->mask_buf_def[i], |
| 122 | d->wake_buf[i]); |
Mark Brown | 33be493 | 2013-01-04 16:32:54 +0000 | [diff] [blame] | 123 | if (ret != 0) |
| 124 | dev_err(d->map->dev, |
| 125 | "Failed to sync wakes in %x: %d\n", |
| 126 | reg, ret); |
| 127 | } |
Yi Zhang | 4bd7145 | 2013-10-22 18:44:32 +0800 | [diff] [blame] | 128 | |
| 129 | if (!d->chip->init_ack_masked) |
| 130 | continue; |
| 131 | /* |
dashsriram | 7043f5f | 2015-05-27 00:55:13 +0530 | [diff] [blame] | 132 | * Ack all the masked interrupts unconditionally, |
Yi Zhang | 4bd7145 | 2013-10-22 18:44:32 +0800 | [diff] [blame] | 133 | * OR if there is masked interrupt which hasn't been Acked, |
| 134 | * it'll be ignored in irq handler, then may introduce irq storm |
| 135 | */ |
Alexander Shiyan | d323343 | 2013-12-15 13:36:51 +0400 | [diff] [blame] | 136 | if (d->mask_buf[i] && (d->chip->ack_base || d->chip->use_ack)) { |
Yi Zhang | 4bd7145 | 2013-10-22 18:44:32 +0800 | [diff] [blame] | 137 | reg = d->chip->ack_base + |
| 138 | (i * map->reg_stride * d->irq_reg_stride); |
Guo Zeng | a650fdd | 2015-09-17 05:23:21 +0000 | [diff] [blame] | 139 | /* some chips ack by write 0 */ |
| 140 | if (d->chip->ack_invert) |
| 141 | ret = regmap_write(map, reg, ~d->mask_buf[i]); |
| 142 | else |
| 143 | ret = regmap_write(map, reg, d->mask_buf[i]); |
Yi Zhang | 4bd7145 | 2013-10-22 18:44:32 +0800 | [diff] [blame] | 144 | if (ret != 0) |
| 145 | dev_err(d->map->dev, "Failed to ack 0x%x: %d\n", |
| 146 | reg, ret); |
| 147 | } |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 148 | } |
| 149 | |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 150 | for (i = 0; i < d->chip->num_type_reg; i++) { |
| 151 | if (!d->type_buf_def[i]) |
| 152 | continue; |
| 153 | reg = d->chip->type_base + |
| 154 | (i * map->reg_stride * d->type_reg_stride); |
| 155 | if (d->chip->type_invert) |
| 156 | ret = regmap_update_bits(d->map, reg, |
| 157 | d->type_buf_def[i], ~d->type_buf[i]); |
| 158 | else |
| 159 | ret = regmap_update_bits(d->map, reg, |
| 160 | d->type_buf_def[i], d->type_buf[i]); |
| 161 | if (ret != 0) |
| 162 | dev_err(d->map->dev, "Failed to sync type in %x\n", |
| 163 | reg); |
| 164 | } |
| 165 | |
Mark Brown | 0c00c50 | 2012-07-24 15:41:19 +0100 | [diff] [blame] | 166 | if (d->chip->runtime_pm) |
| 167 | pm_runtime_put(map->dev); |
| 168 | |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 169 | /* If we've changed our wakeup count propagate it to the parent */ |
| 170 | if (d->wake_count < 0) |
| 171 | for (i = d->wake_count; i < 0; i++) |
| 172 | irq_set_irq_wake(d->irq, 0); |
| 173 | else if (d->wake_count > 0) |
| 174 | for (i = 0; i < d->wake_count; i++) |
| 175 | irq_set_irq_wake(d->irq, 1); |
| 176 | |
| 177 | d->wake_count = 0; |
| 178 | |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 179 | mutex_unlock(&d->lock); |
| 180 | } |
| 181 | |
| 182 | static void regmap_irq_enable(struct irq_data *data) |
| 183 | { |
| 184 | struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data); |
Stephen Warren | 5680655 | 2012-04-10 23:37:22 -0600 | [diff] [blame] | 185 | struct regmap *map = d->map; |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 186 | const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 187 | |
Stephen Warren | f01ee60 | 2012-04-09 13:40:24 -0600 | [diff] [blame] | 188 | d->mask_buf[irq_data->reg_offset / map->reg_stride] &= ~irq_data->mask; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 189 | } |
| 190 | |
| 191 | static void regmap_irq_disable(struct irq_data *data) |
| 192 | { |
| 193 | struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data); |
Stephen Warren | 5680655 | 2012-04-10 23:37:22 -0600 | [diff] [blame] | 194 | struct regmap *map = d->map; |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 195 | const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 196 | |
Stephen Warren | f01ee60 | 2012-04-09 13:40:24 -0600 | [diff] [blame] | 197 | d->mask_buf[irq_data->reg_offset / map->reg_stride] |= irq_data->mask; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 198 | } |
| 199 | |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 200 | static int regmap_irq_set_type(struct irq_data *data, unsigned int type) |
| 201 | { |
| 202 | struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data); |
| 203 | struct regmap *map = d->map; |
| 204 | const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq); |
| 205 | int reg = irq_data->type_reg_offset / map->reg_stride; |
| 206 | |
| 207 | if (!(irq_data->type_rising_mask | irq_data->type_falling_mask)) |
| 208 | return 0; |
| 209 | |
| 210 | d->type_buf[reg] &= ~(irq_data->type_falling_mask | |
| 211 | irq_data->type_rising_mask); |
| 212 | switch (type) { |
| 213 | case IRQ_TYPE_EDGE_FALLING: |
| 214 | d->type_buf[reg] |= irq_data->type_falling_mask; |
| 215 | break; |
| 216 | |
| 217 | case IRQ_TYPE_EDGE_RISING: |
| 218 | d->type_buf[reg] |= irq_data->type_rising_mask; |
| 219 | break; |
| 220 | |
| 221 | case IRQ_TYPE_EDGE_BOTH: |
| 222 | d->type_buf[reg] |= (irq_data->type_falling_mask | |
| 223 | irq_data->type_rising_mask); |
| 224 | break; |
| 225 | |
| 226 | default: |
| 227 | return -EINVAL; |
| 228 | } |
| 229 | return 0; |
| 230 | } |
| 231 | |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 232 | static int regmap_irq_set_wake(struct irq_data *data, unsigned int on) |
| 233 | { |
| 234 | struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data); |
| 235 | struct regmap *map = d->map; |
| 236 | const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq); |
| 237 | |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 238 | if (on) { |
Laxman Dewangan | 55ac85e | 2012-12-19 19:42:28 +0530 | [diff] [blame] | 239 | if (d->wake_buf) |
| 240 | d->wake_buf[irq_data->reg_offset / map->reg_stride] |
| 241 | &= ~irq_data->mask; |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 242 | d->wake_count++; |
| 243 | } else { |
Laxman Dewangan | 55ac85e | 2012-12-19 19:42:28 +0530 | [diff] [blame] | 244 | if (d->wake_buf) |
| 245 | d->wake_buf[irq_data->reg_offset / map->reg_stride] |
| 246 | |= irq_data->mask; |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 247 | d->wake_count--; |
| 248 | } |
| 249 | |
| 250 | return 0; |
| 251 | } |
| 252 | |
Stephen Warren | 7ac140e | 2012-08-01 11:40:47 -0600 | [diff] [blame] | 253 | static const struct irq_chip regmap_irq_chip = { |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 254 | .irq_bus_lock = regmap_irq_lock, |
| 255 | .irq_bus_sync_unlock = regmap_irq_sync_unlock, |
| 256 | .irq_disable = regmap_irq_disable, |
| 257 | .irq_enable = regmap_irq_enable, |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 258 | .irq_set_type = regmap_irq_set_type, |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 259 | .irq_set_wake = regmap_irq_set_wake, |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 260 | }; |
| 261 | |
| 262 | static irqreturn_t regmap_irq_thread(int irq, void *d) |
| 263 | { |
| 264 | struct regmap_irq_chip_data *data = d; |
Mark Brown | b026ddb | 2012-05-31 21:01:46 +0100 | [diff] [blame] | 265 | const struct regmap_irq_chip *chip = data->chip; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 266 | struct regmap *map = data->map; |
| 267 | int ret, i; |
Mark Brown | d23511f | 2011-11-28 18:50:39 +0000 | [diff] [blame] | 268 | bool handled = false; |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 269 | u32 reg; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 270 | |
Laxman Dewangan | ccc1256 | 2016-05-20 20:40:26 +0530 | [diff] [blame] | 271 | if (chip->handle_pre_irq) |
| 272 | chip->handle_pre_irq(chip->irq_drv_data); |
| 273 | |
Mark Brown | 0c00c50 | 2012-07-24 15:41:19 +0100 | [diff] [blame] | 274 | if (chip->runtime_pm) { |
| 275 | ret = pm_runtime_get_sync(map->dev); |
| 276 | if (ret < 0) { |
| 277 | dev_err(map->dev, "IRQ thread failed to resume: %d\n", |
| 278 | ret); |
Li Fei | 283189d | 2013-02-28 15:37:11 +0800 | [diff] [blame] | 279 | pm_runtime_put(map->dev); |
Laxman Dewangan | ccc1256 | 2016-05-20 20:40:26 +0530 | [diff] [blame] | 280 | goto exit; |
Mark Brown | 0c00c50 | 2012-07-24 15:41:19 +0100 | [diff] [blame] | 281 | } |
| 282 | } |
| 283 | |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 284 | /* |
| 285 | * Read in the statuses, using a single bulk read if possible |
| 286 | * in order to reduce the I/O overheads. |
| 287 | */ |
Markus Pargmann | 67921a1 | 2015-08-21 10:26:42 +0200 | [diff] [blame] | 288 | if (!map->use_single_read && map->reg_stride == 1 && |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 289 | data->irq_reg_stride == 1) { |
| 290 | u8 *buf8 = data->status_reg_buf; |
| 291 | u16 *buf16 = data->status_reg_buf; |
| 292 | u32 *buf32 = data->status_reg_buf; |
Graeme Gregory | 022f926a | 2012-05-14 22:40:43 +0900 | [diff] [blame] | 293 | |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 294 | BUG_ON(!data->status_reg_buf); |
| 295 | |
| 296 | ret = regmap_bulk_read(map, chip->status_base, |
| 297 | data->status_reg_buf, |
| 298 | chip->num_regs); |
Graeme Gregory | 022f926a | 2012-05-14 22:40:43 +0900 | [diff] [blame] | 299 | if (ret != 0) { |
| 300 | dev_err(map->dev, "Failed to read IRQ status: %d\n", |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 301 | ret); |
Laxman Dewangan | ccc1256 | 2016-05-20 20:40:26 +0530 | [diff] [blame] | 302 | goto exit; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 303 | } |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 304 | |
| 305 | for (i = 0; i < data->chip->num_regs; i++) { |
| 306 | switch (map->format.val_bytes) { |
| 307 | case 1: |
| 308 | data->status_buf[i] = buf8[i]; |
| 309 | break; |
| 310 | case 2: |
| 311 | data->status_buf[i] = buf16[i]; |
| 312 | break; |
| 313 | case 4: |
| 314 | data->status_buf[i] = buf32[i]; |
| 315 | break; |
| 316 | default: |
| 317 | BUG(); |
Laxman Dewangan | ccc1256 | 2016-05-20 20:40:26 +0530 | [diff] [blame] | 318 | goto exit; |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 319 | } |
| 320 | } |
| 321 | |
| 322 | } else { |
| 323 | for (i = 0; i < data->chip->num_regs; i++) { |
| 324 | ret = regmap_read(map, chip->status_base + |
| 325 | (i * map->reg_stride |
| 326 | * data->irq_reg_stride), |
| 327 | &data->status_buf[i]); |
| 328 | |
| 329 | if (ret != 0) { |
| 330 | dev_err(map->dev, |
| 331 | "Failed to read IRQ status: %d\n", |
| 332 | ret); |
| 333 | if (chip->runtime_pm) |
| 334 | pm_runtime_put(map->dev); |
Laxman Dewangan | ccc1256 | 2016-05-20 20:40:26 +0530 | [diff] [blame] | 335 | goto exit; |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 336 | } |
| 337 | } |
Mark Brown | bbae92c | 2013-01-03 13:58:33 +0000 | [diff] [blame] | 338 | } |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 339 | |
Mark Brown | bbae92c | 2013-01-03 13:58:33 +0000 | [diff] [blame] | 340 | /* |
| 341 | * Ignore masked IRQs and ack if we need to; we ack early so |
| 342 | * there is no race between handling and acknowleding the |
| 343 | * interrupt. We assume that typically few of the interrupts |
| 344 | * will fire simultaneously so don't worry about overhead from |
| 345 | * doing a write per register. |
| 346 | */ |
| 347 | for (i = 0; i < data->chip->num_regs; i++) { |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 348 | data->status_buf[i] &= ~data->mask_buf[i]; |
| 349 | |
Alexander Shiyan | d323343 | 2013-12-15 13:36:51 +0400 | [diff] [blame] | 350 | if (data->status_buf[i] && (chip->ack_base || chip->use_ack)) { |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 351 | reg = chip->ack_base + |
| 352 | (i * map->reg_stride * data->irq_reg_stride); |
| 353 | ret = regmap_write(map, reg, data->status_buf[i]); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 354 | if (ret != 0) |
| 355 | dev_err(map->dev, "Failed to ack 0x%x: %d\n", |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 356 | reg, ret); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 357 | } |
| 358 | } |
| 359 | |
| 360 | for (i = 0; i < chip->num_irqs; i++) { |
Stephen Warren | f01ee60 | 2012-04-09 13:40:24 -0600 | [diff] [blame] | 361 | if (data->status_buf[chip->irqs[i].reg_offset / |
| 362 | map->reg_stride] & chip->irqs[i].mask) { |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 363 | handle_nested_irq(irq_find_mapping(data->domain, i)); |
Mark Brown | d23511f | 2011-11-28 18:50:39 +0000 | [diff] [blame] | 364 | handled = true; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 365 | } |
| 366 | } |
| 367 | |
Mark Brown | 0c00c50 | 2012-07-24 15:41:19 +0100 | [diff] [blame] | 368 | if (chip->runtime_pm) |
| 369 | pm_runtime_put(map->dev); |
| 370 | |
Laxman Dewangan | ccc1256 | 2016-05-20 20:40:26 +0530 | [diff] [blame] | 371 | exit: |
| 372 | if (chip->handle_post_irq) |
| 373 | chip->handle_post_irq(chip->irq_drv_data); |
| 374 | |
Mark Brown | d23511f | 2011-11-28 18:50:39 +0000 | [diff] [blame] | 375 | if (handled) |
| 376 | return IRQ_HANDLED; |
| 377 | else |
| 378 | return IRQ_NONE; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 379 | } |
| 380 | |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 381 | static int regmap_irq_map(struct irq_domain *h, unsigned int virq, |
| 382 | irq_hw_number_t hw) |
| 383 | { |
| 384 | struct regmap_irq_chip_data *data = h->host_data; |
| 385 | |
| 386 | irq_set_chip_data(virq, data); |
Yunfan Zhang | 8138073 | 2012-09-08 03:53:25 -0700 | [diff] [blame] | 387 | irq_set_chip(virq, &data->irq_chip); |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 388 | irq_set_nested_thread(virq, 1); |
Grygorii Strashko | 58a5336 | 2016-02-26 17:53:57 +0200 | [diff] [blame] | 389 | irq_set_parent(virq, data->irq); |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 390 | irq_set_noprobe(virq); |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 391 | |
| 392 | return 0; |
| 393 | } |
| 394 | |
Krzysztof Kozlowski | 77f5f3e | 2015-04-27 21:52:10 +0900 | [diff] [blame] | 395 | static const struct irq_domain_ops regmap_domain_ops = { |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 396 | .map = regmap_irq_map, |
| 397 | .xlate = irq_domain_xlate_twocell, |
| 398 | }; |
| 399 | |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 400 | /** |
| 401 | * regmap_add_irq_chip(): Use standard regmap IRQ controller handling |
| 402 | * |
| 403 | * map: The regmap for the device. |
| 404 | * irq: The IRQ the device uses to signal interrupts |
| 405 | * irq_flags: The IRQF_ flags to use for the primary interrupt. |
| 406 | * chip: Configuration for the interrupt controller. |
| 407 | * data: Runtime data structure for the controller, allocated on success |
| 408 | * |
| 409 | * Returns 0 on success or an errno on failure. |
| 410 | * |
| 411 | * In order for this to be efficient the chip really should use a |
| 412 | * register cache. The chip driver is responsible for restoring the |
| 413 | * register values used by the IRQ controller over suspend and resume. |
| 414 | */ |
| 415 | int regmap_add_irq_chip(struct regmap *map, int irq, int irq_flags, |
Mark Brown | b026ddb | 2012-05-31 21:01:46 +0100 | [diff] [blame] | 416 | int irq_base, const struct regmap_irq_chip *chip, |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 417 | struct regmap_irq_chip_data **data) |
| 418 | { |
| 419 | struct regmap_irq_chip_data *d; |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 420 | int i; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 421 | int ret = -ENOMEM; |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 422 | u32 reg; |
Guo Zeng | 7b7d196 | 2015-09-17 05:23:20 +0000 | [diff] [blame] | 423 | u32 unmask_offset; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 424 | |
Xiubo Li | e128920 | 2014-05-19 15:13:45 +0800 | [diff] [blame] | 425 | if (chip->num_regs <= 0) |
| 426 | return -EINVAL; |
| 427 | |
Stephen Warren | f01ee60 | 2012-04-09 13:40:24 -0600 | [diff] [blame] | 428 | for (i = 0; i < chip->num_irqs; i++) { |
| 429 | if (chip->irqs[i].reg_offset % map->reg_stride) |
| 430 | return -EINVAL; |
| 431 | if (chip->irqs[i].reg_offset / map->reg_stride >= |
| 432 | chip->num_regs) |
| 433 | return -EINVAL; |
| 434 | } |
| 435 | |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 436 | if (irq_base) { |
| 437 | irq_base = irq_alloc_descs(irq_base, 0, chip->num_irqs, 0); |
| 438 | if (irq_base < 0) { |
| 439 | dev_warn(map->dev, "Failed to allocate IRQs: %d\n", |
| 440 | irq_base); |
| 441 | return irq_base; |
| 442 | } |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 443 | } |
| 444 | |
| 445 | d = kzalloc(sizeof(*d), GFP_KERNEL); |
| 446 | if (!d) |
| 447 | return -ENOMEM; |
| 448 | |
lixiubo | eeda1bd | 2015-11-20 18:06:29 +0800 | [diff] [blame] | 449 | d->status_buf = kcalloc(chip->num_regs, sizeof(unsigned int), |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 450 | GFP_KERNEL); |
| 451 | if (!d->status_buf) |
| 452 | goto err_alloc; |
| 453 | |
lixiubo | eeda1bd | 2015-11-20 18:06:29 +0800 | [diff] [blame] | 454 | d->mask_buf = kcalloc(chip->num_regs, sizeof(unsigned int), |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 455 | GFP_KERNEL); |
| 456 | if (!d->mask_buf) |
| 457 | goto err_alloc; |
| 458 | |
lixiubo | eeda1bd | 2015-11-20 18:06:29 +0800 | [diff] [blame] | 459 | d->mask_buf_def = kcalloc(chip->num_regs, sizeof(unsigned int), |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 460 | GFP_KERNEL); |
| 461 | if (!d->mask_buf_def) |
| 462 | goto err_alloc; |
| 463 | |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 464 | if (chip->wake_base) { |
lixiubo | eeda1bd | 2015-11-20 18:06:29 +0800 | [diff] [blame] | 465 | d->wake_buf = kcalloc(chip->num_regs, sizeof(unsigned int), |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 466 | GFP_KERNEL); |
| 467 | if (!d->wake_buf) |
| 468 | goto err_alloc; |
| 469 | } |
| 470 | |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 471 | if (chip->num_type_reg) { |
| 472 | d->type_buf_def = kcalloc(chip->num_type_reg, |
| 473 | sizeof(unsigned int), GFP_KERNEL); |
| 474 | if (!d->type_buf_def) |
| 475 | goto err_alloc; |
| 476 | |
| 477 | d->type_buf = kcalloc(chip->num_type_reg, sizeof(unsigned int), |
| 478 | GFP_KERNEL); |
| 479 | if (!d->type_buf) |
| 480 | goto err_alloc; |
| 481 | } |
| 482 | |
Stephen Warren | 7ac140e | 2012-08-01 11:40:47 -0600 | [diff] [blame] | 483 | d->irq_chip = regmap_irq_chip; |
Stephen Warren | ca14275 | 2012-08-01 11:40:48 -0600 | [diff] [blame] | 484 | d->irq_chip.name = chip->name; |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 485 | d->irq = irq; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 486 | d->map = map; |
| 487 | d->chip = chip; |
| 488 | d->irq_base = irq_base; |
Graeme Gregory | 022f926a | 2012-05-14 22:40:43 +0900 | [diff] [blame] | 489 | |
| 490 | if (chip->irq_reg_stride) |
| 491 | d->irq_reg_stride = chip->irq_reg_stride; |
| 492 | else |
| 493 | d->irq_reg_stride = 1; |
| 494 | |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 495 | if (chip->type_reg_stride) |
| 496 | d->type_reg_stride = chip->type_reg_stride; |
| 497 | else |
| 498 | d->type_reg_stride = 1; |
| 499 | |
Markus Pargmann | 67921a1 | 2015-08-21 10:26:42 +0200 | [diff] [blame] | 500 | if (!map->use_single_read && map->reg_stride == 1 && |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 501 | d->irq_reg_stride == 1) { |
lixiubo | 549e08a | 2015-11-20 18:06:30 +0800 | [diff] [blame] | 502 | d->status_reg_buf = kmalloc_array(chip->num_regs, |
| 503 | map->format.val_bytes, |
| 504 | GFP_KERNEL); |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 505 | if (!d->status_reg_buf) |
| 506 | goto err_alloc; |
| 507 | } |
| 508 | |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 509 | mutex_init(&d->lock); |
| 510 | |
| 511 | for (i = 0; i < chip->num_irqs; i++) |
Stephen Warren | f01ee60 | 2012-04-09 13:40:24 -0600 | [diff] [blame] | 512 | d->mask_buf_def[chip->irqs[i].reg_offset / map->reg_stride] |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 513 | |= chip->irqs[i].mask; |
| 514 | |
| 515 | /* Mask all the interrupts by default */ |
| 516 | for (i = 0; i < chip->num_regs; i++) { |
| 517 | d->mask_buf[i] = d->mask_buf_def[i]; |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 518 | reg = chip->mask_base + |
| 519 | (i * map->reg_stride * d->irq_reg_stride); |
Xiaofan Tian | 36ac914 | 2012-08-30 17:03:35 +0800 | [diff] [blame] | 520 | if (chip->mask_invert) |
| 521 | ret = regmap_update_bits(map, reg, |
| 522 | d->mask_buf[i], ~d->mask_buf[i]); |
Guo Zeng | 7b7d196 | 2015-09-17 05:23:20 +0000 | [diff] [blame] | 523 | else if (d->chip->unmask_base) { |
| 524 | unmask_offset = d->chip->unmask_base - |
| 525 | d->chip->mask_base; |
| 526 | ret = regmap_update_bits(d->map, |
| 527 | reg + unmask_offset, |
| 528 | d->mask_buf[i], |
| 529 | d->mask_buf[i]); |
| 530 | } else |
Xiaofan Tian | 36ac914 | 2012-08-30 17:03:35 +0800 | [diff] [blame] | 531 | ret = regmap_update_bits(map, reg, |
Mark Brown | 0eb46ad | 2012-08-01 20:29:14 +0100 | [diff] [blame] | 532 | d->mask_buf[i], d->mask_buf[i]); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 533 | if (ret != 0) { |
| 534 | dev_err(map->dev, "Failed to set masks in 0x%x: %d\n", |
Stephen Warren | 1603262 | 2012-07-27 13:01:54 -0600 | [diff] [blame] | 535 | reg, ret); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 536 | goto err_alloc; |
| 537 | } |
Philipp Zabel | 2753e6f | 2013-07-22 17:15:52 +0200 | [diff] [blame] | 538 | |
| 539 | if (!chip->init_ack_masked) |
| 540 | continue; |
| 541 | |
| 542 | /* Ack masked but set interrupts */ |
| 543 | reg = chip->status_base + |
| 544 | (i * map->reg_stride * d->irq_reg_stride); |
| 545 | ret = regmap_read(map, reg, &d->status_buf[i]); |
| 546 | if (ret != 0) { |
| 547 | dev_err(map->dev, "Failed to read IRQ status: %d\n", |
| 548 | ret); |
| 549 | goto err_alloc; |
| 550 | } |
| 551 | |
Alexander Shiyan | d323343 | 2013-12-15 13:36:51 +0400 | [diff] [blame] | 552 | if (d->status_buf[i] && (chip->ack_base || chip->use_ack)) { |
Philipp Zabel | 2753e6f | 2013-07-22 17:15:52 +0200 | [diff] [blame] | 553 | reg = chip->ack_base + |
| 554 | (i * map->reg_stride * d->irq_reg_stride); |
Guo Zeng | a650fdd | 2015-09-17 05:23:21 +0000 | [diff] [blame] | 555 | if (chip->ack_invert) |
| 556 | ret = regmap_write(map, reg, |
| 557 | ~(d->status_buf[i] & d->mask_buf[i])); |
| 558 | else |
| 559 | ret = regmap_write(map, reg, |
Philipp Zabel | 2753e6f | 2013-07-22 17:15:52 +0200 | [diff] [blame] | 560 | d->status_buf[i] & d->mask_buf[i]); |
| 561 | if (ret != 0) { |
| 562 | dev_err(map->dev, "Failed to ack 0x%x: %d\n", |
| 563 | reg, ret); |
| 564 | goto err_alloc; |
| 565 | } |
| 566 | } |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 567 | } |
| 568 | |
Stephen Warren | 40052ca | 2012-08-01 13:57:24 -0600 | [diff] [blame] | 569 | /* Wake is disabled by default */ |
| 570 | if (d->wake_buf) { |
| 571 | for (i = 0; i < chip->num_regs; i++) { |
| 572 | d->wake_buf[i] = d->mask_buf_def[i]; |
| 573 | reg = chip->wake_base + |
| 574 | (i * map->reg_stride * d->irq_reg_stride); |
Mark Brown | 9442490 | 2013-01-04 16:35:07 +0000 | [diff] [blame] | 575 | |
| 576 | if (chip->wake_invert) |
| 577 | ret = regmap_update_bits(map, reg, |
| 578 | d->mask_buf_def[i], |
| 579 | 0); |
| 580 | else |
| 581 | ret = regmap_update_bits(map, reg, |
| 582 | d->mask_buf_def[i], |
| 583 | d->wake_buf[i]); |
Stephen Warren | 40052ca | 2012-08-01 13:57:24 -0600 | [diff] [blame] | 584 | if (ret != 0) { |
| 585 | dev_err(map->dev, "Failed to set masks in 0x%x: %d\n", |
| 586 | reg, ret); |
| 587 | goto err_alloc; |
| 588 | } |
| 589 | } |
| 590 | } |
| 591 | |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 592 | if (chip->num_type_reg) { |
| 593 | for (i = 0; i < chip->num_irqs; i++) { |
| 594 | reg = chip->irqs[i].type_reg_offset / map->reg_stride; |
| 595 | d->type_buf_def[reg] |= chip->irqs[i].type_rising_mask | |
| 596 | chip->irqs[i].type_falling_mask; |
| 597 | } |
| 598 | for (i = 0; i < chip->num_type_reg; ++i) { |
| 599 | if (!d->type_buf_def[i]) |
| 600 | continue; |
| 601 | |
| 602 | reg = chip->type_base + |
| 603 | (i * map->reg_stride * d->type_reg_stride); |
| 604 | if (chip->type_invert) |
| 605 | ret = regmap_update_bits(map, reg, |
| 606 | d->type_buf_def[i], 0xFF); |
| 607 | else |
| 608 | ret = regmap_update_bits(map, reg, |
| 609 | d->type_buf_def[i], 0x0); |
| 610 | if (ret != 0) { |
| 611 | dev_err(map->dev, |
| 612 | "Failed to set type in 0x%x: %x\n", |
| 613 | reg, ret); |
| 614 | goto err_alloc; |
| 615 | } |
| 616 | } |
| 617 | } |
| 618 | |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 619 | if (irq_base) |
| 620 | d->domain = irq_domain_add_legacy(map->dev->of_node, |
| 621 | chip->num_irqs, irq_base, 0, |
| 622 | ®map_domain_ops, d); |
| 623 | else |
| 624 | d->domain = irq_domain_add_linear(map->dev->of_node, |
| 625 | chip->num_irqs, |
| 626 | ®map_domain_ops, d); |
| 627 | if (!d->domain) { |
| 628 | dev_err(map->dev, "Failed to create IRQ domain\n"); |
| 629 | ret = -ENOMEM; |
| 630 | goto err_alloc; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 631 | } |
| 632 | |
Valentin Rothberg | 09cadf6 | 2015-02-11 16:37:57 +0100 | [diff] [blame] | 633 | ret = request_threaded_irq(irq, NULL, regmap_irq_thread, |
| 634 | irq_flags | IRQF_ONESHOT, |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 635 | chip->name, d); |
| 636 | if (ret != 0) { |
Mark Brown | eed456f | 2013-03-19 10:45:04 +0000 | [diff] [blame] | 637 | dev_err(map->dev, "Failed to request IRQ %d for %s: %d\n", |
| 638 | irq, chip->name, ret); |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 639 | goto err_domain; |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 640 | } |
| 641 | |
Krzysztof Kozlowski | 72a6a5d | 2014-03-13 09:06:01 +0100 | [diff] [blame] | 642 | *data = d; |
| 643 | |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 644 | return 0; |
| 645 | |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 646 | err_domain: |
| 647 | /* Should really dispose of the domain but... */ |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 648 | err_alloc: |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 649 | kfree(d->type_buf); |
| 650 | kfree(d->type_buf_def); |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 651 | kfree(d->wake_buf); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 652 | kfree(d->mask_buf_def); |
| 653 | kfree(d->mask_buf); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 654 | kfree(d->status_buf); |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 655 | kfree(d->status_reg_buf); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 656 | kfree(d); |
| 657 | return ret; |
| 658 | } |
| 659 | EXPORT_SYMBOL_GPL(regmap_add_irq_chip); |
| 660 | |
| 661 | /** |
| 662 | * regmap_del_irq_chip(): Stop interrupt handling for a regmap IRQ chip |
| 663 | * |
| 664 | * @irq: Primary IRQ for the device |
| 665 | * @d: regmap_irq_chip_data allocated by regmap_add_irq_chip() |
Laxman Dewangan | 4618951 | 2016-02-09 17:58:22 +0530 | [diff] [blame] | 666 | * |
| 667 | * This function also dispose all mapped irq on chip. |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 668 | */ |
| 669 | void regmap_del_irq_chip(int irq, struct regmap_irq_chip_data *d) |
| 670 | { |
Laxman Dewangan | 4618951 | 2016-02-09 17:58:22 +0530 | [diff] [blame] | 671 | unsigned int virq; |
| 672 | int hwirq; |
| 673 | |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 674 | if (!d) |
| 675 | return; |
| 676 | |
| 677 | free_irq(irq, d); |
Laxman Dewangan | 4618951 | 2016-02-09 17:58:22 +0530 | [diff] [blame] | 678 | |
| 679 | /* Dispose all virtual irq from irq domain before removing it */ |
| 680 | for (hwirq = 0; hwirq < d->chip->num_irqs; hwirq++) { |
| 681 | /* Ignore hwirq if holes in the IRQ list */ |
| 682 | if (!d->chip->irqs[hwirq].mask) |
| 683 | continue; |
| 684 | |
| 685 | /* |
| 686 | * Find the virtual irq of hwirq on chip and if it is |
| 687 | * there then dispose it |
| 688 | */ |
| 689 | virq = irq_find_mapping(d->domain, hwirq); |
| 690 | if (virq) |
| 691 | irq_dispose_mapping(virq); |
| 692 | } |
| 693 | |
Mark Brown | b5ab3e5 | 2014-01-22 20:25:48 +0000 | [diff] [blame] | 694 | irq_domain_remove(d->domain); |
Laxman Dewangan | 7a78479f | 2015-12-22 18:25:26 +0530 | [diff] [blame] | 695 | kfree(d->type_buf); |
| 696 | kfree(d->type_buf_def); |
Mark Brown | a43fd50 | 2012-06-05 14:34:03 +0100 | [diff] [blame] | 697 | kfree(d->wake_buf); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 698 | kfree(d->mask_buf_def); |
| 699 | kfree(d->mask_buf); |
Mark Brown | a7440ea | 2013-01-03 14:27:15 +0000 | [diff] [blame] | 700 | kfree(d->status_reg_buf); |
Mark Brown | f8beab2 | 2011-10-28 23:50:49 +0200 | [diff] [blame] | 701 | kfree(d->status_buf); |
| 702 | kfree(d); |
| 703 | } |
| 704 | EXPORT_SYMBOL_GPL(regmap_del_irq_chip); |
Mark Brown | 209a600 | 2011-12-05 16:10:15 +0000 | [diff] [blame] | 705 | |
Laxman Dewangan | 800c3a0 | 2016-02-10 14:29:50 +0530 | [diff] [blame] | 706 | static void devm_regmap_irq_chip_release(struct device *dev, void *res) |
| 707 | { |
| 708 | struct regmap_irq_chip_data *d = *(struct regmap_irq_chip_data **)res; |
| 709 | |
| 710 | regmap_del_irq_chip(d->irq, d); |
| 711 | } |
| 712 | |
| 713 | static int devm_regmap_irq_chip_match(struct device *dev, void *res, void *data) |
| 714 | |
| 715 | { |
| 716 | struct regmap_irq_chip_data **r = res; |
| 717 | |
| 718 | if (!r || !*r) { |
| 719 | WARN_ON(!r || !*r); |
| 720 | return 0; |
| 721 | } |
| 722 | return *r == data; |
| 723 | } |
| 724 | |
| 725 | /** |
| 726 | * devm_regmap_add_irq_chip(): Resource manager regmap_add_irq_chip() |
| 727 | * |
| 728 | * @dev: The device pointer on which irq_chip belongs to. |
| 729 | * @map: The regmap for the device. |
| 730 | * @irq: The IRQ the device uses to signal interrupts |
| 731 | * @irq_flags: The IRQF_ flags to use for the primary interrupt. |
| 732 | * @chip: Configuration for the interrupt controller. |
| 733 | * @data: Runtime data structure for the controller, allocated on success |
| 734 | * |
| 735 | * Returns 0 on success or an errno on failure. |
| 736 | * |
| 737 | * The regmap_irq_chip data automatically be released when the device is |
| 738 | * unbound. |
| 739 | */ |
| 740 | int devm_regmap_add_irq_chip(struct device *dev, struct regmap *map, int irq, |
| 741 | int irq_flags, int irq_base, |
| 742 | const struct regmap_irq_chip *chip, |
| 743 | struct regmap_irq_chip_data **data) |
| 744 | { |
| 745 | struct regmap_irq_chip_data **ptr, *d; |
| 746 | int ret; |
| 747 | |
| 748 | ptr = devres_alloc(devm_regmap_irq_chip_release, sizeof(*ptr), |
| 749 | GFP_KERNEL); |
| 750 | if (!ptr) |
| 751 | return -ENOMEM; |
| 752 | |
| 753 | ret = regmap_add_irq_chip(map, irq, irq_flags, irq_base, |
| 754 | chip, &d); |
| 755 | if (ret < 0) { |
| 756 | devres_free(ptr); |
| 757 | return ret; |
| 758 | } |
| 759 | |
| 760 | *ptr = d; |
| 761 | devres_add(dev, ptr); |
| 762 | *data = d; |
| 763 | return 0; |
| 764 | } |
| 765 | EXPORT_SYMBOL_GPL(devm_regmap_add_irq_chip); |
| 766 | |
| 767 | /** |
| 768 | * devm_regmap_del_irq_chip(): Resource managed regmap_del_irq_chip() |
| 769 | * |
| 770 | * @dev: Device for which which resource was allocated. |
| 771 | * @irq: Primary IRQ for the device |
| 772 | * @d: regmap_irq_chip_data allocated by regmap_add_irq_chip() |
| 773 | */ |
| 774 | void devm_regmap_del_irq_chip(struct device *dev, int irq, |
| 775 | struct regmap_irq_chip_data *data) |
| 776 | { |
| 777 | int rc; |
| 778 | |
| 779 | WARN_ON(irq != data->irq); |
| 780 | rc = devres_release(dev, devm_regmap_irq_chip_release, |
| 781 | devm_regmap_irq_chip_match, data); |
| 782 | |
| 783 | if (rc != 0) |
| 784 | WARN_ON(rc); |
| 785 | } |
| 786 | EXPORT_SYMBOL_GPL(devm_regmap_del_irq_chip); |
| 787 | |
Mark Brown | 209a600 | 2011-12-05 16:10:15 +0000 | [diff] [blame] | 788 | /** |
| 789 | * regmap_irq_chip_get_base(): Retrieve interrupt base for a regmap IRQ chip |
| 790 | * |
| 791 | * Useful for drivers to request their own IRQs. |
| 792 | * |
| 793 | * @data: regmap_irq controller to operate on. |
| 794 | */ |
| 795 | int regmap_irq_chip_get_base(struct regmap_irq_chip_data *data) |
| 796 | { |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 797 | WARN_ON(!data->irq_base); |
Mark Brown | 209a600 | 2011-12-05 16:10:15 +0000 | [diff] [blame] | 798 | return data->irq_base; |
| 799 | } |
| 800 | EXPORT_SYMBOL_GPL(regmap_irq_chip_get_base); |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 801 | |
| 802 | /** |
| 803 | * regmap_irq_get_virq(): Map an interrupt on a chip to a virtual IRQ |
| 804 | * |
| 805 | * Useful for drivers to request their own IRQs. |
| 806 | * |
| 807 | * @data: regmap_irq controller to operate on. |
| 808 | * @irq: index of the interrupt requested in the chip IRQs |
| 809 | */ |
| 810 | int regmap_irq_get_virq(struct regmap_irq_chip_data *data, int irq) |
| 811 | { |
Mark Brown | bfd6185d | 2012-06-05 14:29:36 +0100 | [diff] [blame] | 812 | /* Handle holes in the IRQ list */ |
| 813 | if (!data->chip->irqs[irq].mask) |
| 814 | return -EINVAL; |
| 815 | |
Mark Brown | 4af8be6 | 2012-05-13 10:59:56 +0100 | [diff] [blame] | 816 | return irq_create_mapping(data->domain, irq); |
| 817 | } |
| 818 | EXPORT_SYMBOL_GPL(regmap_irq_get_virq); |
Mark Brown | 90f790d | 2012-08-20 21:45:05 +0100 | [diff] [blame] | 819 | |
| 820 | /** |
| 821 | * regmap_irq_get_domain(): Retrieve the irq_domain for the chip |
| 822 | * |
| 823 | * Useful for drivers to request their own IRQs and for integration |
| 824 | * with subsystems. For ease of integration NULL is accepted as a |
| 825 | * domain, allowing devices to just call this even if no domain is |
| 826 | * allocated. |
| 827 | * |
| 828 | * @data: regmap_irq controller to operate on. |
| 829 | */ |
| 830 | struct irq_domain *regmap_irq_get_domain(struct regmap_irq_chip_data *data) |
| 831 | { |
| 832 | if (data) |
| 833 | return data->domain; |
| 834 | else |
| 835 | return NULL; |
| 836 | } |
| 837 | EXPORT_SYMBOL_GPL(regmap_irq_get_domain); |