blob: b783d5a0750e37e629d50f0332049e6fc986eb07 [file] [log] [blame]
Archit Tanejaf382d9e2013-08-06 14:56:55 +05301/*
2 * HDMI wrapper
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 */
10
Tomi Valkeinenac9f2422013-11-14 13:46:32 +020011#define DSS_SUBSYS_NAME "HDMIWP"
12
Archit Tanejaf382d9e2013-08-06 14:56:55 +053013#include <linux/kernel.h>
Archit Tanejaf382d9e2013-08-06 14:56:55 +053014#include <linux/err.h>
15#include <linux/io.h>
16#include <linux/platform_device.h>
Arnd Bergmann2d802452016-05-11 18:01:45 +020017#include <linux/seq_file.h>
Archit Tanejaf382d9e2013-08-06 14:56:55 +053018
Peter Ujfalusi32043da2016-05-27 14:40:49 +030019#include "omapdss.h"
Archit Tanejaf382d9e2013-08-06 14:56:55 +053020#include "dss.h"
Archit Tanejaef269582013-09-12 17:45:57 +053021#include "hdmi.h"
Archit Tanejaf382d9e2013-08-06 14:56:55 +053022
23void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s)
24{
25#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, hdmi_read_reg(wp->base, r))
26
27 DUMPREG(HDMI_WP_REVISION);
28 DUMPREG(HDMI_WP_SYSCONFIG);
29 DUMPREG(HDMI_WP_IRQSTATUS_RAW);
30 DUMPREG(HDMI_WP_IRQSTATUS);
31 DUMPREG(HDMI_WP_IRQENABLE_SET);
32 DUMPREG(HDMI_WP_IRQENABLE_CLR);
33 DUMPREG(HDMI_WP_IRQWAKEEN);
34 DUMPREG(HDMI_WP_PWR_CTRL);
35 DUMPREG(HDMI_WP_DEBOUNCE);
36 DUMPREG(HDMI_WP_VIDEO_CFG);
37 DUMPREG(HDMI_WP_VIDEO_SIZE);
38 DUMPREG(HDMI_WP_VIDEO_TIMING_H);
39 DUMPREG(HDMI_WP_VIDEO_TIMING_V);
Tomi Valkeinen42116512013-10-28 11:47:29 +020040 DUMPREG(HDMI_WP_CLK);
Archit Tanejaf382d9e2013-08-06 14:56:55 +053041 DUMPREG(HDMI_WP_AUDIO_CFG);
42 DUMPREG(HDMI_WP_AUDIO_CFG2);
43 DUMPREG(HDMI_WP_AUDIO_CTRL);
44 DUMPREG(HDMI_WP_AUDIO_DATA);
45}
46
47u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp)
48{
49 return hdmi_read_reg(wp->base, HDMI_WP_IRQSTATUS);
50}
51
52void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus)
53{
54 hdmi_write_reg(wp->base, HDMI_WP_IRQSTATUS, irqstatus);
55 /* flush posted write */
56 hdmi_read_reg(wp->base, HDMI_WP_IRQSTATUS);
57}
58
59void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask)
60{
61 hdmi_write_reg(wp->base, HDMI_WP_IRQENABLE_SET, mask);
62}
63
64void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask)
65{
66 hdmi_write_reg(wp->base, HDMI_WP_IRQENABLE_CLR, mask);
67}
68
69/* PHY_PWR_CMD */
70int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val)
71{
72 /* Return if already the state */
73 if (REG_GET(wp->base, HDMI_WP_PWR_CTRL, 5, 4) == val)
74 return 0;
75
76 /* Command for power control of HDMI PHY */
77 REG_FLD_MOD(wp->base, HDMI_WP_PWR_CTRL, val, 7, 6);
78
79 /* Status of the power control of HDMI PHY */
80 if (hdmi_wait_for_bit_change(wp->base, HDMI_WP_PWR_CTRL, 5, 4, val)
81 != val) {
Tomi Valkeinenac9f2422013-11-14 13:46:32 +020082 DSSERR("Failed to set PHY power mode to %d\n", val);
Archit Tanejaf382d9e2013-08-06 14:56:55 +053083 return -ETIMEDOUT;
84 }
85
86 return 0;
87}
88
89/* PLL_PWR_CMD */
90int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val)
91{
92 /* Command for power control of HDMI PLL */
93 REG_FLD_MOD(wp->base, HDMI_WP_PWR_CTRL, val, 3, 2);
94
95 /* wait till PHY_PWR_STATUS is set */
96 if (hdmi_wait_for_bit_change(wp->base, HDMI_WP_PWR_CTRL, 1, 0, val)
97 != val) {
Tomi Valkeinenac9f2422013-11-14 13:46:32 +020098 DSSERR("Failed to set PLL_PWR_STATUS\n");
Archit Tanejaf382d9e2013-08-06 14:56:55 +053099 return -ETIMEDOUT;
100 }
101
102 return 0;
103}
104
105int hdmi_wp_video_start(struct hdmi_wp_data *wp)
106{
107 REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, true, 31, 31);
108
109 return 0;
110}
111
112void hdmi_wp_video_stop(struct hdmi_wp_data *wp)
113{
Tomi Valkeinena9fad682015-03-24 15:46:34 +0200114 int i;
115
116 hdmi_write_reg(wp->base, HDMI_WP_IRQSTATUS, HDMI_IRQ_VIDEO_FRAME_DONE);
117
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530118 REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, false, 31, 31);
Tomi Valkeinena9fad682015-03-24 15:46:34 +0200119
120 for (i = 0; i < 50; ++i) {
121 u32 v;
122
123 msleep(20);
124
125 v = hdmi_read_reg(wp->base, HDMI_WP_IRQSTATUS_RAW);
126 if (v & HDMI_IRQ_VIDEO_FRAME_DONE)
127 return;
128 }
129
130 DSSERR("no HDMI FRAMEDONE when disabling output\n");
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530131}
132
133void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
134 struct hdmi_video_format *video_fmt)
135{
136 u32 l = 0;
137
138 REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, video_fmt->packing_mode,
139 10, 8);
140
141 l |= FLD_VAL(video_fmt->y_res, 31, 16);
142 l |= FLD_VAL(video_fmt->x_res, 15, 0);
143 hdmi_write_reg(wp->base, HDMI_WP_VIDEO_SIZE, l);
144}
145
146void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300147 struct videomode *vm)
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530148{
149 u32 r;
150 bool vsync_pol, hsync_pol;
Tomi Valkeinenac9f2422013-11-14 13:46:32 +0200151 DSSDBG("Enter hdmi_wp_video_config_interface\n");
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530152
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300153 vsync_pol = !!(vm->flags & DISPLAY_FLAGS_VSYNC_HIGH);
154 hsync_pol = !!(vm->flags & DISPLAY_FLAGS_HSYNC_HIGH);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530155
156 r = hdmi_read_reg(wp->base, HDMI_WP_VIDEO_CFG);
157 r = FLD_MOD(r, vsync_pol, 7, 7);
158 r = FLD_MOD(r, hsync_pol, 6, 6);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300159 r = FLD_MOD(r, !!(vm->flags & DISPLAY_FLAGS_INTERLACED), 3, 3);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530160 r = FLD_MOD(r, 1, 1, 0); /* HDMI_TIMING_MASTER_24BIT */
161 hdmi_write_reg(wp->base, HDMI_WP_VIDEO_CFG, r);
162}
163
164void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300165 struct videomode *vm)
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530166{
167 u32 timing_h = 0;
168 u32 timing_v = 0;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300169 unsigned hsync_len_offset = 1;
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530170
Tomi Valkeinenac9f2422013-11-14 13:46:32 +0200171 DSSDBG("Enter hdmi_wp_video_config_timing\n");
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530172
Tomi Valkeinenc92e8722016-01-13 18:41:34 +0200173 /*
174 * On OMAP4 and OMAP5 ES1 the HSW field is programmed as is. On OMAP5
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300175 * ES2+ (including DRA7/AM5 SoCs) HSW field is programmed to hsync_len-1.
Tomi Valkeinenc92e8722016-01-13 18:41:34 +0200176 * However, we don't support OMAP5 ES1 at all, so we can just check for
177 * OMAP4 here.
178 */
179 if (omapdss_get_version() == OMAPDSS_VER_OMAP4430_ES1 ||
180 omapdss_get_version() == OMAPDSS_VER_OMAP4430_ES2 ||
181 omapdss_get_version() == OMAPDSS_VER_OMAP4)
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300182 hsync_len_offset = 0;
Tomi Valkeinenc92e8722016-01-13 18:41:34 +0200183
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300184 timing_h |= FLD_VAL(vm->hback_porch, 31, 20);
185 timing_h |= FLD_VAL(vm->hfront_porch, 19, 8);
186 timing_h |= FLD_VAL(vm->hsync_len - hsync_len_offset, 7, 0);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530187 hdmi_write_reg(wp->base, HDMI_WP_VIDEO_TIMING_H, timing_h);
188
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300189 timing_v |= FLD_VAL(vm->vback_porch, 31, 20);
190 timing_v |= FLD_VAL(vm->vfront_porch, 19, 8);
191 timing_v |= FLD_VAL(vm->vsync_len, 7, 0);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530192 hdmi_write_reg(wp->base, HDMI_WP_VIDEO_TIMING_V, timing_v);
193}
194
195void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300196 struct videomode *vm, struct hdmi_config *param)
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530197{
Tomi Valkeinenac9f2422013-11-14 13:46:32 +0200198 DSSDBG("Enter hdmi_wp_video_init_format\n");
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530199
200 video_fmt->packing_mode = HDMI_PACK_10b_RGB_YUV444;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300201 video_fmt->y_res = param->vm.vactive;
202 video_fmt->x_res = param->vm.hactive;
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530203
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300204 vm->hback_porch = param->vm.hback_porch;
205 vm->hfront_porch = param->vm.hfront_porch;
206 vm->hsync_len = param->vm.hsync_len;
207 vm->vback_porch = param->vm.vback_porch;
208 vm->vfront_porch = param->vm.vfront_porch;
209 vm->vsync_len = param->vm.vsync_len;
Tomi Valkeinenb2af8092016-01-13 18:41:35 +0200210
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300211 vm->flags = param->vm.flags;
Tomi Valkeinenb2af8092016-01-13 18:41:35 +0200212
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300213 if (param->vm.flags & DISPLAY_FLAGS_INTERLACED) {
Tomi Valkeinenb2af8092016-01-13 18:41:35 +0200214 video_fmt->y_res /= 2;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300215 vm->vback_porch /= 2;
216 vm->vfront_porch /= 2;
217 vm->vsync_len /= 2;
Tomi Valkeinenb2af8092016-01-13 18:41:35 +0200218 }
219
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300220 if (param->vm.flags & DISPLAY_FLAGS_DOUBLECLK) {
Tomi Valkeinenb2af8092016-01-13 18:41:35 +0200221 video_fmt->x_res *= 2;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300222 vm->hfront_porch *= 2;
223 vm->hsync_len *= 2;
224 vm->hback_porch *= 2;
Tomi Valkeinenb2af8092016-01-13 18:41:35 +0200225 }
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530226}
227
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530228void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
229 struct hdmi_audio_format *aud_fmt)
230{
231 u32 r;
232
233 DSSDBG("Enter hdmi_wp_audio_config_format\n");
234
235 r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CFG);
Jyri Sarha086f8282014-11-04 18:58:27 +0200236 if (omapdss_get_version() == OMAPDSS_VER_OMAP4430_ES1 ||
237 omapdss_get_version() == OMAPDSS_VER_OMAP4430_ES2 ||
238 omapdss_get_version() == OMAPDSS_VER_OMAP4) {
239 r = FLD_MOD(r, aud_fmt->stereo_channels, 26, 24);
240 r = FLD_MOD(r, aud_fmt->active_chnnls_msk, 23, 16);
241 }
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530242 r = FLD_MOD(r, aud_fmt->en_sig_blk_strt_end, 5, 5);
243 r = FLD_MOD(r, aud_fmt->type, 4, 4);
244 r = FLD_MOD(r, aud_fmt->justification, 3, 3);
245 r = FLD_MOD(r, aud_fmt->sample_order, 2, 2);
246 r = FLD_MOD(r, aud_fmt->samples_per_word, 1, 1);
247 r = FLD_MOD(r, aud_fmt->sample_size, 0, 0);
248 hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CFG, r);
249}
250
251void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
252 struct hdmi_audio_dma *aud_dma)
253{
254 u32 r;
255
256 DSSDBG("Enter hdmi_wp_audio_config_dma\n");
257
258 r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CFG2);
259 r = FLD_MOD(r, aud_dma->transfer_size, 15, 8);
260 r = FLD_MOD(r, aud_dma->block_size, 7, 0);
261 hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CFG2, r);
262
263 r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CTRL);
264 r = FLD_MOD(r, aud_dma->mode, 9, 9);
265 r = FLD_MOD(r, aud_dma->fifo_threshold, 8, 0);
266 hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CTRL, r);
267}
268
269int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable)
270{
271 REG_FLD_MOD(wp->base, HDMI_WP_AUDIO_CTRL, enable, 31, 31);
272
273 return 0;
274}
275
276int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable)
277{
278 REG_FLD_MOD(wp->base, HDMI_WP_AUDIO_CTRL, enable, 30, 30);
279
280 return 0;
281}
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530282
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530283int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp)
284{
285 struct resource *res;
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530286
Tomi Valkeinen77601502013-12-17 14:41:14 +0200287 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "wp");
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530288 if (!res) {
Tomi Valkeinenfc2daf32014-05-23 14:37:44 +0300289 DSSERR("can't get WP mem resource\n");
290 return -EINVAL;
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530291 }
Jyri Sarha58652162014-05-23 16:13:57 +0300292 wp->phys_base = res->start;
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530293
Tomi Valkeinenfc2daf32014-05-23 14:37:44 +0300294 wp->base = devm_ioremap_resource(&pdev->dev, res);
Tomi Valkeinen2b22df82014-05-23 14:50:09 +0300295 if (IS_ERR(wp->base)) {
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530296 DSSERR("can't ioremap HDMI WP\n");
Tomi Valkeinen2b22df82014-05-23 14:50:09 +0300297 return PTR_ERR(wp->base);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530298 }
299
300 return 0;
301}
Jyri Sarha58652162014-05-23 16:13:57 +0300302
303phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp)
304{
305 return wp->phys_base + HDMI_WP_AUDIO_DATA;
306}