Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | #ifndef _ASM_IA64_MMU_CONTEXT_H |
| 2 | #define _ASM_IA64_MMU_CONTEXT_H |
| 3 | |
| 4 | /* |
| 5 | * Copyright (C) 1998-2002 Hewlett-Packard Co |
| 6 | * David Mosberger-Tang <davidm@hpl.hp.com> |
| 7 | */ |
| 8 | |
| 9 | /* |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 10 | * Routines to manage the allocation of task context numbers. Task context |
| 11 | * numbers are used to reduce or eliminate the need to perform TLB flushes |
| 12 | * due to context switches. Context numbers are implemented using ia-64 |
| 13 | * region ids. Since the IA-64 TLB does not consider the region number when |
| 14 | * performing a TLB lookup, we need to assign a unique region id to each |
| 15 | * region in a process. We use the least significant three bits in aregion |
| 16 | * id for this purpose. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | */ |
| 18 | |
| 19 | #define IA64_REGION_ID_KERNEL 0 /* the kernel's region id (tlb.c depends on this being 0) */ |
| 20 | |
| 21 | #define ia64_rid(ctx,addr) (((ctx) << 3) | (addr >> 61)) |
| 22 | |
Peter Chubb | 0a41e25 | 2005-08-16 19:54:00 -0700 | [diff] [blame] | 23 | # include <asm/page.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | # ifndef __ASSEMBLY__ |
| 25 | |
| 26 | #include <linux/compiler.h> |
| 27 | #include <linux/percpu.h> |
| 28 | #include <linux/sched.h> |
| 29 | #include <linux/spinlock.h> |
| 30 | |
| 31 | #include <asm/processor.h> |
Jeremy Fitzhardinge | d6dd61c | 2007-05-02 19:27:14 +0200 | [diff] [blame] | 32 | #include <asm-generic/mm_hooks.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | |
| 34 | struct ia64_ctx { |
| 35 | spinlock_t lock; |
| 36 | unsigned int next; /* next context number to use */ |
Peter Keilty | dcc17d1 | 2005-10-31 16:44:47 -0500 | [diff] [blame] | 37 | unsigned int limit; /* available free range */ |
| 38 | unsigned int max_ctx; /* max. context value supported by all CPUs */ |
| 39 | /* call wrap_mmu_context when next >= max */ |
| 40 | unsigned long *bitmap; /* bitmap size is max_ctx+1 */ |
| 41 | unsigned long *flushmap;/* pending rid to be flushed */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | }; |
| 43 | |
| 44 | extern struct ia64_ctx ia64_ctx; |
| 45 | DECLARE_PER_CPU(u8, ia64_need_tlb_flush); |
| 46 | |
Peter Keilty | dcc17d1 | 2005-10-31 16:44:47 -0500 | [diff] [blame] | 47 | extern void mmu_context_init (void); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | extern void wrap_mmu_context (struct mm_struct *mm); |
| 49 | |
| 50 | static inline void |
| 51 | enter_lazy_tlb (struct mm_struct *mm, struct task_struct *tsk) |
| 52 | { |
| 53 | } |
| 54 | |
| 55 | /* |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 56 | * When the context counter wraps around all TLBs need to be flushed because |
| 57 | * an old context number might have been reused. This is signalled by the |
| 58 | * ia64_need_tlb_flush per-CPU variable, which is checked in the routine |
| 59 | * below. Called by activate_mm(). <efocht@ess.nec.de> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | */ |
| 61 | static inline void |
| 62 | delayed_tlb_flush (void) |
| 63 | { |
| 64 | extern void local_flush_tlb_all (void); |
David Mosberger-Tang | badea12 | 2005-07-25 22:23:00 -0700 | [diff] [blame] | 65 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | |
| 67 | if (unlikely(__ia64_per_cpu_var(ia64_need_tlb_flush))) { |
David Mosberger-Tang | badea12 | 2005-07-25 22:23:00 -0700 | [diff] [blame] | 68 | spin_lock_irqsave(&ia64_ctx.lock, flags); |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 69 | if (__ia64_per_cpu_var(ia64_need_tlb_flush)) { |
| 70 | local_flush_tlb_all(); |
| 71 | __ia64_per_cpu_var(ia64_need_tlb_flush) = 0; |
David Mosberger-Tang | badea12 | 2005-07-25 22:23:00 -0700 | [diff] [blame] | 72 | } |
| 73 | spin_unlock_irqrestore(&ia64_ctx.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | } |
| 75 | } |
| 76 | |
David Mosberger-Tang | badea12 | 2005-07-25 22:23:00 -0700 | [diff] [blame] | 77 | static inline nv_mm_context_t |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | get_mmu_context (struct mm_struct *mm) |
| 79 | { |
| 80 | unsigned long flags; |
David Mosberger-Tang | badea12 | 2005-07-25 22:23:00 -0700 | [diff] [blame] | 81 | nv_mm_context_t context = mm->context; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 83 | if (likely(context)) |
| 84 | goto out; |
| 85 | |
| 86 | spin_lock_irqsave(&ia64_ctx.lock, flags); |
| 87 | /* re-check, now that we've got the lock: */ |
| 88 | context = mm->context; |
| 89 | if (context == 0) { |
| 90 | cpus_clear(mm->cpu_vm_mask); |
| 91 | if (ia64_ctx.next >= ia64_ctx.limit) { |
| 92 | ia64_ctx.next = find_next_zero_bit(ia64_ctx.bitmap, |
| 93 | ia64_ctx.max_ctx, ia64_ctx.next); |
| 94 | ia64_ctx.limit = find_next_bit(ia64_ctx.bitmap, |
| 95 | ia64_ctx.max_ctx, ia64_ctx.next); |
| 96 | if (ia64_ctx.next >= ia64_ctx.max_ctx) |
| 97 | wrap_mmu_context(mm); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | } |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 99 | mm->context = context = ia64_ctx.next++; |
| 100 | __set_bit(context, ia64_ctx.bitmap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | } |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 102 | spin_unlock_irqrestore(&ia64_ctx.lock, flags); |
| 103 | out: |
David Mosberger-Tang | badea12 | 2005-07-25 22:23:00 -0700 | [diff] [blame] | 104 | /* |
| 105 | * Ensure we're not starting to use "context" before any old |
| 106 | * uses of it are gone from our TLB. |
| 107 | */ |
| 108 | delayed_tlb_flush(); |
| 109 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | return context; |
| 111 | } |
| 112 | |
| 113 | /* |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 114 | * Initialize context number to some sane value. MM is guaranteed to be a |
| 115 | * brand-new address-space, so no TLB flushing is needed, ever. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | */ |
| 117 | static inline int |
| 118 | init_new_context (struct task_struct *p, struct mm_struct *mm) |
| 119 | { |
| 120 | mm->context = 0; |
| 121 | return 0; |
| 122 | } |
| 123 | |
| 124 | static inline void |
| 125 | destroy_context (struct mm_struct *mm) |
| 126 | { |
| 127 | /* Nothing to do. */ |
| 128 | } |
| 129 | |
| 130 | static inline void |
David Mosberger-Tang | badea12 | 2005-07-25 22:23:00 -0700 | [diff] [blame] | 131 | reload_context (nv_mm_context_t context) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | { |
| 133 | unsigned long rid; |
| 134 | unsigned long rid_incr = 0; |
| 135 | unsigned long rr0, rr1, rr2, rr3, rr4, old_rr4; |
| 136 | |
Peter Chubb | 0a41e25 | 2005-08-16 19:54:00 -0700 | [diff] [blame] | 137 | old_rr4 = ia64_get_rr(RGN_BASE(RGN_HPAGE)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | rid = context << 3; /* make space for encoding the region number */ |
| 139 | rid_incr = 1 << 8; |
| 140 | |
| 141 | /* encode the region id, preferred page size, and VHPT enable bit: */ |
| 142 | rr0 = (rid << 8) | (PAGE_SHIFT << 2) | 1; |
| 143 | rr1 = rr0 + 1*rid_incr; |
| 144 | rr2 = rr0 + 2*rid_incr; |
| 145 | rr3 = rr0 + 3*rid_incr; |
| 146 | rr4 = rr0 + 4*rid_incr; |
| 147 | #ifdef CONFIG_HUGETLB_PAGE |
| 148 | rr4 = (rr4 & (~(0xfcUL))) | (old_rr4 & 0xfc); |
Peter Chubb | 0a41e25 | 2005-08-16 19:54:00 -0700 | [diff] [blame] | 149 | |
| 150 | # if RGN_HPAGE != 4 |
| 151 | # error "reload_context assumes RGN_HPAGE is 4" |
| 152 | # endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | #endif |
| 154 | |
| 155 | ia64_set_rr(0x0000000000000000UL, rr0); |
| 156 | ia64_set_rr(0x2000000000000000UL, rr1); |
| 157 | ia64_set_rr(0x4000000000000000UL, rr2); |
| 158 | ia64_set_rr(0x6000000000000000UL, rr3); |
| 159 | ia64_set_rr(0x8000000000000000UL, rr4); |
| 160 | ia64_srlz_i(); /* srlz.i implies srlz.d */ |
| 161 | } |
| 162 | |
Peter Chubb | a68db763 | 2005-06-23 21:14:00 -0700 | [diff] [blame] | 163 | /* |
| 164 | * Must be called with preemption off |
| 165 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | static inline void |
| 167 | activate_context (struct mm_struct *mm) |
| 168 | { |
David Mosberger-Tang | badea12 | 2005-07-25 22:23:00 -0700 | [diff] [blame] | 169 | nv_mm_context_t context; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | |
| 171 | do { |
| 172 | context = get_mmu_context(mm); |
| 173 | if (!cpu_isset(smp_processor_id(), mm->cpu_vm_mask)) |
| 174 | cpu_set(smp_processor_id(), mm->cpu_vm_mask); |
| 175 | reload_context(context); |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 176 | /* |
| 177 | * in the unlikely event of a TLB-flush by another thread, |
| 178 | * redo the load. |
| 179 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | } while (unlikely(context != mm->context)); |
| 181 | } |
| 182 | |
| 183 | #define deactivate_mm(tsk,mm) do { } while (0) |
| 184 | |
| 185 | /* |
| 186 | * Switch from address space PREV to address space NEXT. |
| 187 | */ |
| 188 | static inline void |
| 189 | activate_mm (struct mm_struct *prev, struct mm_struct *next) |
| 190 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | /* |
Chen, Kenneth W | 58cd908 | 2005-10-29 18:47:04 -0700 | [diff] [blame] | 192 | * We may get interrupts here, but that's OK because interrupt |
| 193 | * handlers cannot touch user-space. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | */ |
| 195 | ia64_set_kr(IA64_KR_PT_BASE, __pa(next->pgd)); |
| 196 | activate_context(next); |
| 197 | } |
| 198 | |
| 199 | #define switch_mm(prev_mm,next_mm,next_task) activate_mm(prev_mm, next_mm) |
| 200 | |
| 201 | # endif /* ! __ASSEMBLY__ */ |
| 202 | #endif /* _ASM_IA64_MMU_CONTEXT_H */ |