blob: 5eebd7e889d08b184ad2d0e7f5f26876b66bc619 [file] [log] [blame]
Russell King - ARM Linuxee54dba2011-01-27 16:39:45 -08001/*
2 * OMAP1 reset support
3 */
4#include <linux/kernel.h>
5#include <linux/io.h>
6
Tony Lindgren2e3ee9f2012-02-24 10:34:34 -08007#include <mach/hardware.h>
8
Paul Walmsley508c0d42012-10-29 20:49:43 -06009#include "iomap.h"
Paul Walmsleye2ed89f2012-04-13 06:34:26 -060010#include "common.h"
11
Paul Walmsleyb5c53532012-10-21 01:01:12 -060012/* ARM_SYSST bit shifts related to SoC reset sources */
13#define ARM_SYSST_POR_SHIFT 5
14#define ARM_SYSST_EXT_RST_SHIFT 4
15#define ARM_SYSST_ARM_WDRST_SHIFT 2
16#define ARM_SYSST_GLOB_SWRST_SHIFT 1
17
18/* Standardized reset source bits (across all OMAP SoCs) */
19#define OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT 0
20#define OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT 1
21#define OMAP_MPU_WD_RST_SRC_ID_SHIFT 3
22#define OMAP_EXTWARM_RST_SRC_ID_SHIFT 5
23
24
Russell Kingbaa95882011-11-05 17:06:28 +000025void omap1_restart(char mode, const char *cmd)
Russell King - ARM Linuxee54dba2011-01-27 16:39:45 -080026{
27 /*
28 * Workaround for 5912/1611b bug mentioned in sprz209d.pdf p. 28
29 * "Global Software Reset Affects Traffic Controller Frequency".
30 */
31 if (cpu_is_omap5912()) {
32 omap_writew(omap_readw(DPLL_CTL) & ~(1 << 4), DPLL_CTL);
33 omap_writew(0x8, ARM_RSTCT1);
34 }
35
36 omap_writew(1, ARM_RSTCT1);
37}
Paul Walmsleyb5c53532012-10-21 01:01:12 -060038
39/**
40 * omap1_get_reset_sources - return the source of the SoC's last reset
41 *
42 * Returns bits that represent the last reset source for the SoC. The
43 * format is standardized across OMAPs for use by the OMAP watchdog.
44 */
Paul Walmsley508c0d42012-10-29 20:49:43 -060045u32 omap1_get_reset_sources(void)
Paul Walmsleyb5c53532012-10-21 01:01:12 -060046{
Paul Walmsley508c0d42012-10-29 20:49:43 -060047 u32 ret = 0;
Paul Walmsleyb5c53532012-10-21 01:01:12 -060048 u16 rs;
49
Paul Walmsley508c0d42012-10-29 20:49:43 -060050 rs = __raw_readw(OMAP1_IO_ADDRESS(ARM_SYSST));
Paul Walmsleyb5c53532012-10-21 01:01:12 -060051
52 if (rs & (1 << ARM_SYSST_POR_SHIFT))
53 ret |= 1 << OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT;
54 if (rs & (1 << ARM_SYSST_EXT_RST_SHIFT))
55 ret |= 1 << OMAP_EXTWARM_RST_SRC_ID_SHIFT;
56 if (rs & (1 << ARM_SYSST_ARM_WDRST_SHIFT))
57 ret |= 1 << OMAP_MPU_WD_RST_SRC_ID_SHIFT;
58 if (rs & (1 << ARM_SYSST_GLOB_SWRST_SHIFT))
59 ret |= 1 << OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT;
60
61 return ret;
62}