blob: e335f4f43a4b90adf6dc9e120fd77677ba6e575c [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020021#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070022#include <linux/regulator/consumer.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080023
Pierre Ossman2f730fe2008-03-17 10:29:38 +010024#include <linux/leds.h>
25
Pierre Ossmand129bce2006-03-24 03:18:17 -080026#include <linux/mmc/host.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080027
Pierre Ossmand129bce2006-03-24 03:18:17 -080028#include "sdhci.h"
29
30#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080031
Pierre Ossmand129bce2006-03-24 03:18:17 -080032#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010033 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080034
Pierre Ossmanf9134312008-12-21 17:01:48 +010035#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
36 defined(CONFIG_MMC_SDHCI_MODULE))
37#define SDHCI_USE_LEDS_CLASS
38#endif
39
Pierre Ossmandf673b22006-06-30 02:22:31 -070040static unsigned int debug_quirks = 0;
Pierre Ossman67435272006-06-30 02:22:31 -070041
Pierre Ossmand129bce2006-03-24 03:18:17 -080042static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
43static void sdhci_finish_data(struct sdhci_host *);
44
45static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
46static void sdhci_finish_command(struct sdhci_host *);
47
48static void sdhci_dumpregs(struct sdhci_host *host)
49{
50 printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
51
52 printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030053 sdhci_readl(host, SDHCI_DMA_ADDRESS),
54 sdhci_readw(host, SDHCI_HOST_VERSION));
Pierre Ossmand129bce2006-03-24 03:18:17 -080055 printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030056 sdhci_readw(host, SDHCI_BLOCK_SIZE),
57 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Pierre Ossmand129bce2006-03-24 03:18:17 -080058 printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030059 sdhci_readl(host, SDHCI_ARGUMENT),
60 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Pierre Ossmand129bce2006-03-24 03:18:17 -080061 printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030062 sdhci_readl(host, SDHCI_PRESENT_STATE),
63 sdhci_readb(host, SDHCI_HOST_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080064 printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030065 sdhci_readb(host, SDHCI_POWER_CONTROL),
66 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080067 printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030068 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
69 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080070 printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030071 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
72 sdhci_readl(host, SDHCI_INT_STATUS));
Pierre Ossmand129bce2006-03-24 03:18:17 -080073 printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030074 sdhci_readl(host, SDHCI_INT_ENABLE),
75 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Pierre Ossmand129bce2006-03-24 03:18:17 -080076 printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030077 sdhci_readw(host, SDHCI_ACMD12_ERR),
78 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Pierre Ossmand129bce2006-03-24 03:18:17 -080079 printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030080 sdhci_readl(host, SDHCI_CAPABILITIES),
81 sdhci_readl(host, SDHCI_MAX_CURRENT));
Pierre Ossmand129bce2006-03-24 03:18:17 -080082
Ben Dooksbe3f4ae2009-06-08 23:33:52 +010083 if (host->flags & SDHCI_USE_ADMA)
84 printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
85 readl(host->ioaddr + SDHCI_ADMA_ERROR),
86 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
87
Pierre Ossmand129bce2006-03-24 03:18:17 -080088 printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
89}
90
91/*****************************************************************************\
92 * *
93 * Low level functions *
94 * *
95\*****************************************************************************/
96
Anton Vorontsov7260cf52009-03-17 00:13:48 +030097static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
98{
99 u32 ier;
100
101 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
102 ier &= ~clear;
103 ier |= set;
104 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
105 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
106}
107
108static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
109{
110 sdhci_clear_set_irqs(host, 0, irqs);
111}
112
113static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
114{
115 sdhci_clear_set_irqs(host, irqs, 0);
116}
117
118static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
119{
120 u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;
121
Anton Vorontsov68d1fb72009-03-17 00:13:52 +0300122 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
123 return;
124
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300125 if (enable)
126 sdhci_unmask_irqs(host, irqs);
127 else
128 sdhci_mask_irqs(host, irqs);
129}
130
131static void sdhci_enable_card_detection(struct sdhci_host *host)
132{
133 sdhci_set_card_detection(host, true);
134}
135
136static void sdhci_disable_card_detection(struct sdhci_host *host)
137{
138 sdhci_set_card_detection(host, false);
139}
140
Pierre Ossmand129bce2006-03-24 03:18:17 -0800141static void sdhci_reset(struct sdhci_host *host, u8 mask)
142{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700143 unsigned long timeout;
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300144 u32 uninitialized_var(ier);
Pierre Ossmane16514d82006-06-30 02:22:24 -0700145
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100146 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300147 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
Pierre Ossman8a4da142006-10-04 02:15:40 -0700148 SDHCI_CARD_PRESENT))
149 return;
150 }
151
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300152 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
153 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
154
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300155 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800156
Pierre Ossmane16514d82006-06-30 02:22:24 -0700157 if (mask & SDHCI_RESET_ALL)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800158 host->clock = 0;
159
Pierre Ossmane16514d82006-06-30 02:22:24 -0700160 /* Wait max 100 ms */
161 timeout = 100;
162
163 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300164 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700165 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100166 printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700167 mmc_hostname(host->mmc), (int)mask);
168 sdhci_dumpregs(host);
169 return;
170 }
171 timeout--;
172 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800173 }
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300174
175 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
176 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800177}
178
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800179static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
180
181static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800182{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800183 if (soft)
184 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
185 else
186 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800187
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300188 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
189 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
Pierre Ossman3192a282006-06-30 02:22:26 -0700190 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
191 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300192 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800193
194 if (soft) {
195 /* force clock reconfiguration */
196 host->clock = 0;
197 sdhci_set_ios(host->mmc, &host->mmc->ios);
198 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300199}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800200
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300201static void sdhci_reinit(struct sdhci_host *host)
202{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800203 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300204 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800205}
206
207static void sdhci_activate_led(struct sdhci_host *host)
208{
209 u8 ctrl;
210
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300211 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800212 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300213 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800214}
215
216static void sdhci_deactivate_led(struct sdhci_host *host)
217{
218 u8 ctrl;
219
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300220 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800221 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300222 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800223}
224
Pierre Ossmanf9134312008-12-21 17:01:48 +0100225#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100226static void sdhci_led_control(struct led_classdev *led,
227 enum led_brightness brightness)
228{
229 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
230 unsigned long flags;
231
232 spin_lock_irqsave(&host->lock, flags);
233
234 if (brightness == LED_OFF)
235 sdhci_deactivate_led(host);
236 else
237 sdhci_activate_led(host);
238
239 spin_unlock_irqrestore(&host->lock, flags);
240}
241#endif
242
Pierre Ossmand129bce2006-03-24 03:18:17 -0800243/*****************************************************************************\
244 * *
245 * Core functions *
246 * *
247\*****************************************************************************/
248
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100249static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800250{
Pierre Ossman76591502008-07-21 00:32:11 +0200251 unsigned long flags;
252 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700253 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200254 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800255
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100256 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800257
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100258 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200259 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800260
Pierre Ossman76591502008-07-21 00:32:11 +0200261 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800262
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100263 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200264 if (!sg_miter_next(&host->sg_miter))
265 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800266
Pierre Ossman76591502008-07-21 00:32:11 +0200267 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800268
Pierre Ossman76591502008-07-21 00:32:11 +0200269 blksize -= len;
270 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200271
Pierre Ossman76591502008-07-21 00:32:11 +0200272 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800273
Pierre Ossman76591502008-07-21 00:32:11 +0200274 while (len) {
275 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300276 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200277 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800278 }
Pierre Ossman76591502008-07-21 00:32:11 +0200279
280 *buf = scratch & 0xFF;
281
282 buf++;
283 scratch >>= 8;
284 chunk--;
285 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800286 }
287 }
Pierre Ossman76591502008-07-21 00:32:11 +0200288
289 sg_miter_stop(&host->sg_miter);
290
291 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100292}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800293
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100294static void sdhci_write_block_pio(struct sdhci_host *host)
295{
Pierre Ossman76591502008-07-21 00:32:11 +0200296 unsigned long flags;
297 size_t blksize, len, chunk;
298 u32 scratch;
299 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100300
301 DBG("PIO writing\n");
302
303 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200304 chunk = 0;
305 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100306
Pierre Ossman76591502008-07-21 00:32:11 +0200307 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100308
309 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200310 if (!sg_miter_next(&host->sg_miter))
311 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100312
Pierre Ossman76591502008-07-21 00:32:11 +0200313 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200314
Pierre Ossman76591502008-07-21 00:32:11 +0200315 blksize -= len;
316 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100317
Pierre Ossman76591502008-07-21 00:32:11 +0200318 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100319
Pierre Ossman76591502008-07-21 00:32:11 +0200320 while (len) {
321 scratch |= (u32)*buf << (chunk * 8);
322
323 buf++;
324 chunk++;
325 len--;
326
327 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300328 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200329 chunk = 0;
330 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100331 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100332 }
333 }
Pierre Ossman76591502008-07-21 00:32:11 +0200334
335 sg_miter_stop(&host->sg_miter);
336
337 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100338}
339
340static void sdhci_transfer_pio(struct sdhci_host *host)
341{
342 u32 mask;
343
344 BUG_ON(!host->data);
345
Pierre Ossman76591502008-07-21 00:32:11 +0200346 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100347 return;
348
349 if (host->data->flags & MMC_DATA_READ)
350 mask = SDHCI_DATA_AVAILABLE;
351 else
352 mask = SDHCI_SPACE_AVAILABLE;
353
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200354 /*
355 * Some controllers (JMicron JMB38x) mess up the buffer bits
356 * for transfers < 4 bytes. As long as it is just one block,
357 * we can ignore the bits.
358 */
359 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
360 (host->data->blocks == 1))
361 mask = ~0;
362
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300363 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300364 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
365 udelay(100);
366
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100367 if (host->data->flags & MMC_DATA_READ)
368 sdhci_read_block_pio(host);
369 else
370 sdhci_write_block_pio(host);
371
Pierre Ossman76591502008-07-21 00:32:11 +0200372 host->blocks--;
373 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100374 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100375 }
376
377 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800378}
379
Pierre Ossman2134a922008-06-28 18:28:51 +0200380static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
381{
382 local_irq_save(*flags);
383 return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
384}
385
386static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
387{
388 kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
389 local_irq_restore(*flags);
390}
391
Ben Dooks118cd172010-03-05 13:43:26 -0800392static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
393{
Ben Dooks9e506f32010-03-05 13:43:29 -0800394 __le32 *dataddr = (__le32 __force *)(desc + 4);
395 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800396
Ben Dooks9e506f32010-03-05 13:43:29 -0800397 /* SDHCI specification says ADMA descriptors should be 4 byte
398 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800399
Ben Dooks9e506f32010-03-05 13:43:29 -0800400 cmdlen[0] = cpu_to_le16(cmd);
401 cmdlen[1] = cpu_to_le16(len);
402
403 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800404}
405
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200406static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200407 struct mmc_data *data)
408{
409 int direction;
410
411 u8 *desc;
412 u8 *align;
413 dma_addr_t addr;
414 dma_addr_t align_addr;
415 int len, offset;
416
417 struct scatterlist *sg;
418 int i;
419 char *buffer;
420 unsigned long flags;
421
422 /*
423 * The spec does not specify endianness of descriptor table.
424 * We currently guess that it is LE.
425 */
426
427 if (data->flags & MMC_DATA_READ)
428 direction = DMA_FROM_DEVICE;
429 else
430 direction = DMA_TO_DEVICE;
431
432 /*
433 * The ADMA descriptor table is mapped further down as we
434 * need to fill it with data first.
435 */
436
437 host->align_addr = dma_map_single(mmc_dev(host->mmc),
438 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700439 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200440 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200441 BUG_ON(host->align_addr & 0x3);
442
443 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
444 data->sg, data->sg_len, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200445 if (host->sg_count == 0)
446 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200447
448 desc = host->adma_desc;
449 align = host->align_buffer;
450
451 align_addr = host->align_addr;
452
453 for_each_sg(data->sg, sg, host->sg_count, i) {
454 addr = sg_dma_address(sg);
455 len = sg_dma_len(sg);
456
457 /*
458 * The SDHCI specification states that ADMA
459 * addresses must be 32-bit aligned. If they
460 * aren't, then we use a bounce buffer for
461 * the (up to three) bytes that screw up the
462 * alignment.
463 */
464 offset = (4 - (addr & 0x3)) & 0x3;
465 if (offset) {
466 if (data->flags & MMC_DATA_WRITE) {
467 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200468 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200469 memcpy(align, buffer, offset);
470 sdhci_kunmap_atomic(buffer, &flags);
471 }
472
Ben Dooks118cd172010-03-05 13:43:26 -0800473 /* tran, valid */
474 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200475
476 BUG_ON(offset > 65536);
477
Pierre Ossman2134a922008-06-28 18:28:51 +0200478 align += 4;
479 align_addr += 4;
480
481 desc += 8;
482
483 addr += offset;
484 len -= offset;
485 }
486
Pierre Ossman2134a922008-06-28 18:28:51 +0200487 BUG_ON(len > 65536);
488
Ben Dooks118cd172010-03-05 13:43:26 -0800489 /* tran, valid */
490 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200491 desc += 8;
492
493 /*
494 * If this triggers then we have a calculation bug
495 * somewhere. :/
496 */
497 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
498 }
499
Thomas Abraham70764a92010-05-26 14:42:04 -0700500 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
501 /*
502 * Mark the last descriptor as the terminating descriptor
503 */
504 if (desc != host->adma_desc) {
505 desc -= 8;
506 desc[0] |= 0x2; /* end */
507 }
508 } else {
509 /*
510 * Add a terminating entry.
511 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200512
Thomas Abraham70764a92010-05-26 14:42:04 -0700513 /* nop, end, valid */
514 sdhci_set_adma_desc(desc, 0, 0, 0x3);
515 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200516
517 /*
518 * Resync align buffer as we might have changed it.
519 */
520 if (data->flags & MMC_DATA_WRITE) {
521 dma_sync_single_for_device(mmc_dev(host->mmc),
522 host->align_addr, 128 * 4, direction);
523 }
524
525 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
526 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
Pierre Ossman980167b2008-07-29 00:53:20 +0200527 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200528 goto unmap_entries;
Pierre Ossman2134a922008-06-28 18:28:51 +0200529 BUG_ON(host->adma_addr & 0x3);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200530
531 return 0;
532
533unmap_entries:
534 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
535 data->sg_len, direction);
536unmap_align:
537 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
538 128 * 4, direction);
539fail:
540 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200541}
542
543static void sdhci_adma_table_post(struct sdhci_host *host,
544 struct mmc_data *data)
545{
546 int direction;
547
548 struct scatterlist *sg;
549 int i, size;
550 u8 *align;
551 char *buffer;
552 unsigned long flags;
553
554 if (data->flags & MMC_DATA_READ)
555 direction = DMA_FROM_DEVICE;
556 else
557 direction = DMA_TO_DEVICE;
558
559 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
560 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
561
562 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
563 128 * 4, direction);
564
565 if (data->flags & MMC_DATA_READ) {
566 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
567 data->sg_len, direction);
568
569 align = host->align_buffer;
570
571 for_each_sg(data->sg, sg, host->sg_count, i) {
572 if (sg_dma_address(sg) & 0x3) {
573 size = 4 - (sg_dma_address(sg) & 0x3);
574
575 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200576 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200577 memcpy(buffer, align, size);
578 sdhci_kunmap_atomic(buffer, &flags);
579
580 align += 4;
581 }
582 }
583 }
584
585 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
586 data->sg_len, direction);
587}
588
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200589static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800590{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700591 u8 count;
592 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800593
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200594 /*
595 * If the host controller provides us with an incorrect timeout
596 * value, just skip the check and use 0xE. The hardware may take
597 * longer to time out, but that's much better than having a too-short
598 * timeout value.
599 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200600 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200601 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200602
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700603 /* timeout in us */
604 target_timeout = data->timeout_ns / 1000 +
605 data->timeout_clks / host->clock;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800606
Anton Vorontsov81b39802009-09-22 16:45:13 -0700607 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
608 host->timeout_clk = host->clock / 1000;
609
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700610 /*
611 * Figure out needed cycles.
612 * We do this in steps in order to fit inside a 32 bit int.
613 * The first step is the minimum timeout, which will have a
614 * minimum resolution of 6 bits:
615 * (1) 2^13*1000 > 2^22,
616 * (2) host->timeout_clk < 2^16
617 * =>
618 * (1) / (2) > 2^6
619 */
620 count = 0;
621 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
622 while (current_timeout < target_timeout) {
623 count++;
624 current_timeout <<= 1;
625 if (count >= 0xF)
626 break;
627 }
628
629 if (count >= 0xF) {
630 printk(KERN_WARNING "%s: Too large timeout requested!\n",
631 mmc_hostname(host->mmc));
632 count = 0xE;
633 }
634
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200635 return count;
636}
637
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300638static void sdhci_set_transfer_irqs(struct sdhci_host *host)
639{
640 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
641 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
642
643 if (host->flags & SDHCI_REQ_USE_DMA)
644 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
645 else
646 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
647}
648
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200649static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
650{
651 u8 count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200652 u8 ctrl;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200653 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200654
655 WARN_ON(host->data);
656
657 if (data == NULL)
658 return;
659
660 /* Sanity checks */
661 BUG_ON(data->blksz * data->blocks > 524288);
662 BUG_ON(data->blksz > host->mmc->max_blk_size);
663 BUG_ON(data->blocks > 65535);
664
665 host->data = data;
666 host->data_early = 0;
667
668 count = sdhci_calc_timeout(host, data);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300669 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800670
Richard Röjforsa13abc72009-09-22 16:45:30 -0700671 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100672 host->flags |= SDHCI_REQ_USE_DMA;
673
Pierre Ossman2134a922008-06-28 18:28:51 +0200674 /*
675 * FIXME: This doesn't account for merging when mapping the
676 * scatterlist.
677 */
678 if (host->flags & SDHCI_REQ_USE_DMA) {
679 int broken, i;
680 struct scatterlist *sg;
681
682 broken = 0;
683 if (host->flags & SDHCI_USE_ADMA) {
684 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
685 broken = 1;
686 } else {
687 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
688 broken = 1;
689 }
690
691 if (unlikely(broken)) {
692 for_each_sg(data->sg, sg, data->sg_len, i) {
693 if (sg->length & 0x3) {
694 DBG("Reverting to PIO because of "
695 "transfer size (%d)\n",
696 sg->length);
697 host->flags &= ~SDHCI_REQ_USE_DMA;
698 break;
699 }
700 }
701 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100702 }
703
704 /*
705 * The assumption here being that alignment is the same after
706 * translation to device address space.
707 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200708 if (host->flags & SDHCI_REQ_USE_DMA) {
709 int broken, i;
710 struct scatterlist *sg;
711
712 broken = 0;
713 if (host->flags & SDHCI_USE_ADMA) {
714 /*
715 * As we use 3 byte chunks to work around
716 * alignment problems, we need to check this
717 * quirk.
718 */
719 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
720 broken = 1;
721 } else {
722 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
723 broken = 1;
724 }
725
726 if (unlikely(broken)) {
727 for_each_sg(data->sg, sg, data->sg_len, i) {
728 if (sg->offset & 0x3) {
729 DBG("Reverting to PIO because of "
730 "bad alignment\n");
731 host->flags &= ~SDHCI_REQ_USE_DMA;
732 break;
733 }
734 }
735 }
736 }
737
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200738 if (host->flags & SDHCI_REQ_USE_DMA) {
739 if (host->flags & SDHCI_USE_ADMA) {
740 ret = sdhci_adma_table_pre(host, data);
741 if (ret) {
742 /*
743 * This only happens when someone fed
744 * us an invalid request.
745 */
746 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200747 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200748 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300749 sdhci_writel(host, host->adma_addr,
750 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200751 }
752 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300753 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200754
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300755 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200756 data->sg, data->sg_len,
757 (data->flags & MMC_DATA_READ) ?
758 DMA_FROM_DEVICE :
759 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300760 if (sg_cnt == 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200761 /*
762 * This only happens when someone fed
763 * us an invalid request.
764 */
765 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200766 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200767 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200768 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300769 sdhci_writel(host, sg_dma_address(data->sg),
770 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200771 }
772 }
773 }
774
Pierre Ossman2134a922008-06-28 18:28:51 +0200775 /*
776 * Always adjust the DMA selection as some controllers
777 * (e.g. JMicron) can't do PIO properly when the selection
778 * is ADMA.
779 */
780 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300781 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200782 ctrl &= ~SDHCI_CTRL_DMA_MASK;
783 if ((host->flags & SDHCI_REQ_USE_DMA) &&
784 (host->flags & SDHCI_USE_ADMA))
785 ctrl |= SDHCI_CTRL_ADMA32;
786 else
787 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300788 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100789 }
790
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200791 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200792 int flags;
793
794 flags = SG_MITER_ATOMIC;
795 if (host->data->flags & MMC_DATA_READ)
796 flags |= SG_MITER_TO_SG;
797 else
798 flags |= SG_MITER_FROM_SG;
799 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200800 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800801 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700802
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300803 sdhci_set_transfer_irqs(host);
804
Pierre Ossmanbab76962006-07-02 16:51:35 +0100805 /* We do not handle DMA boundaries, so set it to max (512 KiB) */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300806 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, data->blksz), SDHCI_BLOCK_SIZE);
807 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700808}
809
810static void sdhci_set_transfer_mode(struct sdhci_host *host,
811 struct mmc_data *data)
812{
813 u16 mode;
814
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700815 if (data == NULL)
816 return;
817
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200818 WARN_ON(!host->data);
819
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700820 mode = SDHCI_TRNS_BLK_CNT_EN;
Jerry Huangc4512f72010-08-10 18:01:59 -0700821 if (data->blocks > 1) {
822 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
823 mode |= SDHCI_TRNS_MULTI | SDHCI_TRNS_ACMD12;
824 else
825 mode |= SDHCI_TRNS_MULTI;
826 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700827 if (data->flags & MMC_DATA_READ)
828 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100829 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700830 mode |= SDHCI_TRNS_DMA;
831
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300832 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800833}
834
835static void sdhci_finish_data(struct sdhci_host *host)
836{
837 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800838
839 BUG_ON(!host->data);
840
841 data = host->data;
842 host->data = NULL;
843
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100844 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200845 if (host->flags & SDHCI_USE_ADMA)
846 sdhci_adma_table_post(host, data);
847 else {
848 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
849 data->sg_len, (data->flags & MMC_DATA_READ) ?
850 DMA_FROM_DEVICE : DMA_TO_DEVICE);
851 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800852 }
853
854 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200855 * The specification states that the block count register must
856 * be updated, but it does not specify at what point in the
857 * data flow. That makes the register entirely useless to read
858 * back so we have to assume that nothing made it to the card
859 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800860 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200861 if (data->error)
862 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800863 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200864 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800865
Pierre Ossmand129bce2006-03-24 03:18:17 -0800866 if (data->stop) {
867 /*
868 * The controller needs a reset of internal state machines
869 * upon error conditions.
870 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200871 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800872 sdhci_reset(host, SDHCI_RESET_CMD);
873 sdhci_reset(host, SDHCI_RESET_DATA);
874 }
875
876 sdhci_send_command(host, data->stop);
877 } else
878 tasklet_schedule(&host->finish_tasklet);
879}
880
881static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
882{
883 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700884 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700885 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800886
887 WARN_ON(host->cmd);
888
Pierre Ossmand129bce2006-03-24 03:18:17 -0800889 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700890 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700891
892 mask = SDHCI_CMD_INHIBIT;
893 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
894 mask |= SDHCI_DATA_INHIBIT;
895
896 /* We shouldn't wait for data inihibit for stop commands, even
897 though they might use busy signaling */
898 if (host->mrq->data && (cmd == host->mrq->data->stop))
899 mask &= ~SDHCI_DATA_INHIBIT;
900
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300901 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700902 if (timeout == 0) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800903 printk(KERN_ERR "%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100904 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800905 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +0200906 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800907 tasklet_schedule(&host->finish_tasklet);
908 return;
909 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700910 timeout--;
911 mdelay(1);
912 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800913
914 mod_timer(&host->timer, jiffies + 10 * HZ);
915
916 host->cmd = cmd;
917
918 sdhci_prepare_data(host, cmd->data);
919
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300920 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800921
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700922 sdhci_set_transfer_mode(host, cmd->data);
923
Pierre Ossmand129bce2006-03-24 03:18:17 -0800924 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100925 printk(KERN_ERR "%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -0800926 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +0200927 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800928 tasklet_schedule(&host->finish_tasklet);
929 return;
930 }
931
932 if (!(cmd->flags & MMC_RSP_PRESENT))
933 flags = SDHCI_CMD_RESP_NONE;
934 else if (cmd->flags & MMC_RSP_136)
935 flags = SDHCI_CMD_RESP_LONG;
936 else if (cmd->flags & MMC_RSP_BUSY)
937 flags = SDHCI_CMD_RESP_SHORT_BUSY;
938 else
939 flags = SDHCI_CMD_RESP_SHORT;
940
941 if (cmd->flags & MMC_RSP_CRC)
942 flags |= SDHCI_CMD_CRC;
943 if (cmd->flags & MMC_RSP_OPCODE)
944 flags |= SDHCI_CMD_INDEX;
945 if (cmd->data)
946 flags |= SDHCI_CMD_DATA;
947
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300948 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800949}
950
951static void sdhci_finish_command(struct sdhci_host *host)
952{
953 int i;
954
955 BUG_ON(host->cmd == NULL);
956
957 if (host->cmd->flags & MMC_RSP_PRESENT) {
958 if (host->cmd->flags & MMC_RSP_136) {
959 /* CRC is stripped so we need to do some shifting. */
960 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300961 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -0800962 SDHCI_RESPONSE + (3-i)*4) << 8;
963 if (i != 3)
964 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300965 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -0800966 SDHCI_RESPONSE + (3-i)*4-1);
967 }
968 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300969 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800970 }
971 }
972
Pierre Ossman17b04292007-07-22 22:18:46 +0200973 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800974
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200975 if (host->data && host->data_early)
976 sdhci_finish_data(host);
977
978 if (!host->cmd->data)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800979 tasklet_schedule(&host->finish_tasklet);
980
981 host->cmd = NULL;
982}
983
984static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
985{
986 int div;
987 u16 clk;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700988 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800989
990 if (clock == host->clock)
991 return;
992
Anton Vorontsov81146342009-03-17 00:13:59 +0300993 if (host->ops->set_clock) {
994 host->ops->set_clock(host, clock);
995 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
996 return;
997 }
998
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300999 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001000
1001 if (clock == 0)
1002 goto out;
1003
Zhangfei Gao85105c52010-08-06 07:10:01 +08001004 if (host->version >= SDHCI_SPEC_300) {
1005 /* Version 3.00 divisors must be a multiple of 2. */
1006 if (host->max_clk <= clock)
1007 div = 1;
1008 else {
Zhangfei Gao03975262010-09-20 15:15:18 -04001009 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; div += 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001010 if ((host->max_clk / div) <= clock)
1011 break;
1012 }
1013 }
1014 } else {
1015 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001016 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001017 if ((host->max_clk / div) <= clock)
1018 break;
1019 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001020 }
1021 div >>= 1;
1022
Zhangfei Gao85105c52010-08-06 07:10:01 +08001023 clk = (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1024 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1025 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001026 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001027 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001028
Chris Ball27f6cb12009-09-22 16:45:31 -07001029 /* Wait max 20 ms */
1030 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001031 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001032 & SDHCI_CLOCK_INT_STABLE)) {
1033 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001034 printk(KERN_ERR "%s: Internal clock never "
1035 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001036 sdhci_dumpregs(host);
1037 return;
1038 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001039 timeout--;
1040 mdelay(1);
1041 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001042
1043 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001044 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001045
1046out:
1047 host->clock = clock;
1048}
1049
Pierre Ossman146ad662006-06-30 02:22:23 -07001050static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
1051{
1052 u8 pwr;
1053
Pierre Ossmanae628902009-05-03 20:45:03 +02001054 if (power == (unsigned short)-1)
1055 pwr = 0;
1056 else {
1057 switch (1 << power) {
1058 case MMC_VDD_165_195:
1059 pwr = SDHCI_POWER_180;
1060 break;
1061 case MMC_VDD_29_30:
1062 case MMC_VDD_30_31:
1063 pwr = SDHCI_POWER_300;
1064 break;
1065 case MMC_VDD_32_33:
1066 case MMC_VDD_33_34:
1067 pwr = SDHCI_POWER_330;
1068 break;
1069 default:
1070 BUG();
1071 }
1072 }
1073
1074 if (host->pwr == pwr)
Pierre Ossman146ad662006-06-30 02:22:23 -07001075 return;
1076
Pierre Ossmanae628902009-05-03 20:45:03 +02001077 host->pwr = pwr;
1078
1079 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001080 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossmanae628902009-05-03 20:45:03 +02001081 return;
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001082 }
1083
1084 /*
1085 * Spec says that we should clear the power reg before setting
1086 * a new value. Some controllers don't seem to like this though.
1087 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001088 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001089 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001090
Andres Salomone08c1692008-07-04 10:00:03 -07001091 /*
Andres Salomonc71f6512008-07-07 17:25:56 -04001092 * At least the Marvell CaFe chip gets confused if we set the voltage
Andres Salomone08c1692008-07-04 10:00:03 -07001093 * and set turn on power at the same time, so set the voltage first.
1094 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001095 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
Pierre Ossmanae628902009-05-03 20:45:03 +02001096 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1097
1098 pwr |= SDHCI_POWER_ON;
Andres Salomone08c1692008-07-04 10:00:03 -07001099
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001100 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Harald Welte557b0692009-06-18 16:53:38 +02001101
1102 /*
1103 * Some controllers need an extra 10ms delay of 10ms before they
1104 * can apply clock after applying power
1105 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001106 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
Harald Welte557b0692009-06-18 16:53:38 +02001107 mdelay(10);
Pierre Ossman146ad662006-06-30 02:22:23 -07001108}
1109
Pierre Ossmand129bce2006-03-24 03:18:17 -08001110/*****************************************************************************\
1111 * *
1112 * MMC callbacks *
1113 * *
1114\*****************************************************************************/
1115
1116static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1117{
1118 struct sdhci_host *host;
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001119 bool present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001120 unsigned long flags;
1121
1122 host = mmc_priv(mmc);
1123
1124 spin_lock_irqsave(&host->lock, flags);
1125
1126 WARN_ON(host->mrq != NULL);
1127
Pierre Ossmanf9134312008-12-21 17:01:48 +01001128#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001129 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001130#endif
Jerry Huangc4512f72010-08-10 18:01:59 -07001131 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12) {
1132 if (mrq->stop) {
1133 mrq->data->stop = NULL;
1134 mrq->stop = NULL;
1135 }
1136 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001137
1138 host->mrq = mrq;
1139
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001140 /* If polling, assume that the card is always present. */
1141 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1142 present = true;
1143 else
1144 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1145 SDHCI_CARD_PRESENT;
1146
1147 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001148 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001149 tasklet_schedule(&host->finish_tasklet);
1150 } else
1151 sdhci_send_command(host, mrq->cmd);
1152
Pierre Ossman5f25a662006-10-04 02:15:39 -07001153 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001154 spin_unlock_irqrestore(&host->lock, flags);
1155}
1156
1157static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1158{
1159 struct sdhci_host *host;
1160 unsigned long flags;
1161 u8 ctrl;
1162
1163 host = mmc_priv(mmc);
1164
1165 spin_lock_irqsave(&host->lock, flags);
1166
Pierre Ossman1e728592008-04-16 19:13:13 +02001167 if (host->flags & SDHCI_DEVICE_DEAD)
1168 goto out;
1169
Pierre Ossmand129bce2006-03-24 03:18:17 -08001170 /*
1171 * Reset the chip on each power off.
1172 * Should clear out any weird states.
1173 */
1174 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001175 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001176 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001177 }
1178
1179 sdhci_set_clock(host, ios->clock);
1180
1181 if (ios->power_mode == MMC_POWER_OFF)
Pierre Ossman146ad662006-06-30 02:22:23 -07001182 sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001183 else
Pierre Ossman146ad662006-06-30 02:22:23 -07001184 sdhci_set_power(host, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001185
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001186 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001187
Kyungmin Parkae6d6c92010-08-10 18:01:43 -07001188 if (ios->bus_width == MMC_BUS_WIDTH_8)
1189 ctrl |= SDHCI_CTRL_8BITBUS;
1190 else
1191 ctrl &= ~SDHCI_CTRL_8BITBUS;
1192
Pierre Ossmand129bce2006-03-24 03:18:17 -08001193 if (ios->bus_width == MMC_BUS_WIDTH_4)
1194 ctrl |= SDHCI_CTRL_4BITBUS;
1195 else
1196 ctrl &= ~SDHCI_CTRL_4BITBUS;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001197
Kyungmin Park51932502010-08-19 14:13:35 -07001198 if (ios->timing == MMC_TIMING_SD_HS &&
1199 !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001200 ctrl |= SDHCI_CTRL_HISPD;
1201 else
1202 ctrl &= ~SDHCI_CTRL_HISPD;
1203
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001204 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001205
Leandro Dorileob8352262007-07-25 23:47:04 +02001206 /*
1207 * Some (ENE) controllers go apeshit on some ios operation,
1208 * signalling timeout and CRC errors even on CMD0. Resetting
1209 * it on each ios seems to solve the problem.
1210 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001211 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Leandro Dorileob8352262007-07-25 23:47:04 +02001212 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1213
Pierre Ossman1e728592008-04-16 19:13:13 +02001214out:
Pierre Ossman5f25a662006-10-04 02:15:39 -07001215 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001216 spin_unlock_irqrestore(&host->lock, flags);
1217}
1218
1219static int sdhci_get_ro(struct mmc_host *mmc)
1220{
1221 struct sdhci_host *host;
1222 unsigned long flags;
1223 int present;
1224
1225 host = mmc_priv(mmc);
1226
1227 spin_lock_irqsave(&host->lock, flags);
1228
Pierre Ossman1e728592008-04-16 19:13:13 +02001229 if (host->flags & SDHCI_DEVICE_DEAD)
1230 present = 0;
1231 else
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001232 present = sdhci_readl(host, SDHCI_PRESENT_STATE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001233
1234 spin_unlock_irqrestore(&host->lock, flags);
1235
Anton Vorontsovc5075a12009-03-17 00:13:54 +03001236 if (host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT)
1237 return !!(present & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001238 return !(present & SDHCI_WRITE_PROTECT);
1239}
1240
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001241static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1242{
1243 struct sdhci_host *host;
1244 unsigned long flags;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001245
1246 host = mmc_priv(mmc);
1247
1248 spin_lock_irqsave(&host->lock, flags);
1249
Pierre Ossman1e728592008-04-16 19:13:13 +02001250 if (host->flags & SDHCI_DEVICE_DEAD)
1251 goto out;
1252
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001253 if (enable)
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001254 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1255 else
1256 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
Pierre Ossman1e728592008-04-16 19:13:13 +02001257out:
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001258 mmiowb();
1259
1260 spin_unlock_irqrestore(&host->lock, flags);
1261}
1262
David Brownellab7aefd2006-11-12 17:55:30 -08001263static const struct mmc_host_ops sdhci_ops = {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001264 .request = sdhci_request,
1265 .set_ios = sdhci_set_ios,
1266 .get_ro = sdhci_get_ro,
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001267 .enable_sdio_irq = sdhci_enable_sdio_irq,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001268};
1269
1270/*****************************************************************************\
1271 * *
1272 * Tasklets *
1273 * *
1274\*****************************************************************************/
1275
1276static void sdhci_tasklet_card(unsigned long param)
1277{
1278 struct sdhci_host *host;
1279 unsigned long flags;
1280
1281 host = (struct sdhci_host*)param;
1282
1283 spin_lock_irqsave(&host->lock, flags);
1284
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001285 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001286 if (host->mrq) {
1287 printk(KERN_ERR "%s: Card removed during transfer!\n",
1288 mmc_hostname(host->mmc));
1289 printk(KERN_ERR "%s: Resetting controller.\n",
1290 mmc_hostname(host->mmc));
1291
1292 sdhci_reset(host, SDHCI_RESET_CMD);
1293 sdhci_reset(host, SDHCI_RESET_DATA);
1294
Pierre Ossman17b04292007-07-22 22:18:46 +02001295 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001296 tasklet_schedule(&host->finish_tasklet);
1297 }
1298 }
1299
1300 spin_unlock_irqrestore(&host->lock, flags);
1301
Pierre Ossman04cf5852008-08-18 22:18:14 +02001302 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001303}
1304
1305static void sdhci_tasklet_finish(unsigned long param)
1306{
1307 struct sdhci_host *host;
1308 unsigned long flags;
1309 struct mmc_request *mrq;
1310
1311 host = (struct sdhci_host*)param;
1312
1313 spin_lock_irqsave(&host->lock, flags);
1314
1315 del_timer(&host->timer);
1316
1317 mrq = host->mrq;
1318
Pierre Ossmand129bce2006-03-24 03:18:17 -08001319 /*
1320 * The controller needs a reset of internal state machines
1321 * upon error conditions.
1322 */
Pierre Ossman1e728592008-04-16 19:13:13 +02001323 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
1324 (mrq->cmd->error ||
1325 (mrq->data && (mrq->data->error ||
1326 (mrq->data->stop && mrq->data->stop->error))) ||
1327 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07001328
1329 /* Some controllers need this kick or reset won't work here */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001330 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
Pierre Ossman645289d2006-06-30 02:22:33 -07001331 unsigned int clock;
1332
1333 /* This is to force an update */
1334 clock = host->clock;
1335 host->clock = 0;
1336 sdhci_set_clock(host, clock);
1337 }
1338
1339 /* Spec says we should do both at the same time, but Ricoh
1340 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08001341 sdhci_reset(host, SDHCI_RESET_CMD);
1342 sdhci_reset(host, SDHCI_RESET_DATA);
1343 }
1344
1345 host->mrq = NULL;
1346 host->cmd = NULL;
1347 host->data = NULL;
1348
Pierre Ossmanf9134312008-12-21 17:01:48 +01001349#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001350 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001351#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08001352
Pierre Ossman5f25a662006-10-04 02:15:39 -07001353 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001354 spin_unlock_irqrestore(&host->lock, flags);
1355
1356 mmc_request_done(host->mmc, mrq);
1357}
1358
1359static void sdhci_timeout_timer(unsigned long data)
1360{
1361 struct sdhci_host *host;
1362 unsigned long flags;
1363
1364 host = (struct sdhci_host*)data;
1365
1366 spin_lock_irqsave(&host->lock, flags);
1367
1368 if (host->mrq) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001369 printk(KERN_ERR "%s: Timeout waiting for hardware "
1370 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001371 sdhci_dumpregs(host);
1372
1373 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001374 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001375 sdhci_finish_data(host);
1376 } else {
1377 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02001378 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001379 else
Pierre Ossman17b04292007-07-22 22:18:46 +02001380 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001381
1382 tasklet_schedule(&host->finish_tasklet);
1383 }
1384 }
1385
Pierre Ossman5f25a662006-10-04 02:15:39 -07001386 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001387 spin_unlock_irqrestore(&host->lock, flags);
1388}
1389
1390/*****************************************************************************\
1391 * *
1392 * Interrupt handling *
1393 * *
1394\*****************************************************************************/
1395
1396static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
1397{
1398 BUG_ON(intmask == 0);
1399
1400 if (!host->cmd) {
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02001401 printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
1402 "though no command operation was in progress.\n",
1403 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001404 sdhci_dumpregs(host);
1405 return;
1406 }
1407
Pierre Ossman43b58b32007-07-25 23:15:27 +02001408 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02001409 host->cmd->error = -ETIMEDOUT;
1410 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
1411 SDHCI_INT_INDEX))
1412 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001413
Pierre Ossmane8095172008-07-25 01:09:08 +02001414 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001415 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02001416 return;
1417 }
1418
1419 /*
1420 * The host can send and interrupt when the busy state has
1421 * ended, allowing us to wait without wasting CPU cycles.
1422 * Unfortunately this is overloaded on the "data complete"
1423 * interrupt, so we need to take some care when handling
1424 * it.
1425 *
1426 * Note: The 1.0 specification is a bit ambiguous about this
1427 * feature so there might be some problems with older
1428 * controllers.
1429 */
1430 if (host->cmd->flags & MMC_RSP_BUSY) {
1431 if (host->cmd->data)
1432 DBG("Cannot wait for busy signal when also "
1433 "doing a data transfer");
Ben Dooksf9454052009-02-20 20:33:08 +03001434 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
Pierre Ossmane8095172008-07-25 01:09:08 +02001435 return;
Ben Dooksf9454052009-02-20 20:33:08 +03001436
1437 /* The controller does not support the end-of-busy IRQ,
1438 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02001439 }
1440
1441 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02001442 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001443}
1444
George G. Davis0957c332010-02-18 12:32:12 -05001445#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01001446static void sdhci_show_adma_error(struct sdhci_host *host)
1447{
1448 const char *name = mmc_hostname(host->mmc);
1449 u8 *desc = host->adma_desc;
1450 __le32 *dma;
1451 __le16 *len;
1452 u8 attr;
1453
1454 sdhci_dumpregs(host);
1455
1456 while (true) {
1457 dma = (__le32 *)(desc + 4);
1458 len = (__le16 *)(desc + 2);
1459 attr = *desc;
1460
1461 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
1462 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
1463
1464 desc += 8;
1465
1466 if (attr & 2)
1467 break;
1468 }
1469}
1470#else
1471static void sdhci_show_adma_error(struct sdhci_host *host) { }
1472#endif
1473
Pierre Ossmand129bce2006-03-24 03:18:17 -08001474static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
1475{
1476 BUG_ON(intmask == 0);
1477
1478 if (!host->data) {
1479 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02001480 * The "data complete" interrupt is also used to
1481 * indicate that a busy state has ended. See comment
1482 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08001483 */
Pierre Ossmane8095172008-07-25 01:09:08 +02001484 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
1485 if (intmask & SDHCI_INT_DATA_END) {
1486 sdhci_finish_command(host);
1487 return;
1488 }
1489 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001490
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02001491 printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
1492 "though no data operation was in progress.\n",
1493 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001494 sdhci_dumpregs(host);
1495
1496 return;
1497 }
1498
1499 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02001500 host->data->error = -ETIMEDOUT;
1501 else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
1502 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01001503 else if (intmask & SDHCI_INT_ADMA_ERROR) {
1504 printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
1505 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02001506 host->data->error = -EIO;
Ben Dooks6882a8c2009-06-14 13:52:38 +01001507 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001508
Pierre Ossman17b04292007-07-22 22:18:46 +02001509 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001510 sdhci_finish_data(host);
1511 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01001512 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08001513 sdhci_transfer_pio(host);
1514
Pierre Ossman6ba736a2007-05-13 22:39:23 +02001515 /*
1516 * We currently don't do anything fancy with DMA
1517 * boundaries, but as we can't disable the feature
1518 * we need to at least restart the transfer.
1519 */
1520 if (intmask & SDHCI_INT_DMA_END)
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001521 sdhci_writel(host, sdhci_readl(host, SDHCI_DMA_ADDRESS),
1522 SDHCI_DMA_ADDRESS);
Pierre Ossman6ba736a2007-05-13 22:39:23 +02001523
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001524 if (intmask & SDHCI_INT_DATA_END) {
1525 if (host->cmd) {
1526 /*
1527 * Data managed to finish before the
1528 * command completed. Make sure we do
1529 * things in the proper order.
1530 */
1531 host->data_early = 1;
1532 } else {
1533 sdhci_finish_data(host);
1534 }
1535 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001536 }
1537}
1538
David Howells7d12e782006-10-05 14:55:46 +01001539static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001540{
1541 irqreturn_t result;
1542 struct sdhci_host* host = dev_id;
1543 u32 intmask;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001544 int cardint = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001545
1546 spin_lock(&host->lock);
1547
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001548 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001549
Mark Lord62df67a52007-03-06 13:30:13 +01001550 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001551 result = IRQ_NONE;
1552 goto out;
1553 }
1554
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001555 DBG("*** %s got interrupt: 0x%08x\n",
1556 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001557
Pierre Ossman3192a282006-06-30 02:22:26 -07001558 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001559 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
1560 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001561 tasklet_schedule(&host->card_tasklet);
Pierre Ossman3192a282006-06-30 02:22:26 -07001562 }
1563
1564 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001565
1566 if (intmask & SDHCI_INT_CMD_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001567 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
1568 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07001569 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001570 }
1571
1572 if (intmask & SDHCI_INT_DATA_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001573 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
1574 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07001575 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001576 }
1577
1578 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
1579
Pierre Ossman964f9ce2007-07-20 18:20:36 +02001580 intmask &= ~SDHCI_INT_ERROR;
1581
Pierre Ossmand129bce2006-03-24 03:18:17 -08001582 if (intmask & SDHCI_INT_BUS_POWER) {
Pierre Ossman3192a282006-06-30 02:22:26 -07001583 printk(KERN_ERR "%s: Card is consuming too much power!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001584 mmc_hostname(host->mmc));
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001585 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001586 }
1587
Rolf Eike Beer9d26a5d2007-06-26 13:31:16 +02001588 intmask &= ~SDHCI_INT_BUS_POWER;
Pierre Ossman3192a282006-06-30 02:22:26 -07001589
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001590 if (intmask & SDHCI_INT_CARD_INT)
1591 cardint = 1;
1592
1593 intmask &= ~SDHCI_INT_CARD_INT;
1594
Pierre Ossman3192a282006-06-30 02:22:26 -07001595 if (intmask) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001596 printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
Pierre Ossman3192a282006-06-30 02:22:26 -07001597 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001598 sdhci_dumpregs(host);
1599
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001600 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07001601 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001602
1603 result = IRQ_HANDLED;
1604
Pierre Ossman5f25a662006-10-04 02:15:39 -07001605 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001606out:
1607 spin_unlock(&host->lock);
1608
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001609 /*
1610 * We have to delay this as it calls back into the driver.
1611 */
1612 if (cardint)
1613 mmc_signal_sdio_irq(host->mmc);
1614
Pierre Ossmand129bce2006-03-24 03:18:17 -08001615 return result;
1616}
1617
1618/*****************************************************************************\
1619 * *
1620 * Suspend/resume *
1621 * *
1622\*****************************************************************************/
1623
1624#ifdef CONFIG_PM
1625
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001626int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001627{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001628 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001629
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001630 sdhci_disable_card_detection(host);
1631
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001632 ret = mmc_suspend_host(host->mmc);
Pierre Ossmandf1c4b72007-01-30 07:55:15 +01001633 if (ret)
1634 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001635
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001636 free_irq(host->irq, host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001637
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07001638 if (host->vmmc)
1639 ret = regulator_disable(host->vmmc);
1640
1641 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001642}
1643
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001644EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001645
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001646int sdhci_resume_host(struct sdhci_host *host)
1647{
1648 int ret;
1649
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07001650 if (host->vmmc) {
1651 int ret = regulator_enable(host->vmmc);
1652 if (ret)
1653 return ret;
1654 }
1655
1656
Richard Röjforsa13abc72009-09-22 16:45:30 -07001657 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001658 if (host->ops->enable_dma)
1659 host->ops->enable_dma(host);
1660 }
1661
1662 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1663 mmc_hostname(host->mmc), host);
1664 if (ret)
1665 return ret;
1666
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08001667 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001668 mmiowb();
1669
1670 ret = mmc_resume_host(host->mmc);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001671 sdhci_enable_card_detection(host);
1672
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08001673 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001674}
1675
1676EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001677
1678#endif /* CONFIG_PM */
1679
1680/*****************************************************************************\
1681 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001682 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08001683 * *
1684\*****************************************************************************/
1685
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001686struct sdhci_host *sdhci_alloc_host(struct device *dev,
1687 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001688{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001689 struct mmc_host *mmc;
1690 struct sdhci_host *host;
1691
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001692 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001693
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001694 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001695 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001696 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001697
1698 host = mmc_priv(mmc);
1699 host->mmc = mmc;
1700
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001701 return host;
1702}
Pierre Ossman8a4da142006-10-04 02:15:40 -07001703
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001704EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001705
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001706int sdhci_add_host(struct sdhci_host *host)
1707{
1708 struct mmc_host *mmc;
1709 unsigned int caps;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001710 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001711
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001712 WARN_ON(host == NULL);
1713 if (host == NULL)
1714 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001715
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001716 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001717
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001718 if (debug_quirks)
1719 host->quirks = debug_quirks;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001720
Pierre Ossmand96649e2006-06-30 02:22:30 -07001721 sdhci_reset(host, SDHCI_RESET_ALL);
1722
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001723 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02001724 host->version = (host->version & SDHCI_SPEC_VER_MASK)
1725 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001726 if (host->version > SDHCI_SPEC_300) {
Pierre Ossman4a965502006-06-30 02:22:29 -07001727 printk(KERN_ERR "%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001728 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02001729 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07001730 }
1731
Maxim Levitskyccc92c22010-08-10 18:01:42 -07001732 caps = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
1733 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001734
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001735 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07001736 host->flags |= SDHCI_USE_SDMA;
1737 else if (!(caps & SDHCI_CAN_DO_SDMA))
1738 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07001739 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07001740 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001741
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001742 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07001743 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01001744 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07001745 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02001746 }
1747
Richard Röjforsa13abc72009-09-22 16:45:30 -07001748 if ((host->version >= SDHCI_SPEC_200) && (caps & SDHCI_CAN_DO_ADMA2))
1749 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02001750
1751 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
1752 (host->flags & SDHCI_USE_ADMA)) {
1753 DBG("Disabling ADMA as it is marked broken\n");
1754 host->flags &= ~SDHCI_USE_ADMA;
1755 }
1756
Richard Röjforsa13abc72009-09-22 16:45:30 -07001757 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001758 if (host->ops->enable_dma) {
1759 if (host->ops->enable_dma(host)) {
1760 printk(KERN_WARNING "%s: No suitable DMA "
1761 "available. Falling back to PIO.\n",
1762 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07001763 host->flags &=
1764 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001765 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001766 }
1767 }
1768
Pierre Ossman2134a922008-06-28 18:28:51 +02001769 if (host->flags & SDHCI_USE_ADMA) {
1770 /*
1771 * We need to allocate descriptors for all sg entries
1772 * (128) and potentially one alignment transfer for
1773 * each of those entries.
1774 */
1775 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
1776 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
1777 if (!host->adma_desc || !host->align_buffer) {
1778 kfree(host->adma_desc);
1779 kfree(host->align_buffer);
1780 printk(KERN_WARNING "%s: Unable to allocate ADMA "
1781 "buffers. Falling back to standard DMA.\n",
1782 mmc_hostname(mmc));
1783 host->flags &= ~SDHCI_USE_ADMA;
1784 }
1785 }
1786
Pierre Ossman76591502008-07-21 00:32:11 +02001787 /*
1788 * If we use DMA, then it's up to the caller to set the DMA
1789 * mask, but PIO does not need the hw shim so we set a new
1790 * mask here in that case.
1791 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07001792 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02001793 host->dma_mask = DMA_BIT_MASK(64);
1794 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
1795 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001796
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04001797 if (host->version >= SDHCI_SPEC_300)
1798 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK)
1799 >> SDHCI_CLOCK_BASE_SHIFT;
1800 else
1801 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK)
1802 >> SDHCI_CLOCK_BASE_SHIFT;
1803
Pierre Ossmand129bce2006-03-24 03:18:17 -08001804 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07001805 if (host->max_clk == 0 || host->quirks &
1806 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03001807 if (!host->ops->get_max_clock) {
1808 printk(KERN_ERR
1809 "%s: Hardware doesn't specify base clock "
1810 "frequency.\n", mmc_hostname(mmc));
1811 return -ENODEV;
1812 }
1813 host->max_clk = host->ops->get_max_clock(host);
1814 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001815
Pierre Ossman1c8cde92006-06-30 02:22:25 -07001816 host->timeout_clk =
1817 (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
1818 if (host->timeout_clk == 0) {
Anton Vorontsov81b39802009-09-22 16:45:13 -07001819 if (host->ops->get_timeout_clock) {
1820 host->timeout_clk = host->ops->get_timeout_clock(host);
1821 } else if (!(host->quirks &
1822 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Ben Dooks4240ff02009-03-17 00:13:57 +03001823 printk(KERN_ERR
1824 "%s: Hardware doesn't specify timeout clock "
1825 "frequency.\n", mmc_hostname(mmc));
1826 return -ENODEV;
1827 }
Pierre Ossman1c8cde92006-06-30 02:22:25 -07001828 }
1829 if (caps & SDHCI_TIMEOUT_CLK_UNIT)
1830 host->timeout_clk *= 1000;
1831
Pierre Ossmand129bce2006-03-24 03:18:17 -08001832 /*
1833 * Set host parameters.
1834 */
1835 mmc->ops = &sdhci_ops;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07001836 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07001837 mmc->f_min = host->ops->get_min_clock(host);
Zhangfei Gao03975262010-09-20 15:15:18 -04001838 else if (host->version >= SDHCI_SPEC_300)
1839 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
Anton Vorontsova9e58f22009-07-29 15:04:16 -07001840 else
Zhangfei Gao03975262010-09-20 15:15:18 -04001841 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001842 mmc->f_max = host->max_clk;
Kyungmin Parkc1f59772010-08-10 18:01:44 -07001843 mmc->caps |= MMC_CAP_SDIO_IRQ;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04001844
1845 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Giuseppe Cavallarob08caed2010-09-20 21:22:13 -04001846 mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001847
Pierre Ossman86a6a872009-02-02 21:13:49 +01001848 if (caps & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04001849 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001850
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001851 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1852 mmc->caps |= MMC_CAP_NEEDS_POLL;
1853
Pierre Ossman146ad662006-06-30 02:22:23 -07001854 mmc->ocr_avail = 0;
1855 if (caps & SDHCI_CAN_VDD_330)
1856 mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
Pierre Ossmanc70840e2007-02-02 22:41:41 +01001857 if (caps & SDHCI_CAN_VDD_300)
Pierre Ossman146ad662006-06-30 02:22:23 -07001858 mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
Pierre Ossmanc70840e2007-02-02 22:41:41 +01001859 if (caps & SDHCI_CAN_VDD_180)
Philip Langdale55556da2007-03-16 19:39:00 -07001860 mmc->ocr_avail |= MMC_VDD_165_195;
Pierre Ossman146ad662006-06-30 02:22:23 -07001861
1862 if (mmc->ocr_avail == 0) {
1863 printk(KERN_ERR "%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001864 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001865 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07001866 }
1867
Pierre Ossmand129bce2006-03-24 03:18:17 -08001868 spin_lock_init(&host->lock);
1869
1870 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02001871 * Maximum number of segments. Depends on if the hardware
1872 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08001873 */
Pierre Ossman2134a922008-06-28 18:28:51 +02001874 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04001875 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07001876 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04001877 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02001878 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001879 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001880
1881 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01001882 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01001883 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08001884 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001885 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001886
1887 /*
1888 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02001889 * of bytes. When doing hardware scatter/gather, each entry cannot
1890 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08001891 */
Pierre Ossman2134a922008-06-28 18:28:51 +02001892 if (host->flags & SDHCI_USE_ADMA)
1893 mmc->max_seg_size = 65536;
1894 else
1895 mmc->max_seg_size = mmc->max_req_size;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001896
1897 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001898 * Maximum block size. This varies from controller to controller and
1899 * is specified in the capabilities register.
1900 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03001901 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
1902 mmc->max_blk_size = 2;
1903 } else {
1904 mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >>
1905 SDHCI_MAX_BLOCK_SHIFT;
1906 if (mmc->max_blk_size >= 3) {
1907 printk(KERN_WARNING "%s: Invalid maximum block size, "
1908 "assuming 512 bytes\n", mmc_hostname(mmc));
1909 mmc->max_blk_size = 0;
1910 }
1911 }
1912
1913 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001914
1915 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01001916 * Maximum block count.
1917 */
Ben Dooks1388eef2009-06-14 12:40:53 +01001918 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01001919
1920 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08001921 * Init tasklets.
1922 */
1923 tasklet_init(&host->card_tasklet,
1924 sdhci_tasklet_card, (unsigned long)host);
1925 tasklet_init(&host->finish_tasklet,
1926 sdhci_tasklet_finish, (unsigned long)host);
1927
Al Viroe4cad1b2006-10-10 22:47:07 +01001928 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001929
Thomas Gleixnerdace1452006-07-01 19:29:38 -07001930 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001931 mmc_hostname(mmc), host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001932 if (ret)
Pierre Ossman8ef1a142006-06-30 02:22:21 -07001933 goto untasklet;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001934
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07001935 host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
1936 if (IS_ERR(host->vmmc)) {
1937 printk(KERN_INFO "%s: no vmmc regulator found\n", mmc_hostname(mmc));
1938 host->vmmc = NULL;
1939 } else {
1940 regulator_enable(host->vmmc);
1941 }
1942
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08001943 sdhci_init(host, 0);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001944
1945#ifdef CONFIG_MMC_DEBUG
1946 sdhci_dumpregs(host);
1947#endif
1948
Pierre Ossmanf9134312008-12-21 17:01:48 +01001949#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01001950 snprintf(host->led_name, sizeof(host->led_name),
1951 "%s::", mmc_hostname(mmc));
1952 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001953 host->led.brightness = LED_OFF;
1954 host->led.default_trigger = mmc_hostname(mmc);
1955 host->led.brightness_set = sdhci_led_control;
1956
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001957 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001958 if (ret)
1959 goto reset;
1960#endif
1961
Pierre Ossman5f25a662006-10-04 02:15:39 -07001962 mmiowb();
1963
Pierre Ossmand129bce2006-03-24 03:18:17 -08001964 mmc_add_host(mmc);
1965
Richard Röjforsa13abc72009-09-22 16:45:30 -07001966 printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01001967 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07001968 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
1969 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08001970
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001971 sdhci_enable_card_detection(host);
1972
Pierre Ossmand129bce2006-03-24 03:18:17 -08001973 return 0;
1974
Pierre Ossmanf9134312008-12-21 17:01:48 +01001975#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001976reset:
1977 sdhci_reset(host, SDHCI_RESET_ALL);
1978 free_irq(host->irq, host);
1979#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07001980untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08001981 tasklet_kill(&host->card_tasklet);
1982 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001983
1984 return ret;
1985}
1986
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001987EXPORT_SYMBOL_GPL(sdhci_add_host);
1988
Pierre Ossman1e728592008-04-16 19:13:13 +02001989void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001990{
Pierre Ossman1e728592008-04-16 19:13:13 +02001991 unsigned long flags;
1992
1993 if (dead) {
1994 spin_lock_irqsave(&host->lock, flags);
1995
1996 host->flags |= SDHCI_DEVICE_DEAD;
1997
1998 if (host->mrq) {
1999 printk(KERN_ERR "%s: Controller removed during "
2000 " transfer!\n", mmc_hostname(host->mmc));
2001
2002 host->mrq->cmd->error = -ENOMEDIUM;
2003 tasklet_schedule(&host->finish_tasklet);
2004 }
2005
2006 spin_unlock_irqrestore(&host->lock, flags);
2007 }
2008
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002009 sdhci_disable_card_detection(host);
2010
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002011 mmc_remove_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002012
Pierre Ossmanf9134312008-12-21 17:01:48 +01002013#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002014 led_classdev_unregister(&host->led);
2015#endif
2016
Pierre Ossman1e728592008-04-16 19:13:13 +02002017 if (!dead)
2018 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002019
2020 free_irq(host->irq, host);
2021
2022 del_timer_sync(&host->timer);
2023
2024 tasklet_kill(&host->card_tasklet);
2025 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02002026
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002027 if (host->vmmc) {
2028 regulator_disable(host->vmmc);
2029 regulator_put(host->vmmc);
2030 }
2031
Pierre Ossman2134a922008-06-28 18:28:51 +02002032 kfree(host->adma_desc);
2033 kfree(host->align_buffer);
2034
2035 host->adma_desc = NULL;
2036 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002037}
2038
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002039EXPORT_SYMBOL_GPL(sdhci_remove_host);
2040
2041void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002042{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002043 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002044}
2045
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002046EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002047
2048/*****************************************************************************\
2049 * *
2050 * Driver init/exit *
2051 * *
2052\*****************************************************************************/
2053
2054static int __init sdhci_drv_init(void)
2055{
2056 printk(KERN_INFO DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01002057 ": Secure Digital Host Controller Interface driver\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002058 printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
2059
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002060 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002061}
2062
2063static void __exit sdhci_drv_exit(void)
2064{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002065}
2066
2067module_init(sdhci_drv_init);
2068module_exit(sdhci_drv_exit);
2069
Pierre Ossmandf673b22006-06-30 02:22:31 -07002070module_param(debug_quirks, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07002071
Pierre Ossman32710e82009-04-08 20:14:54 +02002072MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002073MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002074MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07002075
Pierre Ossmandf673b22006-06-30 02:22:31 -07002076MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");