blob: 5950a9e218d962294b4e46f36e795e0af37b0250 [file] [log] [blame]
Dmitry Baryshkov9c636342008-09-10 05:01:17 +04001/*
2 * Based on sound/arm/pxa2xx-ac97.c and sound/soc/pxa/pxa2xx-ac97.c
3 * which contain:
4 *
5 * Author: Nicolas Pitre
6 * Created: Dec 02, 2004
7 * Copyright: MontaVista Software Inc.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/interrupt.h>
17#include <linux/clk.h>
18#include <linux/delay.h>
Paul Gortmakerda155d52011-07-15 12:38:28 -040019#include <linux/module.h>
Rob Herring23019a72012-03-20 14:33:19 -050020#include <linux/io.h>
Mike Dunn3b4bc7b2013-01-07 13:55:13 -080021#include <linux/gpio.h>
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040022
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040023#include <sound/pxa2xx-lib.h>
24
Rob Herring9482ee72012-01-03 17:10:17 -060025#include <mach/irqs.h>
Eric Miao1f017a92008-11-28 14:19:33 +080026#include <mach/regs-ac97.h>
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040027#include <mach/audio.h>
28
29static DEFINE_MUTEX(car_mutex);
30static DECLARE_WAIT_QUEUE_HEAD(gsr_wq);
31static volatile long gsr_bits;
32static struct clk *ac97_clk;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040033static struct clk *ac97conf_clk;
Robert Jarzmik26ade892009-03-15 14:10:54 +010034static int reset_gpio;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040035
Mike Dunn053fe0f2013-01-07 13:55:14 -080036extern void pxa27x_configure_ac97reset(int reset_gpio, bool to_gpio);
Eric Miaofb1bf8c2010-01-04 16:30:58 +080037
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040038/*
39 * Beware PXA27x bugs:
40 *
41 * o Slot 12 read from modem space will hang controller.
42 * o CDONE, SDONE interrupt fails after any slot 12 IO.
43 *
44 * We therefore have an hybrid approach for waiting on SDONE (interrupt or
45 * 1 jiffy timeout if interrupt never comes).
46 */
47
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020048int pxa2xx_ac97_read(int slot, unsigned short reg)
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040049{
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020050 int val = -ENODEV;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040051 volatile u32 *reg_addr;
52
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020053 if (slot > 0)
54 return -ENODEV;
55
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040056 mutex_lock(&car_mutex);
57
58 /* set up primary or secondary codec space */
Marc Zyngier8825e8e2008-10-14 09:57:05 +010059 if (cpu_is_pxa25x() && reg == AC97_GPIO_STATUS)
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020060 reg_addr = slot ? &SMC_REG_BASE : &PMC_REG_BASE;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040061 else
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020062 reg_addr = slot ? &SAC_REG_BASE : &PAC_REG_BASE;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040063 reg_addr += (reg >> 1);
64
65 /* start read access across the ac97 link */
66 GSR = GSR_CDONE | GSR_SDONE;
67 gsr_bits = 0;
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020068 val = (*reg_addr & 0xffff);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040069 if (reg == AC97_GPIO_STATUS)
70 goto out;
71 if (wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_SDONE, 1) <= 0 &&
72 !((GSR | gsr_bits) & GSR_SDONE)) {
73 printk(KERN_ERR "%s: read error (ac97_reg=%d GSR=%#lx)\n",
74 __func__, reg, GSR | gsr_bits);
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020075 val = -ETIMEDOUT;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040076 goto out;
77 }
78
79 /* valid data now */
80 GSR = GSR_CDONE | GSR_SDONE;
81 gsr_bits = 0;
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020082 val = (*reg_addr & 0xffff);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040083 /* but we've just started another cycle... */
84 wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_SDONE, 1);
85
86out: mutex_unlock(&car_mutex);
87 return val;
88}
89EXPORT_SYMBOL_GPL(pxa2xx_ac97_read);
90
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020091int pxa2xx_ac97_write(int slot, unsigned short reg, unsigned short val)
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040092{
93 volatile u32 *reg_addr;
Robert Jarzmik6f8acad2017-09-02 21:54:06 +020094 int ret = 0;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +040095
96 mutex_lock(&car_mutex);
97
98 /* set up primary or secondary codec space */
Marc Zyngier8825e8e2008-10-14 09:57:05 +010099 if (cpu_is_pxa25x() && reg == AC97_GPIO_STATUS)
Robert Jarzmik6f8acad2017-09-02 21:54:06 +0200100 reg_addr = slot ? &SMC_REG_BASE : &PMC_REG_BASE;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400101 else
Robert Jarzmik6f8acad2017-09-02 21:54:06 +0200102 reg_addr = slot ? &SAC_REG_BASE : &PAC_REG_BASE;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400103 reg_addr += (reg >> 1);
104
105 GSR = GSR_CDONE | GSR_SDONE;
106 gsr_bits = 0;
107 *reg_addr = val;
108 if (wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_CDONE, 1) <= 0 &&
Robert Jarzmik6f8acad2017-09-02 21:54:06 +0200109 !((GSR | gsr_bits) & GSR_CDONE)) {
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400110 printk(KERN_ERR "%s: write error (ac97_reg=%d GSR=%#lx)\n",
111 __func__, reg, GSR | gsr_bits);
Robert Jarzmik6f8acad2017-09-02 21:54:06 +0200112 ret = -EIO;
113 }
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400114
115 mutex_unlock(&car_mutex);
Robert Jarzmik6f8acad2017-09-02 21:54:06 +0200116 return ret;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400117}
118EXPORT_SYMBOL_GPL(pxa2xx_ac97_write);
119
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400120#ifdef CONFIG_PXA25x
121static inline void pxa_ac97_warm_pxa25x(void)
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400122{
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400123 gsr_bits = 0;
124
Dmitry Eremin-Solenikovbeb02cd2013-10-17 14:01:35 +0400125 GCR |= GCR_WARM_RST;
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400126}
127
128static inline void pxa_ac97_cold_pxa25x(void)
129{
130 GCR &= GCR_COLD_RST; /* clear everything but nCRST */
131 GCR &= ~GCR_COLD_RST; /* then assert nCRST */
132
133 gsr_bits = 0;
134
135 GCR = GCR_COLD_RST;
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400136}
137#endif
138
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400139#ifdef CONFIG_PXA27x
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400140static inline void pxa_ac97_warm_pxa27x(void)
141{
142 gsr_bits = 0;
143
Eric Miaofb1bf8c2010-01-04 16:30:58 +0800144 /* warm reset broken on Bulverde, so manually keep AC97 reset high */
Mike Dunn053fe0f2013-01-07 13:55:14 -0800145 pxa27x_configure_ac97reset(reset_gpio, true);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400146 udelay(10);
147 GCR |= GCR_WARM_RST;
Mike Dunn053fe0f2013-01-07 13:55:14 -0800148 pxa27x_configure_ac97reset(reset_gpio, false);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400149 udelay(500);
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400150}
151
152static inline void pxa_ac97_cold_pxa27x(void)
153{
154 GCR &= GCR_COLD_RST; /* clear everything but nCRST */
155 GCR &= ~GCR_COLD_RST; /* then assert nCRST */
156
157 gsr_bits = 0;
158
159 /* PXA27x Developers Manual section 13.5.2.2.1 */
Robert Jarzmik4091d342014-06-09 21:59:12 +0200160 clk_prepare_enable(ac97conf_clk);
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400161 udelay(5);
Robert Jarzmik4091d342014-06-09 21:59:12 +0200162 clk_disable_unprepare(ac97conf_clk);
Mike Dunn41b645c2013-01-07 13:55:12 -0800163 GCR = GCR_COLD_RST | GCR_WARM_RST;
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400164}
165#endif
166
167#ifdef CONFIG_PXA3xx
168static inline void pxa_ac97_warm_pxa3xx(void)
169{
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400170 gsr_bits = 0;
171
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400172 /* Can't use interrupts */
173 GCR |= GCR_WARM_RST;
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400174}
175
176static inline void pxa_ac97_cold_pxa3xx(void)
177{
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400178 /* Hold CLKBPB for 100us */
179 GCR = 0;
180 GCR = GCR_CLKBPB;
181 udelay(100);
182 GCR = 0;
183
184 GCR &= GCR_COLD_RST; /* clear everything but nCRST */
185 GCR &= ~GCR_COLD_RST; /* then assert nCRST */
186
187 gsr_bits = 0;
188
189 /* Can't use interrupts on PXA3xx */
190 GCR &= ~(GCR_PRIRDY_IEN|GCR_SECRDY_IEN);
191
192 GCR = GCR_WARM_RST | GCR_COLD_RST;
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400193}
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400194#endif
195
Robert Jarzmik6f8acad2017-09-02 21:54:06 +0200196bool pxa2xx_ac97_try_warm_reset(void)
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400197{
Luotao Fu057de502009-03-26 13:18:03 +0100198 unsigned long gsr;
Dmitry Eremin-Solenikovbeb02cd2013-10-17 14:01:35 +0400199 unsigned int timeout = 100;
Luotao Fu057de502009-03-26 13:18:03 +0100200
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400201#ifdef CONFIG_PXA25x
Marc Zyngier8825e8e2008-10-14 09:57:05 +0100202 if (cpu_is_pxa25x())
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400203 pxa_ac97_warm_pxa25x();
204 else
205#endif
206#ifdef CONFIG_PXA27x
207 if (cpu_is_pxa27x())
208 pxa_ac97_warm_pxa27x();
209 else
210#endif
211#ifdef CONFIG_PXA3xx
212 if (cpu_is_pxa3xx())
213 pxa_ac97_warm_pxa3xx();
214 else
215#endif
Takashi Iwai88ec7ae2013-11-05 15:33:40 +0100216 snd_BUG();
Dmitry Eremin-Solenikovbeb02cd2013-10-17 14:01:35 +0400217
218 while (!((GSR | gsr_bits) & (GSR_PCR | GSR_SCR)) && timeout--)
219 mdelay(1);
220
Luotao Fu057de502009-03-26 13:18:03 +0100221 gsr = GSR | gsr_bits;
222 if (!(gsr & (GSR_PCR | GSR_SCR))) {
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400223 printk(KERN_INFO "%s: warm reset timeout (GSR=%#lx)\n",
Luotao Fu057de502009-03-26 13:18:03 +0100224 __func__, gsr);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400225
226 return false;
227 }
228
229 return true;
230}
231EXPORT_SYMBOL_GPL(pxa2xx_ac97_try_warm_reset);
232
Robert Jarzmik6f8acad2017-09-02 21:54:06 +0200233bool pxa2xx_ac97_try_cold_reset(void)
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400234{
Luotao Fu057de502009-03-26 13:18:03 +0100235 unsigned long gsr;
Dmitry Eremin-Solenikovbeb02cd2013-10-17 14:01:35 +0400236 unsigned int timeout = 1000;
Luotao Fu057de502009-03-26 13:18:03 +0100237
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400238#ifdef CONFIG_PXA25x
Marc Zyngier8825e8e2008-10-14 09:57:05 +0100239 if (cpu_is_pxa25x())
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400240 pxa_ac97_cold_pxa25x();
241 else
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400242#endif
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400243#ifdef CONFIG_PXA27x
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400244 if (cpu_is_pxa27x())
245 pxa_ac97_cold_pxa27x();
246 else
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400247#endif
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400248#ifdef CONFIG_PXA3xx
249 if (cpu_is_pxa3xx())
250 pxa_ac97_cold_pxa3xx();
251 else
252#endif
Takashi Iwai88ec7ae2013-11-05 15:33:40 +0100253 snd_BUG();
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400254
Dmitry Eremin-Solenikovbeb02cd2013-10-17 14:01:35 +0400255 while (!((GSR | gsr_bits) & (GSR_PCR | GSR_SCR)) && timeout--)
256 mdelay(1);
257
Luotao Fu057de502009-03-26 13:18:03 +0100258 gsr = GSR | gsr_bits;
259 if (!(gsr & (GSR_PCR | GSR_SCR))) {
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400260 printk(KERN_INFO "%s: cold reset timeout (GSR=%#lx)\n",
Luotao Fu057de502009-03-26 13:18:03 +0100261 __func__, gsr);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400262
263 return false;
264 }
265
266 return true;
267}
268EXPORT_SYMBOL_GPL(pxa2xx_ac97_try_cold_reset);
269
270
Robert Jarzmik6f8acad2017-09-02 21:54:06 +0200271void pxa2xx_ac97_finish_reset(void)
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400272{
273 GCR &= ~(GCR_PRIRDY_IEN|GCR_SECRDY_IEN);
274 GCR |= GCR_SDONE_IE|GCR_CDONE_IE;
275}
276EXPORT_SYMBOL_GPL(pxa2xx_ac97_finish_reset);
277
278static irqreturn_t pxa2xx_ac97_irq(int irq, void *dev_id)
279{
280 long status;
281
282 status = GSR;
283 if (status) {
284 GSR = status;
285 gsr_bits |= status;
286 wake_up(&gsr_wq);
287
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400288 /* Although we don't use those we still need to clear them
289 since they tend to spuriously trigger when MMC is used
290 (hardware bug? go figure)... */
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400291 if (cpu_is_pxa27x()) {
292 MISR = MISR_EOC;
293 PISR = PISR_EOC;
294 MCSR = MCSR_EOC;
295 }
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400296
297 return IRQ_HANDLED;
298 }
299
300 return IRQ_NONE;
301}
302
303#ifdef CONFIG_PM
304int pxa2xx_ac97_hw_suspend(void)
305{
306 GCR |= GCR_ACLINK_OFF;
Robert Jarzmik4091d342014-06-09 21:59:12 +0200307 clk_disable_unprepare(ac97_clk);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400308 return 0;
309}
310EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_suspend);
311
312int pxa2xx_ac97_hw_resume(void)
313{
Robert Jarzmik4091d342014-06-09 21:59:12 +0200314 clk_prepare_enable(ac97_clk);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400315 return 0;
316}
317EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_resume);
318#endif
319
Bill Pembertone21596b2012-12-06 12:35:12 -0500320int pxa2xx_ac97_hw_probe(struct platform_device *dev)
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400321{
322 int ret;
Mark Browneae17752009-04-13 11:48:03 +0100323 pxa2xx_audio_ops_t *pdata = dev->dev.platform_data;
Robert Jarzmik26ade892009-03-15 14:10:54 +0100324
325 if (pdata) {
326 switch (pdata->reset_gpio) {
327 case 95:
328 case 113:
329 reset_gpio = pdata->reset_gpio;
330 break;
331 case 0:
332 reset_gpio = 113;
333 break;
334 case -1:
335 break;
336 default:
Takashi Iwai1f218692009-03-19 14:08:58 +0100337 dev_err(&dev->dev, "Invalid reset GPIO %d\n",
Robert Jarzmik26ade892009-03-15 14:10:54 +0100338 pdata->reset_gpio);
339 }
340 } else {
341 if (cpu_is_pxa27x())
342 reset_gpio = 113;
343 }
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400344
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400345 if (cpu_is_pxa27x()) {
Mike Dunn3b4bc7b2013-01-07 13:55:13 -0800346 /*
347 * This gpio is needed for a work-around to a bug in the ac97
348 * controller during warm reset. The direction and level is set
349 * here so that it is an output driven high when switching from
350 * AC97_nRESET alt function to generic gpio.
351 */
352 ret = gpio_request_one(reset_gpio, GPIOF_OUT_INIT_HIGH,
353 "pxa27x ac97 reset");
354 if (ret < 0) {
355 pr_err("%s: gpio_request_one() failed: %d\n",
356 __func__, ret);
357 goto err_conf;
358 }
Mike Dunn053fe0f2013-01-07 13:55:14 -0800359 pxa27x_configure_ac97reset(reset_gpio, false);
Mike Dunn3b4bc7b2013-01-07 13:55:13 -0800360
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400361 ac97conf_clk = clk_get(&dev->dev, "AC97CONFCLK");
362 if (IS_ERR(ac97conf_clk)) {
363 ret = PTR_ERR(ac97conf_clk);
364 ac97conf_clk = NULL;
Dmitry Baryshkov79612332009-01-05 12:58:06 +0300365 goto err_conf;
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400366 }
367 }
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400368
369 ac97_clk = clk_get(&dev->dev, "AC97CLK");
370 if (IS_ERR(ac97_clk)) {
371 ret = PTR_ERR(ac97_clk);
372 ac97_clk = NULL;
Dmitry Baryshkov79612332009-01-05 12:58:06 +0300373 goto err_clk;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400374 }
375
Robert Jarzmik4091d342014-06-09 21:59:12 +0200376 ret = clk_prepare_enable(ac97_clk);
Dmitry Baryshkov79612332009-01-05 12:58:06 +0300377 if (ret)
378 goto err_clk2;
379
Yong Zhang88e24c32011-09-22 16:59:20 +0800380 ret = request_irq(IRQ_AC97, pxa2xx_ac97_irq, 0, "AC97", NULL);
Dmitry Baryshkov79612332009-01-05 12:58:06 +0300381 if (ret < 0)
382 goto err_irq;
383
384 return 0;
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400385
386err_irq:
387 GCR |= GCR_ACLINK_OFF;
Dmitry Baryshkov79612332009-01-05 12:58:06 +0300388err_clk2:
389 clk_put(ac97_clk);
390 ac97_clk = NULL;
391err_clk:
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400392 if (ac97conf_clk) {
393 clk_put(ac97conf_clk);
394 ac97conf_clk = NULL;
395 }
Dmitry Baryshkov79612332009-01-05 12:58:06 +0300396err_conf:
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400397 return ret;
398}
399EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_probe);
400
401void pxa2xx_ac97_hw_remove(struct platform_device *dev)
402{
Mike Dunn3b4bc7b2013-01-07 13:55:13 -0800403 if (cpu_is_pxa27x())
404 gpio_free(reset_gpio);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400405 GCR |= GCR_ACLINK_OFF;
406 free_irq(IRQ_AC97, NULL);
Dmitry Baryshkov9d1cf392008-09-10 05:01:18 +0400407 if (ac97conf_clk) {
408 clk_put(ac97conf_clk);
409 ac97conf_clk = NULL;
410 }
Robert Jarzmik4091d342014-06-09 21:59:12 +0200411 clk_disable_unprepare(ac97_clk);
Dmitry Baryshkov9c636342008-09-10 05:01:17 +0400412 clk_put(ac97_clk);
413 ac97_clk = NULL;
414}
415EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_remove);
416
417MODULE_AUTHOR("Nicolas Pitre");
418MODULE_DESCRIPTION("Intel/Marvell PXA sound library");
419MODULE_LICENSE("GPL");
420