blob: 924e40c916d3d2676de409db1aabb07e33a7699e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Access for i386 machines
3 *
4 * Copyright 1993, 1994 Drew Eckhardt
5 * Visionary Computing
6 * (Unix and Linux consulting and custom programming)
7 * Drew@Colorado.EDU
8 * +1 (303) 786-7975
9 *
10 * Drew's work was sponsored by:
11 * iX Multiuser Multitasking Magazine
12 * Hannover, Germany
13 * hm@ix.de
14 *
15 * Copyright 1997--2000 Martin Mares <mj@ucw.cz>
16 *
17 * For more information, please consult the following manuals (look at
18 * http://www.pcisig.com/ for how to get them):
19 *
20 * PCI BIOS Specification
21 * PCI Local Bus Specification
22 * PCI to PCI Bridge Specification
23 * PCI System Design Guide
24 *
25 */
26
27#include <linux/types.h>
28#include <linux/kernel.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/ioport.h>
32#include <linux/errno.h>
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -070033#include <linux/bootmem.h>
34
35#include <asm/pat.h>
Yinghai Lu58f7c982008-08-28 13:52:25 -070036#include <asm/e820.h>
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053037#include <asm/pci_x86.h>
Yinghai Lu857fdc52009-07-10 09:36:20 -070038#include <asm/io_apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Gary Hade036fff42007-10-03 15:56:14 -070041static int
42skip_isa_ioresource_align(struct pci_dev *dev) {
43
44 if ((pci_probe & PCI_CAN_SKIP_ISA_ALIGN) &&
Gary Hade11949252007-10-08 16:24:16 -070045 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
Gary Hade036fff42007-10-03 15:56:14 -070046 return 1;
47 return 0;
48}
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050/*
51 * We need to avoid collisions with `mirrored' VGA ports
52 * and other strange ISA hardware, so we always want the
53 * addresses to be allocated in the 0x000-0x0ff region
54 * modulo 0x400.
55 *
56 * Why? Because some silly external IO cards only decode
57 * the low 10 bits of the IO address. The 0x00-0xff region
58 * is reserved for motherboard devices that decode all 16
59 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
60 * but we want to try to avoid allocating at 0x2900-0x2bff
61 * which might have be mirrored at 0x0100-0x03ff..
62 */
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010063resource_size_t
Linus Torvalds1da177e2005-04-16 15:20:36 -070064pcibios_align_resource(void *data, struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070065 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -070066{
Gary Hade036fff42007-10-03 15:56:14 -070067 struct pci_dev *dev = data;
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010068 resource_size_t start = res->start;
Gary Hade036fff42007-10-03 15:56:14 -070069
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 if (res->flags & IORESOURCE_IO) {
Gary Hade036fff42007-10-03 15:56:14 -070071 if (skip_isa_ioresource_align(dev))
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010072 return start;
73 if (start & 0x300)
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 start = (start + 0x3ff) & ~0x3ff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 }
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010076 return start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
Dave Airlie6c00a612007-10-29 18:06:10 +100078EXPORT_SYMBOL(pcibios_align_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80/*
81 * Handle resources of PCI devices. If the world were perfect, we could
82 * just allocate all the resource regions and do nothing more. It isn't.
83 * On the other hand, we cannot just re-allocate all devices, as it would
84 * require us to know lots of host bridge internals. So we attempt to
85 * keep as much of the original configuration as possible, but tweak it
86 * when it's found to be wrong.
87 *
88 * Known BIOS problems we have to work around:
89 * - I/O or memory regions not configured
90 * - regions configured, but not enabled in the command register
91 * - bogus I/O addresses above 64K used
92 * - expansion ROMs left enabled (this may sound harmless, but given
93 * the fact the PCI specs explicitly allow address decoders to be
94 * shared between expansion ROMs and other resource regions, it's
95 * at least dangerous)
96 *
97 * Our solution:
98 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
99 * This gives us fixed barriers on where we can allocate.
100 * (2) Allocate resources for all enabled devices. If there is
101 * a collision, just mark the resource as unallocated. Also
102 * disable expansion ROMs during this step.
103 * (3) Try to allocate resources for disabled devices. If the
104 * resources were assigned correctly, everything goes well,
105 * if they weren't, they won't disturb allocation of other
106 * resources.
107 * (4) Assign new addresses to resources which were either
108 * not configured at all or misconfigured. If explicitly
109 * requested by the user, configure expansion ROM address
110 * as well.
111 */
112
113static void __init pcibios_allocate_bus_resources(struct list_head *bus_list)
114{
115 struct pci_bus *bus;
116 struct pci_dev *dev;
117 int idx;
Matthew Wilcoxa76117d2009-06-17 16:33:35 -0400118 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120 /* Depth-First Search on bus tree */
121 list_for_each_entry(bus, bus_list, node) {
122 if ((dev = bus->self)) {
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700123 for (idx = PCI_BRIDGE_RESOURCES;
124 idx < PCI_NUM_RESOURCES; idx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 r = &dev->resource[idx];
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400126 if (!r->flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 continue;
Matthew Wilcoxa76117d2009-06-17 16:33:35 -0400128 if (!r->start ||
129 pci_claim_resource(dev, idx) < 0) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700130 dev_info(&dev->dev,
131 "can't reserve window %pR\n",
132 r);
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700133 /*
134 * Something is wrong with the region.
135 * Invalidate the resource to prevent
136 * child resource allocations in this
137 * range.
138 */
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400139 r->flags = 0;
140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 }
142 }
143 pcibios_allocate_bus_resources(&bus->children);
144 }
145}
146
Yinghai Lu575939c2009-11-24 18:05:12 -0800147struct pci_check_idx_range {
148 int start;
149 int end;
150};
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152static void __init pcibios_allocate_resources(int pass)
153{
154 struct pci_dev *dev = NULL;
Yinghai Lu575939c2009-11-24 18:05:12 -0800155 int idx, disabled, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 u16 command;
Matthew Wilcoxa76117d2009-06-17 16:33:35 -0400157 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Yinghai Lu575939c2009-11-24 18:05:12 -0800159 struct pci_check_idx_range idx_range[] = {
160 { PCI_STD_RESOURCES, PCI_STD_RESOURCE_END },
161#ifdef CONFIG_PCI_IOV
162 { PCI_IOV_RESOURCES, PCI_IOV_RESOURCE_END },
163#endif
164 };
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 for_each_pci_dev(dev) {
167 pci_read_config_word(dev, PCI_COMMAND, &command);
Yinghai Lu575939c2009-11-24 18:05:12 -0800168 for (i = 0; i < ARRAY_SIZE(idx_range); i++)
169 for (idx = idx_range[i].start; idx <= idx_range[i].end; idx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 r = &dev->resource[idx];
171 if (r->parent) /* Already allocated */
172 continue;
173 if (!r->start) /* Address not assigned at all */
174 continue;
175 if (r->flags & IORESOURCE_IO)
176 disabled = !(command & PCI_COMMAND_IO);
177 else
178 disabled = !(command & PCI_COMMAND_MEMORY);
179 if (pass == disabled) {
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600180 dev_dbg(&dev->dev,
Bjorn Helgaas865df572009-11-04 10:32:57 -0700181 "BAR %d: reserving %pr (d=%d, p=%d)\n",
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600182 idx, r, disabled, pass);
Matthew Wilcoxa76117d2009-06-17 16:33:35 -0400183 if (pci_claim_resource(dev, idx) < 0) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700184 dev_info(&dev->dev,
185 "can't reserve %pR\n", r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 /* We'll assign a new address later */
187 r->end -= r->start;
188 r->start = 0;
189 }
190 }
191 }
192 if (!pass) {
193 r = &dev->resource[PCI_ROM_RESOURCE];
194 if (r->flags & IORESOURCE_ROM_ENABLE) {
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700195 /* Turn the ROM off, leave the resource region,
196 * but keep it unregistered. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 u32 reg;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600198 dev_dbg(&dev->dev, "disabling ROM %pR\n", r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 r->flags &= ~IORESOURCE_ROM_ENABLE;
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700200 pci_read_config_dword(dev,
201 dev->rom_base_reg, &reg);
202 pci_write_config_dword(dev, dev->rom_base_reg,
203 reg & ~PCI_ROM_ADDRESS_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 }
205 }
206 }
207}
208
209static int __init pcibios_assign_resources(void)
210{
211 struct pci_dev *dev = NULL;
Matthew Wilcoxa76117d2009-06-17 16:33:35 -0400212 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400214 if (!(pci_probe & PCI_ASSIGN_ROMS)) {
Randy Dunlap7edab2f2006-10-17 10:17:58 -0700215 /*
216 * Try to use BIOS settings for ROMs, otherwise let
217 * pci_assign_unassigned_resources() allocate the new
218 * addresses.
219 */
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400220 for_each_pci_dev(dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 r = &dev->resource[PCI_ROM_RESOURCE];
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400222 if (!r->flags || !r->start)
223 continue;
Matthew Wilcoxa76117d2009-06-17 16:33:35 -0400224 if (pci_claim_resource(dev, PCI_ROM_RESOURCE) < 0) {
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400225 r->end -= r->start;
226 r->start = 0;
227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 }
229 }
Ivan Kokshaysky81d4af12005-08-30 18:48:52 +0400230
231 pci_assign_unassigned_resources();
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 return 0;
234}
235
236void __init pcibios_resource_survey(void)
237{
238 DBG("PCI: Allocating resources\n");
239 pcibios_allocate_bus_resources(&pci_root_buses);
240 pcibios_allocate_resources(0);
241 pcibios_allocate_resources(1);
Ingo Molnara5444d12008-08-29 08:09:23 +0200242
243 e820_reserve_resources_late();
Yinghai Lu857fdc52009-07-10 09:36:20 -0700244 /*
245 * Insert the IO APIC resources after PCI initialization has
246 * occured to handle IO APICS that are mapped in on a BAR in
247 * PCI space, but before trying to assign unassigned pci res.
248 */
249 ioapic_insert_resources();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250}
251
252/**
253 * called in fs_initcall (one below subsys_initcall),
254 * give a chance for motherboard reserve resources
255 */
256fs_initcall(pcibios_assign_resources);
257
Yinghai Lu0e94ecd2009-04-18 10:11:25 -0700258void __weak x86_pci_root_bus_res_quirks(struct pci_bus *b)
259{
260}
261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262/*
263 * If we set up a device for bus mastering, we need to check the latency
264 * timer as certain crappy BIOSes forget to set it properly.
265 */
266unsigned int pcibios_max_latency = 255;
267
268void pcibios_set_master(struct pci_dev *dev)
269{
270 u8 lat;
271 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
272 if (lat < 16)
273 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
274 else if (lat > pcibios_max_latency)
275 lat = pcibios_max_latency;
276 else
277 return;
Bjorn Helgaas12c0b202008-07-23 17:00:13 -0600278 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
280}
281
Alexey Dobriyanf0f37e22009-09-27 22:29:37 +0400282static const struct vm_operations_struct pci_mmap_ops = {
Rik van Riel7ae8ed52008-07-23 21:27:07 -0700283 .access = generic_access_phys,
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700284};
285
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
287 enum pci_mmap_state mmap_state, int write_combine)
288{
289 unsigned long prot;
290
291 /* I/O space cannot be accessed via normal processor loads and
292 * stores on this platform.
293 */
294 if (mmap_state == pci_mmap_io)
295 return -EINVAL;
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 prot = pgprot_val(vma->vm_page_prot);
Suresh Siddha2992e542009-10-26 13:21:32 -0800298
299 /*
300 * Return error if pat is not enabled and write_combine is requested.
301 * Caller can followup with UC MINUS request and add a WC mtrr if there
302 * is a free mtrr slot.
303 */
304 if (!pat_enabled && write_combine)
305 return -EINVAL;
306
Andreas Herrmann499f8f82008-06-10 16:06:21 +0200307 if (pat_enabled && write_combine)
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700308 prot |= _PAGE_CACHE_WC;
Andreas Herrmann499f8f82008-06-10 16:06:21 +0200309 else if (pat_enabled || boot_cpu_data.x86 > 3)
Suresh Siddhade33c442008-04-25 17:07:22 -0700310 /*
311 * ioremap() and ioremap_nocache() defaults to UC MINUS for now.
312 * To avoid attribute conflicts, request UC MINUS here
313 * aswell.
314 */
315 prot |= _PAGE_CACHE_UC_MINUS;
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 vma->vm_page_prot = __pgprot(prot);
318
Michael S. Tsirkin346d3882005-07-31 11:51:45 +0300319 if (io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
320 vma->vm_end - vma->vm_start,
321 vma->vm_page_prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 return -EAGAIN;
323
venkatesh.pallipadi@intel.com03d72aa2008-03-18 17:00:19 -0700324 vma->vm_ops = &pci_mmap_ops;
325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 return 0;
327}