Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Low-Level PCI Access for i386 machines |
| 3 | * |
| 4 | * Copyright 1993, 1994 Drew Eckhardt |
| 5 | * Visionary Computing |
| 6 | * (Unix and Linux consulting and custom programming) |
| 7 | * Drew@Colorado.EDU |
| 8 | * +1 (303) 786-7975 |
| 9 | * |
| 10 | * Drew's work was sponsored by: |
| 11 | * iX Multiuser Multitasking Magazine |
| 12 | * Hannover, Germany |
| 13 | * hm@ix.de |
| 14 | * |
| 15 | * Copyright 1997--2000 Martin Mares <mj@ucw.cz> |
| 16 | * |
| 17 | * For more information, please consult the following manuals (look at |
| 18 | * http://www.pcisig.com/ for how to get them): |
| 19 | * |
| 20 | * PCI BIOS Specification |
| 21 | * PCI Local Bus Specification |
| 22 | * PCI to PCI Bridge Specification |
| 23 | * PCI System Design Guide |
| 24 | * |
| 25 | */ |
| 26 | |
| 27 | #include <linux/types.h> |
| 28 | #include <linux/kernel.h> |
| 29 | #include <linux/pci.h> |
| 30 | #include <linux/init.h> |
| 31 | #include <linux/ioport.h> |
| 32 | #include <linux/errno.h> |
venkatesh.pallipadi@intel.com | 03d72aa | 2008-03-18 17:00:19 -0700 | [diff] [blame] | 33 | #include <linux/bootmem.h> |
| 34 | |
| 35 | #include <asm/pat.h> |
Yinghai Lu | 58f7c98 | 2008-08-28 13:52:25 -0700 | [diff] [blame] | 36 | #include <asm/e820.h> |
Jaswinder Singh Rajput | 8248771 | 2008-12-27 18:32:28 +0530 | [diff] [blame] | 37 | #include <asm/pci_x86.h> |
Yinghai Lu | 857fdc5 | 2009-07-10 09:36:20 -0700 | [diff] [blame] | 38 | #include <asm/io_apic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | |
Gary Hade | 036fff4 | 2007-10-03 15:56:14 -0700 | [diff] [blame] | 41 | static int |
| 42 | skip_isa_ioresource_align(struct pci_dev *dev) { |
| 43 | |
| 44 | if ((pci_probe & PCI_CAN_SKIP_ISA_ALIGN) && |
Gary Hade | 1194925 | 2007-10-08 16:24:16 -0700 | [diff] [blame] | 45 | !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) |
Gary Hade | 036fff4 | 2007-10-03 15:56:14 -0700 | [diff] [blame] | 46 | return 1; |
| 47 | return 0; |
| 48 | } |
| 49 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | /* |
| 51 | * We need to avoid collisions with `mirrored' VGA ports |
| 52 | * and other strange ISA hardware, so we always want the |
| 53 | * addresses to be allocated in the 0x000-0x0ff region |
| 54 | * modulo 0x400. |
| 55 | * |
| 56 | * Why? Because some silly external IO cards only decode |
| 57 | * the low 10 bits of the IO address. The 0x00-0xff region |
| 58 | * is reserved for motherboard devices that decode all 16 |
| 59 | * bits, so it's ok to allocate at, say, 0x2800-0x28ff, |
| 60 | * but we want to try to avoid allocating at 0x2900-0x2bff |
| 61 | * which might have be mirrored at 0x0100-0x03ff.. |
| 62 | */ |
Dominik Brodowski | b26b2d4 | 2010-01-01 17:40:49 +0100 | [diff] [blame^] | 63 | resource_size_t |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | pcibios_align_resource(void *data, struct resource *res, |
Greg Kroah-Hartman | e31dd6e | 2006-06-12 17:06:02 -0700 | [diff] [blame] | 65 | resource_size_t size, resource_size_t align) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | { |
Gary Hade | 036fff4 | 2007-10-03 15:56:14 -0700 | [diff] [blame] | 67 | struct pci_dev *dev = data; |
Dominik Brodowski | b26b2d4 | 2010-01-01 17:40:49 +0100 | [diff] [blame^] | 68 | resource_size_t start = res->start; |
Gary Hade | 036fff4 | 2007-10-03 15:56:14 -0700 | [diff] [blame] | 69 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | if (res->flags & IORESOURCE_IO) { |
Gary Hade | 036fff4 | 2007-10-03 15:56:14 -0700 | [diff] [blame] | 71 | if (skip_isa_ioresource_align(dev)) |
Dominik Brodowski | b26b2d4 | 2010-01-01 17:40:49 +0100 | [diff] [blame^] | 72 | return start; |
| 73 | if (start & 0x300) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | start = (start + 0x3ff) & ~0x3ff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | } |
Dominik Brodowski | b26b2d4 | 2010-01-01 17:40:49 +0100 | [diff] [blame^] | 76 | return start; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | } |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 78 | EXPORT_SYMBOL(pcibios_align_resource); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | |
| 80 | /* |
| 81 | * Handle resources of PCI devices. If the world were perfect, we could |
| 82 | * just allocate all the resource regions and do nothing more. It isn't. |
| 83 | * On the other hand, we cannot just re-allocate all devices, as it would |
| 84 | * require us to know lots of host bridge internals. So we attempt to |
| 85 | * keep as much of the original configuration as possible, but tweak it |
| 86 | * when it's found to be wrong. |
| 87 | * |
| 88 | * Known BIOS problems we have to work around: |
| 89 | * - I/O or memory regions not configured |
| 90 | * - regions configured, but not enabled in the command register |
| 91 | * - bogus I/O addresses above 64K used |
| 92 | * - expansion ROMs left enabled (this may sound harmless, but given |
| 93 | * the fact the PCI specs explicitly allow address decoders to be |
| 94 | * shared between expansion ROMs and other resource regions, it's |
| 95 | * at least dangerous) |
| 96 | * |
| 97 | * Our solution: |
| 98 | * (1) Allocate resources for all buses behind PCI-to-PCI bridges. |
| 99 | * This gives us fixed barriers on where we can allocate. |
| 100 | * (2) Allocate resources for all enabled devices. If there is |
| 101 | * a collision, just mark the resource as unallocated. Also |
| 102 | * disable expansion ROMs during this step. |
| 103 | * (3) Try to allocate resources for disabled devices. If the |
| 104 | * resources were assigned correctly, everything goes well, |
| 105 | * if they weren't, they won't disturb allocation of other |
| 106 | * resources. |
| 107 | * (4) Assign new addresses to resources which were either |
| 108 | * not configured at all or misconfigured. If explicitly |
| 109 | * requested by the user, configure expansion ROM address |
| 110 | * as well. |
| 111 | */ |
| 112 | |
| 113 | static void __init pcibios_allocate_bus_resources(struct list_head *bus_list) |
| 114 | { |
| 115 | struct pci_bus *bus; |
| 116 | struct pci_dev *dev; |
| 117 | int idx; |
Matthew Wilcox | a76117d | 2009-06-17 16:33:35 -0400 | [diff] [blame] | 118 | struct resource *r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | |
| 120 | /* Depth-First Search on bus tree */ |
| 121 | list_for_each_entry(bus, bus_list, node) { |
| 122 | if ((dev = bus->self)) { |
Randy Dunlap | 7edab2f | 2006-10-17 10:17:58 -0700 | [diff] [blame] | 123 | for (idx = PCI_BRIDGE_RESOURCES; |
| 124 | idx < PCI_NUM_RESOURCES; idx++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | r = &dev->resource[idx]; |
Ivan Kokshaysky | 299de03 | 2005-06-15 18:59:27 +0400 | [diff] [blame] | 126 | if (!r->flags) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | continue; |
Matthew Wilcox | a76117d | 2009-06-17 16:33:35 -0400 | [diff] [blame] | 128 | if (!r->start || |
| 129 | pci_claim_resource(dev, idx) < 0) { |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 130 | dev_info(&dev->dev, |
| 131 | "can't reserve window %pR\n", |
| 132 | r); |
Randy Dunlap | 7edab2f | 2006-10-17 10:17:58 -0700 | [diff] [blame] | 133 | /* |
| 134 | * Something is wrong with the region. |
| 135 | * Invalidate the resource to prevent |
| 136 | * child resource allocations in this |
| 137 | * range. |
| 138 | */ |
Ivan Kokshaysky | 299de03 | 2005-06-15 18:59:27 +0400 | [diff] [blame] | 139 | r->flags = 0; |
| 140 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | } |
| 142 | } |
| 143 | pcibios_allocate_bus_resources(&bus->children); |
| 144 | } |
| 145 | } |
| 146 | |
Yinghai Lu | 575939c | 2009-11-24 18:05:12 -0800 | [diff] [blame] | 147 | struct pci_check_idx_range { |
| 148 | int start; |
| 149 | int end; |
| 150 | }; |
| 151 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | static void __init pcibios_allocate_resources(int pass) |
| 153 | { |
| 154 | struct pci_dev *dev = NULL; |
Yinghai Lu | 575939c | 2009-11-24 18:05:12 -0800 | [diff] [blame] | 155 | int idx, disabled, i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | u16 command; |
Matthew Wilcox | a76117d | 2009-06-17 16:33:35 -0400 | [diff] [blame] | 157 | struct resource *r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | |
Yinghai Lu | 575939c | 2009-11-24 18:05:12 -0800 | [diff] [blame] | 159 | struct pci_check_idx_range idx_range[] = { |
| 160 | { PCI_STD_RESOURCES, PCI_STD_RESOURCE_END }, |
| 161 | #ifdef CONFIG_PCI_IOV |
| 162 | { PCI_IOV_RESOURCES, PCI_IOV_RESOURCE_END }, |
| 163 | #endif |
| 164 | }; |
| 165 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | for_each_pci_dev(dev) { |
| 167 | pci_read_config_word(dev, PCI_COMMAND, &command); |
Yinghai Lu | 575939c | 2009-11-24 18:05:12 -0800 | [diff] [blame] | 168 | for (i = 0; i < ARRAY_SIZE(idx_range); i++) |
| 169 | for (idx = idx_range[i].start; idx <= idx_range[i].end; idx++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | r = &dev->resource[idx]; |
| 171 | if (r->parent) /* Already allocated */ |
| 172 | continue; |
| 173 | if (!r->start) /* Address not assigned at all */ |
| 174 | continue; |
| 175 | if (r->flags & IORESOURCE_IO) |
| 176 | disabled = !(command & PCI_COMMAND_IO); |
| 177 | else |
| 178 | disabled = !(command & PCI_COMMAND_MEMORY); |
| 179 | if (pass == disabled) { |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 180 | dev_dbg(&dev->dev, |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 181 | "BAR %d: reserving %pr (d=%d, p=%d)\n", |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 182 | idx, r, disabled, pass); |
Matthew Wilcox | a76117d | 2009-06-17 16:33:35 -0400 | [diff] [blame] | 183 | if (pci_claim_resource(dev, idx) < 0) { |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 184 | dev_info(&dev->dev, |
| 185 | "can't reserve %pR\n", r); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | /* We'll assign a new address later */ |
| 187 | r->end -= r->start; |
| 188 | r->start = 0; |
| 189 | } |
| 190 | } |
| 191 | } |
| 192 | if (!pass) { |
| 193 | r = &dev->resource[PCI_ROM_RESOURCE]; |
| 194 | if (r->flags & IORESOURCE_ROM_ENABLE) { |
Randy Dunlap | 7edab2f | 2006-10-17 10:17:58 -0700 | [diff] [blame] | 195 | /* Turn the ROM off, leave the resource region, |
| 196 | * but keep it unregistered. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | u32 reg; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 198 | dev_dbg(&dev->dev, "disabling ROM %pR\n", r); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | r->flags &= ~IORESOURCE_ROM_ENABLE; |
Randy Dunlap | 7edab2f | 2006-10-17 10:17:58 -0700 | [diff] [blame] | 200 | pci_read_config_dword(dev, |
| 201 | dev->rom_base_reg, ®); |
| 202 | pci_write_config_dword(dev, dev->rom_base_reg, |
| 203 | reg & ~PCI_ROM_ADDRESS_ENABLE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | } |
| 205 | } |
| 206 | } |
| 207 | } |
| 208 | |
| 209 | static int __init pcibios_assign_resources(void) |
| 210 | { |
| 211 | struct pci_dev *dev = NULL; |
Matthew Wilcox | a76117d | 2009-06-17 16:33:35 -0400 | [diff] [blame] | 212 | struct resource *r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | |
Ivan Kokshaysky | 81d4af1 | 2005-08-30 18:48:52 +0400 | [diff] [blame] | 214 | if (!(pci_probe & PCI_ASSIGN_ROMS)) { |
Randy Dunlap | 7edab2f | 2006-10-17 10:17:58 -0700 | [diff] [blame] | 215 | /* |
| 216 | * Try to use BIOS settings for ROMs, otherwise let |
| 217 | * pci_assign_unassigned_resources() allocate the new |
| 218 | * addresses. |
| 219 | */ |
Ivan Kokshaysky | 81d4af1 | 2005-08-30 18:48:52 +0400 | [diff] [blame] | 220 | for_each_pci_dev(dev) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | r = &dev->resource[PCI_ROM_RESOURCE]; |
Ivan Kokshaysky | 81d4af1 | 2005-08-30 18:48:52 +0400 | [diff] [blame] | 222 | if (!r->flags || !r->start) |
| 223 | continue; |
Matthew Wilcox | a76117d | 2009-06-17 16:33:35 -0400 | [diff] [blame] | 224 | if (pci_claim_resource(dev, PCI_ROM_RESOURCE) < 0) { |
Ivan Kokshaysky | 81d4af1 | 2005-08-30 18:48:52 +0400 | [diff] [blame] | 225 | r->end -= r->start; |
| 226 | r->start = 0; |
| 227 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | } |
| 229 | } |
Ivan Kokshaysky | 81d4af1 | 2005-08-30 18:48:52 +0400 | [diff] [blame] | 230 | |
| 231 | pci_assign_unassigned_resources(); |
| 232 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | return 0; |
| 234 | } |
| 235 | |
| 236 | void __init pcibios_resource_survey(void) |
| 237 | { |
| 238 | DBG("PCI: Allocating resources\n"); |
| 239 | pcibios_allocate_bus_resources(&pci_root_buses); |
| 240 | pcibios_allocate_resources(0); |
| 241 | pcibios_allocate_resources(1); |
Ingo Molnar | a5444d1 | 2008-08-29 08:09:23 +0200 | [diff] [blame] | 242 | |
| 243 | e820_reserve_resources_late(); |
Yinghai Lu | 857fdc5 | 2009-07-10 09:36:20 -0700 | [diff] [blame] | 244 | /* |
| 245 | * Insert the IO APIC resources after PCI initialization has |
| 246 | * occured to handle IO APICS that are mapped in on a BAR in |
| 247 | * PCI space, but before trying to assign unassigned pci res. |
| 248 | */ |
| 249 | ioapic_insert_resources(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | } |
| 251 | |
| 252 | /** |
| 253 | * called in fs_initcall (one below subsys_initcall), |
| 254 | * give a chance for motherboard reserve resources |
| 255 | */ |
| 256 | fs_initcall(pcibios_assign_resources); |
| 257 | |
Yinghai Lu | 0e94ecd | 2009-04-18 10:11:25 -0700 | [diff] [blame] | 258 | void __weak x86_pci_root_bus_res_quirks(struct pci_bus *b) |
| 259 | { |
| 260 | } |
| 261 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | /* |
| 263 | * If we set up a device for bus mastering, we need to check the latency |
| 264 | * timer as certain crappy BIOSes forget to set it properly. |
| 265 | */ |
| 266 | unsigned int pcibios_max_latency = 255; |
| 267 | |
| 268 | void pcibios_set_master(struct pci_dev *dev) |
| 269 | { |
| 270 | u8 lat; |
| 271 | pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat); |
| 272 | if (lat < 16) |
| 273 | lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency; |
| 274 | else if (lat > pcibios_max_latency) |
| 275 | lat = pcibios_max_latency; |
| 276 | else |
| 277 | return; |
Bjorn Helgaas | 12c0b20 | 2008-07-23 17:00:13 -0600 | [diff] [blame] | 278 | dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat); |
| 280 | } |
| 281 | |
Alexey Dobriyan | f0f37e2 | 2009-09-27 22:29:37 +0400 | [diff] [blame] | 282 | static const struct vm_operations_struct pci_mmap_ops = { |
Rik van Riel | 7ae8ed5 | 2008-07-23 21:27:07 -0700 | [diff] [blame] | 283 | .access = generic_access_phys, |
venkatesh.pallipadi@intel.com | 03d72aa | 2008-03-18 17:00:19 -0700 | [diff] [blame] | 284 | }; |
| 285 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma, |
| 287 | enum pci_mmap_state mmap_state, int write_combine) |
| 288 | { |
| 289 | unsigned long prot; |
| 290 | |
| 291 | /* I/O space cannot be accessed via normal processor loads and |
| 292 | * stores on this platform. |
| 293 | */ |
| 294 | if (mmap_state == pci_mmap_io) |
| 295 | return -EINVAL; |
| 296 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | prot = pgprot_val(vma->vm_page_prot); |
Suresh Siddha | 2992e54 | 2009-10-26 13:21:32 -0800 | [diff] [blame] | 298 | |
| 299 | /* |
| 300 | * Return error if pat is not enabled and write_combine is requested. |
| 301 | * Caller can followup with UC MINUS request and add a WC mtrr if there |
| 302 | * is a free mtrr slot. |
| 303 | */ |
| 304 | if (!pat_enabled && write_combine) |
| 305 | return -EINVAL; |
| 306 | |
Andreas Herrmann | 499f8f8 | 2008-06-10 16:06:21 +0200 | [diff] [blame] | 307 | if (pat_enabled && write_combine) |
venkatesh.pallipadi@intel.com | 03d72aa | 2008-03-18 17:00:19 -0700 | [diff] [blame] | 308 | prot |= _PAGE_CACHE_WC; |
Andreas Herrmann | 499f8f8 | 2008-06-10 16:06:21 +0200 | [diff] [blame] | 309 | else if (pat_enabled || boot_cpu_data.x86 > 3) |
Suresh Siddha | de33c44 | 2008-04-25 17:07:22 -0700 | [diff] [blame] | 310 | /* |
| 311 | * ioremap() and ioremap_nocache() defaults to UC MINUS for now. |
| 312 | * To avoid attribute conflicts, request UC MINUS here |
| 313 | * aswell. |
| 314 | */ |
| 315 | prot |= _PAGE_CACHE_UC_MINUS; |
venkatesh.pallipadi@intel.com | 03d72aa | 2008-03-18 17:00:19 -0700 | [diff] [blame] | 316 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | vma->vm_page_prot = __pgprot(prot); |
| 318 | |
Michael S. Tsirkin | 346d388 | 2005-07-31 11:51:45 +0300 | [diff] [blame] | 319 | if (io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, |
| 320 | vma->vm_end - vma->vm_start, |
| 321 | vma->vm_page_prot)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | return -EAGAIN; |
| 323 | |
venkatesh.pallipadi@intel.com | 03d72aa | 2008-03-18 17:00:19 -0700 | [diff] [blame] | 324 | vma->vm_ops = &pci_mmap_ops; |
| 325 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | return 0; |
| 327 | } |