blob: e795715fba304996760b1d5c37a83d4bdc065b9c [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/mach-s3c2440/mach-osiris.c
Ben Dooks110d3222006-03-20 17:10:02 +00002 *
Ben Dooksccae9412009-11-13 22:54:14 +00003 * Copyright (c) 2005-2008 Simtec Electronics
Ben Dooks110d3222006-03-20 17:10:02 +00004 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/interrupt.h>
15#include <linux/list.h>
16#include <linux/timer.h>
17#include <linux/init.h>
Ben Dooksec976d62009-05-13 22:52:24 +010018#include <linux/gpio.h>
Ben Dooks110d3222006-03-20 17:10:02 +000019#include <linux/device.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020020#include <linux/syscore_ops.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010021#include <linux/serial_core.h>
Ben Dooksd96a9802008-04-16 00:12:39 +010022#include <linux/clk.h>
Ben Dooksf3374222008-07-03 11:24:40 +010023#include <linux/i2c.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Ben Dooks110d3222006-03-20 17:10:02 +000025
Ben Dooks4fa084a2009-11-13 22:34:21 +000026#include <linux/i2c/tps65010.h>
27
Ben Dooks110d3222006-03-20 17:10:02 +000028#include <asm/mach/arch.h>
29#include <asm/mach/map.h>
30#include <asm/mach/irq.h>
31
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/osiris-map.h>
33#include <mach/osiris-cpld.h>
Ben Dooks110d3222006-03-20 17:10:02 +000034
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/hardware.h>
Ben Dooks110d3222006-03-20 17:10:02 +000036#include <asm/irq.h>
37#include <asm/mach-types.h>
38
Ben Dooksbaf6b282009-07-30 23:23:32 +010039#include <plat/cpu-freq.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010040#include <plat/regs-serial.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010041#include <mach/regs-gpio.h>
42#include <mach/regs-mem.h>
43#include <mach/regs-lcd.h>
Ben Dooks7926b5a2008-10-30 10:14:35 +000044#include <plat/nand.h>
Ben Dooks3e1b7762008-10-31 16:14:40 +000045#include <plat/iic.h>
Ben Dooks110d3222006-03-20 17:10:02 +000046
47#include <linux/mtd/mtd.h>
48#include <linux/mtd/nand.h>
49#include <linux/mtd/nand_ecc.h>
50#include <linux/mtd/partitions.h>
51
Ben Dooks40b956f2010-05-04 14:38:49 +090052#include <plat/gpio-cfg.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010053#include <plat/clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010054#include <plat/devs.h>
55#include <plat/cpu.h>
Ben Dooks110d3222006-03-20 17:10:02 +000056
Kukjin Kimb27b0722012-01-03 14:02:03 +010057#include "common.h"
58
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010059/* onboard perihperal map */
Ben Dooks110d3222006-03-20 17:10:02 +000060
61static struct map_desc osiris_iodesc[] __initdata = {
62 /* ISA IO areas (may be over-written later) */
63
64 {
65 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
66 .pfn = __phys_to_pfn(S3C2410_CS5),
67 .length = SZ_16M,
68 .type = MT_DEVICE,
69 }, {
70 .virtual = (u32)S3C24XX_VA_ISA_WORD,
71 .pfn = __phys_to_pfn(S3C2410_CS5),
72 .length = SZ_16M,
73 .type = MT_DEVICE,
74 },
75
76 /* CPLD control registers */
77
78 {
Ben Dooksc362aec2007-06-06 09:51:51 +010079 .virtual = (u32)OSIRIS_VA_CTRL0,
80 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL0),
81 .length = SZ_16K,
82 .type = MT_DEVICE,
83 }, {
Ben Dooks110d3222006-03-20 17:10:02 +000084 .virtual = (u32)OSIRIS_VA_CTRL1,
85 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL1),
86 .length = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +010087 .type = MT_DEVICE,
Ben Dooks110d3222006-03-20 17:10:02 +000088 }, {
89 .virtual = (u32)OSIRIS_VA_CTRL2,
90 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL2),
91 .length = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +010092 .type = MT_DEVICE,
Ben Dooksc362aec2007-06-06 09:51:51 +010093 }, {
94 .virtual = (u32)OSIRIS_VA_IDREG,
95 .pfn = __phys_to_pfn(OSIRIS_PA_IDREG),
96 .length = SZ_16K,
97 .type = MT_DEVICE,
Ben Dooks110d3222006-03-20 17:10:02 +000098 },
99};
100
101#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
102#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
103#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
104
105static struct s3c24xx_uart_clksrc osiris_serial_clocks[] = {
106 [0] = {
107 .name = "uclk",
108 .divisor = 1,
109 .min_baud = 0,
110 .max_baud = 0,
111 },
112 [1] = {
113 .name = "pclk",
114 .divisor = 1,
115 .min_baud = 0,
Ben Dooks705630d2006-07-26 20:16:39 +0100116 .max_baud = 0,
Ben Dooks110d3222006-03-20 17:10:02 +0000117 }
118};
119
Ben Dooks66a9b492006-06-18 23:04:05 +0100120static struct s3c2410_uartcfg osiris_uartcfgs[] __initdata = {
Ben Dooks110d3222006-03-20 17:10:02 +0000121 [0] = {
122 .hwport = 0,
123 .flags = 0,
124 .ucon = UCON,
125 .ulcon = ULCON,
126 .ufcon = UFCON,
127 .clocks = osiris_serial_clocks,
Ben Dooks705630d2006-07-26 20:16:39 +0100128 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
Ben Dooks110d3222006-03-20 17:10:02 +0000129 },
130 [1] = {
Ben Dookse2e58102006-06-18 16:21:50 +0100131 .hwport = 1,
Ben Dooks110d3222006-03-20 17:10:02 +0000132 .flags = 0,
133 .ucon = UCON,
134 .ulcon = ULCON,
135 .ufcon = UFCON,
136 .clocks = osiris_serial_clocks,
Ben Dooks705630d2006-07-26 20:16:39 +0100137 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
Ben Dooks110d3222006-03-20 17:10:02 +0000138 },
Ben Dooksca7aa4d2006-12-07 20:49:01 +0100139 [2] = {
140 .hwport = 2,
141 .flags = 0,
142 .ucon = UCON,
143 .ulcon = ULCON,
144 .ufcon = UFCON,
145 .clocks = osiris_serial_clocks,
146 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
147 }
Ben Dooks110d3222006-03-20 17:10:02 +0000148};
149
150/* NAND Flash on Osiris board */
151
152static int external_map[] = { 2 };
153static int chip0_map[] = { 0 };
154static int chip1_map[] = { 1 };
155
Ben Dooks2a3a1802009-09-28 13:59:49 +0300156static struct mtd_partition __initdata osiris_default_nand_part[] = {
Ben Dooks110d3222006-03-20 17:10:02 +0000157 [0] = {
158 .name = "Boot Agent",
159 .size = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +0100160 .offset = 0,
Ben Dooks110d3222006-03-20 17:10:02 +0000161 },
162 [1] = {
163 .name = "/boot",
164 .size = SZ_4M - SZ_16K,
165 .offset = SZ_16K,
166 },
167 [2] = {
168 .name = "user1",
169 .offset = SZ_4M,
170 .size = SZ_32M - SZ_4M,
171 },
172 [3] = {
173 .name = "user2",
174 .offset = SZ_32M,
175 .size = MTDPART_SIZ_FULL,
176 }
177};
178
Ben Dooks2a3a1802009-09-28 13:59:49 +0300179static struct mtd_partition __initdata osiris_default_nand_part_large[] = {
Ben Dooks3c3e69c2007-07-12 10:57:37 +0100180 [0] = {
181 .name = "Boot Agent",
182 .size = SZ_128K,
183 .offset = 0,
184 },
185 [1] = {
186 .name = "/boot",
187 .size = SZ_4M - SZ_128K,
188 .offset = SZ_128K,
189 },
190 [2] = {
191 .name = "user1",
192 .offset = SZ_4M,
193 .size = SZ_32M - SZ_4M,
194 },
195 [3] = {
196 .name = "user2",
197 .offset = SZ_32M,
198 .size = MTDPART_SIZ_FULL,
199 }
200};
201
Ben Dooks110d3222006-03-20 17:10:02 +0000202/* the Osiris has 3 selectable slots for nand-flash, the two
203 * on-board chip areas, as well as the external slot.
204 *
205 * Note, there is no current hot-plug support for the External
206 * socket.
207*/
208
Ben Dooks2a3a1802009-09-28 13:59:49 +0300209static struct s3c2410_nand_set __initdata osiris_nand_sets[] = {
Ben Dooks110d3222006-03-20 17:10:02 +0000210 [1] = {
211 .name = "External",
212 .nr_chips = 1,
213 .nr_map = external_map,
Ben Dooksd9237382009-12-23 19:25:01 +0000214 .options = NAND_SCAN_SILENT_NODEV,
Ben Dooks110d3222006-03-20 17:10:02 +0000215 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100216 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000217 },
218 [0] = {
219 .name = "chip0",
220 .nr_chips = 1,
221 .nr_map = chip0_map,
222 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100223 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000224 },
225 [2] = {
226 .name = "chip1",
227 .nr_chips = 1,
228 .nr_map = chip1_map,
Ben Dooksd9237382009-12-23 19:25:01 +0000229 .options = NAND_SCAN_SILENT_NODEV,
Ben Dooks110d3222006-03-20 17:10:02 +0000230 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100231 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000232 },
233};
234
235static void osiris_nand_select(struct s3c2410_nand_set *set, int slot)
236{
237 unsigned int tmp;
238
239 slot = set->nr_map[slot] & 3;
240
241 pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
242 slot, set, set->nr_map);
243
Ben Dooksc362aec2007-06-06 09:51:51 +0100244 tmp = __raw_readb(OSIRIS_VA_CTRL0);
245 tmp &= ~OSIRIS_CTRL0_NANDSEL;
Ben Dooks110d3222006-03-20 17:10:02 +0000246 tmp |= slot;
247
Ben Dooksc362aec2007-06-06 09:51:51 +0100248 pr_debug("osiris_nand: ctrl0 now %02x\n", tmp);
Ben Dooks110d3222006-03-20 17:10:02 +0000249
Ben Dooksc362aec2007-06-06 09:51:51 +0100250 __raw_writeb(tmp, OSIRIS_VA_CTRL0);
Ben Dooks110d3222006-03-20 17:10:02 +0000251}
252
Ben Dooks2a3a1802009-09-28 13:59:49 +0300253static struct s3c2410_platform_nand __initdata osiris_nand_info = {
Ben Dooks110d3222006-03-20 17:10:02 +0000254 .tacls = 25,
255 .twrph0 = 60,
256 .twrph1 = 60,
257 .nr_sets = ARRAY_SIZE(osiris_nand_sets),
258 .sets = osiris_nand_sets,
259 .select_chip = osiris_nand_select,
260};
261
262/* PCMCIA control and configuration */
263
264static struct resource osiris_pcmcia_resource[] = {
265 [0] = {
266 .start = 0x0f000000,
267 .end = 0x0f100000,
268 .flags = IORESOURCE_MEM,
269 },
270 [1] = {
271 .start = 0x0c000000,
272 .end = 0x0c100000,
273 .flags = IORESOURCE_MEM,
274 }
275};
276
277static struct platform_device osiris_pcmcia = {
278 .name = "osiris-pcmcia",
279 .id = -1,
280 .num_resources = ARRAY_SIZE(osiris_pcmcia_resource),
281 .resource = osiris_pcmcia_resource,
282};
283
Ben Dooks5698bd22007-06-06 10:36:09 +0100284/* Osiris power management device */
285
286#ifdef CONFIG_PM
287static unsigned char pm_osiris_ctrl0;
288
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200289static int osiris_pm_suspend(void)
Ben Dooks5698bd22007-06-06 10:36:09 +0100290{
Ben Dooks28047ec2007-10-04 23:16:42 +0100291 unsigned int tmp;
292
Ben Dooks5698bd22007-06-06 10:36:09 +0100293 pm_osiris_ctrl0 = __raw_readb(OSIRIS_VA_CTRL0);
Ben Dooks28047ec2007-10-04 23:16:42 +0100294 tmp = pm_osiris_ctrl0 & ~OSIRIS_CTRL0_NANDSEL;
295
296 /* ensure correct NAND slot is selected on resume */
297 if ((pm_osiris_ctrl0 & OSIRIS_CTRL0_BOOT_INT) == 0)
298 tmp |= 2;
299
300 __raw_writeb(tmp, OSIRIS_VA_CTRL0);
301
Ben Dooks4afcdda2007-10-04 23:18:08 +0100302 /* ensure that an nRESET is not generated on resume. */
Ben Dooks070276d2009-05-17 22:32:23 +0100303 s3c2410_gpio_setpin(S3C2410_GPA(21), 1);
Ben Dooks40b956f2010-05-04 14:38:49 +0900304 s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPIO_OUTPUT);
Ben Dooks4afcdda2007-10-04 23:18:08 +0100305
Ben Dooks5698bd22007-06-06 10:36:09 +0100306 return 0;
307}
308
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200309static void osiris_pm_resume(void)
Ben Dooks5698bd22007-06-06 10:36:09 +0100310{
311 if (pm_osiris_ctrl0 & OSIRIS_CTRL0_FIX8)
312 __raw_writeb(OSIRIS_CTRL1_FIX8, OSIRIS_VA_CTRL1);
313
Ben Dooks28047ec2007-10-04 23:16:42 +0100314 __raw_writeb(pm_osiris_ctrl0, OSIRIS_VA_CTRL0);
315
Ben Dooks40b956f2010-05-04 14:38:49 +0900316 s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
Ben Dooks5698bd22007-06-06 10:36:09 +0100317}
318
319#else
320#define osiris_pm_suspend NULL
321#define osiris_pm_resume NULL
322#endif
323
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200324static struct syscore_ops osiris_pm_syscore_ops = {
Ben Dooks5698bd22007-06-06 10:36:09 +0100325 .suspend = osiris_pm_suspend,
326 .resume = osiris_pm_resume,
327};
328
Ben Dooks4fa084a2009-11-13 22:34:21 +0000329/* Link for DVS driver to TPS65011 */
330
331static void osiris_tps_release(struct device *dev)
332{
333 /* static device, do not need to release anything */
334}
335
336static struct platform_device osiris_tps_device = {
337 .name = "osiris-dvs",
338 .id = -1,
339 .dev.release = osiris_tps_release,
340};
341
342static int osiris_tps_setup(struct i2c_client *client, void *context)
343{
344 osiris_tps_device.dev.parent = &client->dev;
345 return platform_device_register(&osiris_tps_device);
346}
347
348static int osiris_tps_remove(struct i2c_client *client, void *context)
349{
350 platform_device_unregister(&osiris_tps_device);
351 return 0;
352}
353
354static struct tps65010_board osiris_tps_board = {
355 .base = -1, /* GPIO can go anywhere at the moment */
356 .setup = osiris_tps_setup,
357 .teardown = osiris_tps_remove,
358};
359
Ben Dooksf3374222008-07-03 11:24:40 +0100360/* I2C devices fitted. */
361
362static struct i2c_board_info osiris_i2c_devs[] __initdata = {
363 {
364 I2C_BOARD_INFO("tps65011", 0x48),
365 .irq = IRQ_EINT20,
Ben Dooks4fa084a2009-11-13 22:34:21 +0000366 .platform_data = &osiris_tps_board,
Ben Dooksf3374222008-07-03 11:24:40 +0100367 },
368};
369
Ben Dooks110d3222006-03-20 17:10:02 +0000370/* Standard Osiris devices */
371
372static struct platform_device *osiris_devices[] __initdata = {
Ben Dooks3e1b7762008-10-31 16:14:40 +0000373 &s3c_device_i2c0,
Ben Dooks55ba86b2007-06-06 09:53:00 +0100374 &s3c_device_wdt,
Ben Dooks110d3222006-03-20 17:10:02 +0000375 &s3c_device_nand,
376 &osiris_pcmcia,
377};
378
Ben Dooks2bc75092008-07-15 17:17:48 +0100379static struct clk *osiris_clocks[] __initdata = {
Ben Dooks110d3222006-03-20 17:10:02 +0000380 &s3c24xx_dclk0,
381 &s3c24xx_dclk1,
382 &s3c24xx_clkout0,
383 &s3c24xx_clkout1,
384 &s3c24xx_uclk,
385};
386
Ben Dooksbaf6b282009-07-30 23:23:32 +0100387static struct s3c_cpufreq_board __initdata osiris_cpufreq = {
388 .refresh = 7800, /* refresh period is 7.8usec */
389 .auto_io = 1,
390 .need_io = 1,
391};
392
Ben Dooksda956fd2006-03-20 21:02:39 +0000393static void __init osiris_map_io(void)
Ben Dooks110d3222006-03-20 17:10:02 +0000394{
Ben Dooksda956fd2006-03-20 21:02:39 +0000395 unsigned long flags;
396
Ben Dooks110d3222006-03-20 17:10:02 +0000397 /* initialise the clocks */
398
Ben Dooksd96a9802008-04-16 00:12:39 +0100399 s3c24xx_dclk0.parent = &clk_upll;
Ben Dooks110d3222006-03-20 17:10:02 +0000400 s3c24xx_dclk0.rate = 12*1000*1000;
401
Ben Dooksd96a9802008-04-16 00:12:39 +0100402 s3c24xx_dclk1.parent = &clk_upll;
Ben Dooks110d3222006-03-20 17:10:02 +0000403 s3c24xx_dclk1.rate = 24*1000*1000;
404
405 s3c24xx_clkout0.parent = &s3c24xx_dclk0;
406 s3c24xx_clkout1.parent = &s3c24xx_dclk1;
407
408 s3c24xx_uclk.parent = &s3c24xx_clkout1;
409
Ben Dooksce89c202007-04-20 11:15:27 +0100410 s3c24xx_register_clocks(osiris_clocks, ARRAY_SIZE(osiris_clocks));
411
Ben Dooks110d3222006-03-20 17:10:02 +0000412 s3c24xx_init_io(osiris_iodesc, ARRAY_SIZE(osiris_iodesc));
413 s3c24xx_init_clocks(0);
414 s3c24xx_init_uarts(osiris_uartcfgs, ARRAY_SIZE(osiris_uartcfgs));
Ben Dooks110d3222006-03-20 17:10:02 +0000415
Ben Dooks3c3e69c2007-07-12 10:57:37 +0100416 /* check for the newer revision boards with large page nand */
417
418 if ((__raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK) >= 4) {
419 printk(KERN_INFO "OSIRIS-B detected (revision %d)\n",
420 __raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK);
421 osiris_nand_sets[0].partitions = osiris_default_nand_part_large;
422 osiris_nand_sets[0].nr_partitions = ARRAY_SIZE(osiris_default_nand_part_large);
423 } else {
424 /* write-protect line to the NAND */
Ben Dooks070276d2009-05-17 22:32:23 +0100425 s3c2410_gpio_setpin(S3C2410_GPA(0), 1);
Ben Dooks3c3e69c2007-07-12 10:57:37 +0100426 }
427
Ben Dooks110d3222006-03-20 17:10:02 +0000428 /* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
Ben Dooksda956fd2006-03-20 21:02:39 +0000429
430 local_irq_save(flags);
Ben Dooks110d3222006-03-20 17:10:02 +0000431 __raw_writel(__raw_readl(S3C2410_BWSCON) | S3C2410_BWSCON_ST1 | S3C2410_BWSCON_ST2 | S3C2410_BWSCON_ST3 | S3C2410_BWSCON_ST4 | S3C2410_BWSCON_ST5, S3C2410_BWSCON);
Ben Dooksda956fd2006-03-20 21:02:39 +0000432 local_irq_restore(flags);
Ben Dooks110d3222006-03-20 17:10:02 +0000433}
434
Ben Dooks57e51712007-04-20 11:19:16 +0100435static void __init osiris_init(void)
436{
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200437 register_syscore_ops(&osiris_pm_syscore_ops);
Ben Dooks5698bd22007-06-06 10:36:09 +0100438
Ben Dooks3e1b7762008-10-31 16:14:40 +0000439 s3c_i2c0_set_platdata(NULL);
Ben Dooks2a3a1802009-09-28 13:59:49 +0300440 s3c_nand_set_platdata(&osiris_nand_info);
Ben Dooks3e1b7762008-10-31 16:14:40 +0000441
Ben Dooksbaf6b282009-07-30 23:23:32 +0100442 s3c_cpufreq_setboard(&osiris_cpufreq);
443
Ben Dooksf3374222008-07-03 11:24:40 +0100444 i2c_register_board_info(0, osiris_i2c_devs,
445 ARRAY_SIZE(osiris_i2c_devs));
446
Ben Dooks57e51712007-04-20 11:19:16 +0100447 platform_add_devices(osiris_devices, ARRAY_SIZE(osiris_devices));
448};
449
Ben Dooks110d3222006-03-20 17:10:02 +0000450MACHINE_START(OSIRIS, "Simtec-OSIRIS")
451 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
Nicolas Pitre69d50712011-07-05 22:38:17 -0400452 .atag_offset = 0x100,
Ben Dooks110d3222006-03-20 17:10:02 +0000453 .map_io = osiris_map_io,
Ben Dooks110d3222006-03-20 17:10:02 +0000454 .init_irq = s3c24xx_init_irq,
Ben Dooks5698bd22007-06-06 10:36:09 +0100455 .init_machine = osiris_init,
Ben Dooks110d3222006-03-20 17:10:02 +0000456 .timer = &s3c24xx_timer,
Kukjin Kimb27b0722012-01-03 14:02:03 +0100457 .restart = s3c2440_restart,
Ben Dooks110d3222006-03-20 17:10:02 +0000458MACHINE_END