blob: 5f6db4629aaa4c04172fe092a0375a3a2a5d354f [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Jerome Glissec010f802009-09-30 22:09:06 +020028/* RS600 / Radeon X1250/X1270 integrated GPU
29 *
30 * This file gather function specific to RS600 which is the IGP of
31 * the X1250/X1270 family supporting intel CPU (while RS690/RS740
32 * is the X1250/X1270 supporting AMD CPU). The display engine are
33 * the avivo one, bios is an atombios, 3D block are the one of the
34 * R4XX family. The GART is different from the RS400 one and is very
35 * close to the one of the R600 family (R600 likely being an evolution
36 * of the RS600 GART block).
37 */
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/drmP.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000040#include "radeon_asic.h"
Jerome Glissec010f802009-09-30 22:09:06 +020041#include "atom.h"
42#include "rs600d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
Dave Airlie3f7dc91a2009-08-27 11:10:15 +100044#include "rs600_reg_safe.h"
45
Lauri Kasanen1109ca02012-08-31 13:43:50 -040046static void rs600_gpu_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047int rs600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048
Alex Deucher75104fa2012-08-15 17:06:28 -040049static const u32 crtc_offsets[2] =
50{
51 0,
52 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
53};
54
Alex Deucherbea54972013-04-09 18:41:15 -040055static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
56{
57 if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
58 return true;
59 else
60 return false;
61}
62
63static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
64{
65 u32 pos1, pos2;
66
67 pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
68 pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
69
70 if (pos1 != pos2)
71 return true;
72 else
73 return false;
74}
75
76/**
77 * avivo_wait_for_vblank - vblank wait asic callback.
78 *
79 * @rdev: radeon_device pointer
80 * @crtc: crtc to wait for vblank on
81 *
82 * Wait for vblank on the requested crtc (r5xx-r7xx).
83 */
Alex Deucher3ae19b72012-02-23 17:53:37 -050084void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
85{
Alex Deucherbea54972013-04-09 18:41:15 -040086 unsigned i = 0;
Alex Deucher3ae19b72012-02-23 17:53:37 -050087
Alex Deucher75104fa2012-08-15 17:06:28 -040088 if (crtc >= rdev->num_crtc)
89 return;
90
Alex Deucherbea54972013-04-09 18:41:15 -040091 if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
92 return;
93
94 /* depending on when we hit vblank, we may be close to active; if so,
95 * wait for another frame.
96 */
97 while (avivo_is_in_vblank(rdev, crtc)) {
98 if (i++ % 100 == 0) {
99 if (!avivo_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500100 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500101 }
Alex Deucherbea54972013-04-09 18:41:15 -0400102 }
103
104 while (!avivo_is_in_vblank(rdev, crtc)) {
105 if (i++ % 100 == 0) {
106 if (!avivo_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500107 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500108 }
109 }
110}
111
Christian König157fa142014-05-27 16:49:20 +0200112void rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
Alex Deucher6f34be52010-11-21 10:59:01 -0500113{
114 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
115 u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -0500116 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500117
118 /* Lock the graphics update lock */
119 tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
120 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
121
122 /* update the scanout addresses */
123 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
124 (u32)crtc_base);
125 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
126 (u32)crtc_base);
127
128 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500129 for (i = 0; i < rdev->usec_timeout; i++) {
130 if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
131 break;
132 udelay(1);
133 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500134 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
135
136 /* Unlock the lock, so double-buffering can take place inside vblank */
137 tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
138 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
Christian König157fa142014-05-27 16:49:20 +0200139}
140
141bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc_id)
142{
143 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -0500144
145 /* Return current update_pending status: */
Christian König157fa142014-05-27 16:49:20 +0200146 return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
147 AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
Alex Deucher6f34be52010-11-21 10:59:01 -0500148}
149
Alex Deucher134b4802013-09-23 12:22:11 -0400150void avivo_program_fmt(struct drm_encoder *encoder)
151{
152 struct drm_device *dev = encoder->dev;
153 struct radeon_device *rdev = dev->dev_private;
154 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
155 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
156 int bpc = 0;
157 u32 tmp = 0;
Alex Deucher6214bb72013-09-24 17:26:26 -0400158 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
Alex Deucher134b4802013-09-23 12:22:11 -0400159
Alex Deucher6214bb72013-09-24 17:26:26 -0400160 if (connector) {
161 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher134b4802013-09-23 12:22:11 -0400162 bpc = radeon_get_monitor_bpc(connector);
Alex Deucher6214bb72013-09-24 17:26:26 -0400163 dither = radeon_connector->dither;
164 }
Alex Deucher134b4802013-09-23 12:22:11 -0400165
166 /* LVDS FMT is set up by atom */
167 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
168 return;
169
170 if (bpc == 0)
171 return;
172
173 switch (bpc) {
174 case 6:
Alex Deucher6214bb72013-09-24 17:26:26 -0400175 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400176 /* XXX sort out optimal dither settings */
177 tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
178 else
179 tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
180 break;
181 case 8:
Alex Deucher6214bb72013-09-24 17:26:26 -0400182 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400183 /* XXX sort out optimal dither settings */
184 tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
185 AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
186 else
187 tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
188 AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
189 break;
190 case 10:
191 default:
192 /* not needed */
193 break;
194 }
195
196 switch (radeon_encoder->encoder_id) {
197 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
198 WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
199 break;
200 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
201 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
202 break;
203 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
204 WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
205 break;
206 case ENCODER_OBJECT_ID_INTERNAL_DDI:
207 WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
208 break;
209 default:
210 break;
211 }
212}
213
Alex Deucher49e02b72010-04-23 17:57:27 -0400214void rs600_pm_misc(struct radeon_device *rdev)
215{
Alex Deucher49e02b72010-04-23 17:57:27 -0400216 int requested_index = rdev->pm.requested_power_state_index;
217 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
218 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
219 u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
Alex Deucher536fcd52010-04-29 16:33:38 -0400220 u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
Alex Deucher49e02b72010-04-23 17:57:27 -0400221
222 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
223 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
224 tmp = RREG32(voltage->gpio.reg);
225 if (voltage->active_high)
226 tmp |= voltage->gpio.mask;
227 else
228 tmp &= ~(voltage->gpio.mask);
229 WREG32(voltage->gpio.reg, tmp);
230 if (voltage->delay)
231 udelay(voltage->delay);
232 } else {
233 tmp = RREG32(voltage->gpio.reg);
234 if (voltage->active_high)
235 tmp &= ~voltage->gpio.mask;
236 else
237 tmp |= voltage->gpio.mask;
238 WREG32(voltage->gpio.reg, tmp);
239 if (voltage->delay)
240 udelay(voltage->delay);
241 }
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400242 } else if (voltage->type == VOLTAGE_VDDC)
Alex Deucher8a83ec52011-04-12 14:49:23 -0400243 radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher49e02b72010-04-23 17:57:27 -0400244
245 dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
246 dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
247 dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
248 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
249 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
250 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
251 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
252 } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
253 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
254 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
255 }
256 } else {
257 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
258 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
259 }
260 WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
261
262 dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
263 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
264 dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
265 if (voltage->delay) {
266 dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
267 dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
268 } else
269 dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
270 } else
271 dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
272 WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
273
274 hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
275 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
276 hdp_dyn_cntl &= ~HDP_FORCEON;
277 else
278 hdp_dyn_cntl |= HDP_FORCEON;
279 WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
Alex Deucher536fcd52010-04-29 16:33:38 -0400280#if 0
281 /* mc_host_dyn seems to cause hangs from time to time */
Alex Deucher49e02b72010-04-23 17:57:27 -0400282 mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
283 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
284 mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
285 else
286 mc_host_dyn_cntl |= MC_HOST_FORCEON;
287 WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
Alex Deucher536fcd52010-04-29 16:33:38 -0400288#endif
289 dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
290 if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
291 dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
292 else
293 dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
294 WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
Alex Deucher49e02b72010-04-23 17:57:27 -0400295
296 /* set pcie lanes */
297 if ((rdev->flags & RADEON_IS_PCIE) &&
298 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500299 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400300 (ps->pcie_lanes !=
301 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
302 radeon_set_pcie_lanes(rdev,
303 ps->pcie_lanes);
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400304 DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400305 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400306}
307
308void rs600_pm_prepare(struct radeon_device *rdev)
309{
310 struct drm_device *ddev = rdev->ddev;
311 struct drm_crtc *crtc;
312 struct radeon_crtc *radeon_crtc;
313 u32 tmp;
314
315 /* disable any active CRTCs */
316 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
317 radeon_crtc = to_radeon_crtc(crtc);
318 if (radeon_crtc->enabled) {
319 tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
320 tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
321 WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
322 }
323 }
324}
325
326void rs600_pm_finish(struct radeon_device *rdev)
327{
328 struct drm_device *ddev = rdev->ddev;
329 struct drm_crtc *crtc;
330 struct radeon_crtc *radeon_crtc;
331 u32 tmp;
332
333 /* enable any active CRTCs */
334 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
335 radeon_crtc = to_radeon_crtc(crtc);
336 if (radeon_crtc->enabled) {
337 tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
338 tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
339 WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
340 }
341 }
342}
343
Alex Deucherdcfdd402009-12-04 15:04:19 -0500344/* hpd for digital panel detect/disconnect */
345bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
346{
347 u32 tmp;
348 bool connected = false;
349
350 switch (hpd) {
351 case RADEON_HPD_1:
352 tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
353 if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
354 connected = true;
355 break;
356 case RADEON_HPD_2:
357 tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
358 if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
359 connected = true;
360 break;
361 default:
362 break;
363 }
364 return connected;
365}
366
367void rs600_hpd_set_polarity(struct radeon_device *rdev,
368 enum radeon_hpd_id hpd)
369{
370 u32 tmp;
371 bool connected = rs600_hpd_sense(rdev, hpd);
372
373 switch (hpd) {
374 case RADEON_HPD_1:
375 tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
376 if (connected)
377 tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
378 else
379 tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
380 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
381 break;
382 case RADEON_HPD_2:
383 tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
384 if (connected)
385 tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
386 else
387 tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
388 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
389 break;
390 default:
391 break;
392 }
393}
394
395void rs600_hpd_init(struct radeon_device *rdev)
396{
397 struct drm_device *dev = rdev->ddev;
398 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200399 unsigned enable = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500400
401 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
402 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
403 switch (radeon_connector->hpd.hpd) {
404 case RADEON_HPD_1:
405 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
406 S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500407 break;
408 case RADEON_HPD_2:
409 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
410 S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500411 break;
412 default:
413 break;
414 }
Christian Koenigfb982572012-05-17 01:33:30 +0200415 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400416 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500417 }
Christian Koenigfb982572012-05-17 01:33:30 +0200418 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500419}
420
421void rs600_hpd_fini(struct radeon_device *rdev)
422{
423 struct drm_device *dev = rdev->ddev;
424 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200425 unsigned disable = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500426
427 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
428 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
429 switch (radeon_connector->hpd.hpd) {
430 case RADEON_HPD_1:
431 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
432 S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500433 break;
434 case RADEON_HPD_2:
435 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
436 S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500437 break;
438 default:
439 break;
440 }
Christian Koenigfb982572012-05-17 01:33:30 +0200441 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500442 }
Christian Koenigfb982572012-05-17 01:33:30 +0200443 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500444}
445
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000446int rs600_asic_reset(struct radeon_device *rdev)
447{
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000448 struct rv515_mc_save save;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500449 u32 status, tmp;
450 int ret = 0;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000451
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000452 status = RREG32(R_000E40_RBBM_STATUS);
453 if (!G_000E40_GUI_ACTIVE(status)) {
454 return 0;
455 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500456 /* Stops all mc clients */
457 rv515_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000458 status = RREG32(R_000E40_RBBM_STATUS);
459 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
460 /* stop CP */
461 WREG32(RADEON_CP_CSQ_CNTL, 0);
462 tmp = RREG32(RADEON_CP_RB_CNTL);
463 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
464 WREG32(RADEON_CP_RB_RPTR_WR, 0);
465 WREG32(RADEON_CP_RB_WPTR, 0);
466 WREG32(RADEON_CP_RB_CNTL, tmp);
467 pci_save_state(rdev->pdev);
468 /* disable bus mastering */
Michel Dänzer642ce522012-01-12 16:04:11 +0100469 pci_clear_master(rdev->pdev);
470 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000471 /* reset GA+VAP */
472 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
473 S_0000F0_SOFT_RESET_GA(1));
474 RREG32(R_0000F0_RBBM_SOFT_RESET);
475 mdelay(500);
476 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
477 mdelay(1);
478 status = RREG32(R_000E40_RBBM_STATUS);
479 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
480 /* reset CP */
481 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
482 RREG32(R_0000F0_RBBM_SOFT_RESET);
483 mdelay(500);
484 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
485 mdelay(1);
486 status = RREG32(R_000E40_RBBM_STATUS);
487 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
488 /* reset MC */
489 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
490 RREG32(R_0000F0_RBBM_SOFT_RESET);
491 mdelay(500);
492 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
493 mdelay(1);
494 status = RREG32(R_000E40_RBBM_STATUS);
495 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
496 /* restore PCI & busmastering */
497 pci_restore_state(rdev->pdev);
498 /* Check if GPU is idle */
499 if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
500 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500501 ret = -1;
502 } else
503 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000504 rv515_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500505 return ret;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000506}
507
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508/*
509 * GART.
510 */
511void rs600_gart_tlb_flush(struct radeon_device *rdev)
512{
513 uint32_t tmp;
514
Jerome Glissec010f802009-09-30 22:09:06 +0200515 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
516 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
517 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200518
Jerome Glissec010f802009-09-30 22:09:06 +0200519 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse30f69f32010-04-16 18:46:35 +0200520 tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
Jerome Glissec010f802009-09-30 22:09:06 +0200521 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522
Jerome Glissec010f802009-09-30 22:09:06 +0200523 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
524 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
525 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
526 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527}
528
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400529static int rs600_gart_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200531 int r;
532
Jerome Glissec9a1be92011-11-03 11:16:49 -0400533 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000534 WARN(1, "RS600 GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200535 return 0;
536 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537 /* Initialize common gart structure */
538 r = radeon_gart_init(rdev);
539 if (r) {
540 return r;
541 }
542 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200543 return radeon_gart_table_vram_alloc(rdev);
544}
545
Alex Deuchere22e6d22011-07-11 20:27:23 +0000546static int rs600_gart_enable(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200547{
Jerome Glissec010f802009-09-30 22:09:06 +0200548 u32 tmp;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200549 int r, i;
550
Jerome Glissec9a1be92011-11-03 11:16:49 -0400551 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200552 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
553 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200554 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200555 r = radeon_gart_table_vram_pin(rdev);
556 if (r)
557 return r;
Jerome Glissec010f802009-09-30 22:09:06 +0200558 /* Enable bus master */
Alex Deuchere22e6d22011-07-11 20:27:23 +0000559 tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
560 WREG32(RADEON_BUS_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200561 /* FIXME: setup default page */
Jerome Glissec010f802009-09-30 22:09:06 +0200562 WREG32_MC(R_000100_MC_PT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500563 (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
564 S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
565
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200566 for (i = 0; i < 19; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200567 WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
Alex Deucher4f15d242009-12-05 17:55:37 -0500568 S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
569 S_00016C_SYSTEM_ACCESS_MODE_MASK(
570 V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
571 S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
572 V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
573 S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
574 S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
575 S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 /* enable first context */
Jerome Glissec010f802009-09-30 22:09:06 +0200578 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500579 S_000102_ENABLE_PAGE_TABLE(1) |
580 S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
581
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582 /* disable all other contexts */
Alex Deucher4f15d242009-12-05 17:55:37 -0500583 for (i = 1; i < 8; i++)
Jerome Glissec010f802009-09-30 22:09:06 +0200584 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585
586 /* setup the page table */
Jerome Glissec010f802009-09-30 22:09:06 +0200587 WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
Alex Deucher4f15d242009-12-05 17:55:37 -0500588 rdev->gart.table_addr);
589 WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
590 WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
Jerome Glissec010f802009-09-30 22:09:06 +0200591 WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592
Alex Deucher4f15d242009-12-05 17:55:37 -0500593 /* System context maps to VRAM space */
594 WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
595 WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
596
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 /* enable page tables */
Jerome Glissec010f802009-09-30 22:09:06 +0200598 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
599 WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
600 tmp = RREG32_MC(R_000009_MC_CNTL1);
601 WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602 rs600_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000603 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
604 (unsigned)(rdev->mc.gtt_size >> 20),
605 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606 rdev->gart.ready = true;
607 return 0;
608}
609
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400610static void rs600_gart_disable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200611{
Jerome Glisse4c788672009-11-20 14:29:23 +0100612 u32 tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613
614 /* FIXME: disable out of gart access */
Jerome Glissec010f802009-09-30 22:09:06 +0200615 WREG32_MC(R_000100_MC_PT0_CNTL, 0);
616 tmp = RREG32_MC(R_000009_MC_CNTL1);
617 WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400618 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200619}
620
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400621static void rs600_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200622{
Jerome Glissef9274562010-03-17 14:44:29 +0000623 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200624 rs600_gart_disable(rdev);
625 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626}
627
Michel Dänzer77497f22014-07-17 19:01:07 +0900628void rs600_gart_set_page(struct radeon_device *rdev, unsigned i,
629 uint64_t addr, uint32_t flags)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400631 void __iomem *ptr = (void *)rdev->gart.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200633 addr = addr & 0xFFFFFFFFFFFFF000ULL;
Michel Dänzer77497f22014-07-17 19:01:07 +0900634 addr |= R600_PTE_SYSTEM;
635 if (flags & RADEON_GART_PAGE_VALID)
636 addr |= R600_PTE_VALID;
637 if (flags & RADEON_GART_PAGE_READ)
638 addr |= R600_PTE_READABLE;
639 if (flags & RADEON_GART_PAGE_WRITE)
640 addr |= R600_PTE_WRITEABLE;
641 if (flags & RADEON_GART_PAGE_SNOOP)
642 addr |= R600_PTE_SNOOPED;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +0000643 writeq(addr, ptr + (i * 8));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200644}
645
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200646int rs600_irq_set(struct radeon_device *rdev)
647{
648 uint32_t tmp = 0;
649 uint32_t mode_int = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500650 u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
651 ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
652 u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
653 ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
Alex Deucherf122c612012-03-30 08:59:57 -0400654 u32 hdmi0;
655 if (ASIC_IS_DCE2(rdev))
656 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
657 ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
658 else
659 hdmi0 = 0;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200660
Jerome Glisse003e69f2010-01-07 15:39:14 +0100661 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000662 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100663 WREG32(R_000040_GEN_INT_CNTL, 0);
664 return -EINVAL;
665 }
Christian Koenig736fc372012-05-17 19:52:00 +0200666 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200667 tmp |= S_000040_SW_INT_EN(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200668 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500669 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200670 atomic_read(&rdev->irq.pflip[0])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200671 mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200672 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500673 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200674 atomic_read(&rdev->irq.pflip[1])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200675 mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200676 }
Alex Deucherdcfdd402009-12-04 15:04:19 -0500677 if (rdev->irq.hpd[0]) {
678 hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
679 }
680 if (rdev->irq.hpd[1]) {
681 hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
682 }
Alex Deucherf122c612012-03-30 08:59:57 -0400683 if (rdev->irq.afmt[0]) {
684 hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
685 }
Jerome Glissec010f802009-09-30 22:09:06 +0200686 WREG32(R_000040_GEN_INT_CNTL, tmp);
687 WREG32(R_006540_DxMODE_INT_MASK, mode_int);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500688 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
689 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
Alex Deucherf122c612012-03-30 08:59:57 -0400690 if (ASIC_IS_DCE2(rdev))
691 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200692 return 0;
693}
694
Alex Deucher6f34be52010-11-21 10:59:01 -0500695static inline u32 rs600_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200696{
Jerome Glisse01ceae82009-10-07 11:08:22 +0200697 uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
Alex Deucher2031f772010-04-22 12:52:11 -0400698 uint32_t irq_mask = S_000044_SW_INT(1);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500699 u32 tmp;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200700
Jerome Glisse01ceae82009-10-07 11:08:22 +0200701 if (G_000044_DISPLAY_INT_STAT(irqs)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500702 rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
703 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200704 WREG32(R_006534_D1MODE_VBLANK_STATUS,
705 S_006534_D1MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200706 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500707 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200708 WREG32(R_006D34_D2MODE_VBLANK_STATUS,
709 S_006D34_D2MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200710 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500711 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherdcfdd402009-12-04 15:04:19 -0500712 tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
713 tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
714 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
715 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500716 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherdcfdd402009-12-04 15:04:19 -0500717 tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
718 tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
719 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
720 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200721 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -0500722 rdev->irq.stat_regs.r500.disp_int = 0;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200723 }
724
Alex Deucherf122c612012-03-30 08:59:57 -0400725 if (ASIC_IS_DCE2(rdev)) {
726 rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
727 S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
728 if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
729 tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
730 tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
731 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
732 }
733 } else
734 rdev->irq.stat_regs.r500.hdmi0_status = 0;
735
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200736 if (irqs) {
Jerome Glisse01ceae82009-10-07 11:08:22 +0200737 WREG32(R_000044_GEN_INT_STATUS, irqs);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200738 }
739 return irqs & irq_mask;
740}
741
Jerome Glisseac447df2009-09-30 22:18:43 +0200742void rs600_irq_disable(struct radeon_device *rdev)
743{
Alex Deucherf122c612012-03-30 08:59:57 -0400744 u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
745 ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
746 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
Jerome Glisseac447df2009-09-30 22:18:43 +0200747 WREG32(R_000040_GEN_INT_CNTL, 0);
748 WREG32(R_006540_DxMODE_INT_MASK, 0);
749 /* Wait and acknowledge irq */
750 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -0500751 rs600_irq_ack(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200752}
753
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200754int rs600_irq_process(struct radeon_device *rdev)
755{
Alex Deucher6f34be52010-11-21 10:59:01 -0500756 u32 status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500757 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -0400758 bool queue_hdmi = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200759
Alex Deucher6f34be52010-11-21 10:59:01 -0500760 status = rs600_irq_ack(rdev);
Alex Deucherf122c612012-03-30 08:59:57 -0400761 if (!status &&
762 !rdev->irq.stat_regs.r500.disp_int &&
763 !rdev->irq.stat_regs.r500.hdmi0_status) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200764 return IRQ_NONE;
765 }
Alex Deucherf122c612012-03-30 08:59:57 -0400766 while (status ||
767 rdev->irq.stat_regs.r500.disp_int ||
768 rdev->irq.stat_regs.r500.hdmi0_status) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200769 /* SW interrupt */
Alex Deucher6f34be52010-11-21 10:59:01 -0500770 if (G_000044_SW_INT(status)) {
Alex Deucher74652802011-08-25 13:39:48 -0400771 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher6f34be52010-11-21 10:59:01 -0500772 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200773 /* Vertical blank interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -0500774 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500775 if (rdev->irq.crtc_vblank_int[0]) {
776 drm_handle_vblank(rdev->ddev, 0);
777 rdev->pm.vblank_sync = true;
778 wake_up(&rdev->irq.vblank_queue);
779 }
Christian Koenig736fc372012-05-17 19:52:00 +0200780 if (atomic_read(&rdev->irq.pflip[0]))
Christian König1a0e7912014-05-27 16:49:21 +0200781 radeon_crtc_handle_vblank(rdev, 0);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100782 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500783 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500784 if (rdev->irq.crtc_vblank_int[1]) {
785 drm_handle_vblank(rdev->ddev, 1);
786 rdev->pm.vblank_sync = true;
787 wake_up(&rdev->irq.vblank_queue);
788 }
Christian Koenig736fc372012-05-17 19:52:00 +0200789 if (atomic_read(&rdev->irq.pflip[1]))
Christian König1a0e7912014-05-27 16:49:21 +0200790 radeon_crtc_handle_vblank(rdev, 1);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100791 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500792 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500793 queue_hotplug = true;
794 DRM_DEBUG("HPD1\n");
Alex Deucherdcfdd402009-12-04 15:04:19 -0500795 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500796 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500797 queue_hotplug = true;
798 DRM_DEBUG("HPD2\n");
Alex Deucherdcfdd402009-12-04 15:04:19 -0500799 }
Alex Deucherf122c612012-03-30 08:59:57 -0400800 if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
801 queue_hdmi = true;
802 DRM_DEBUG("HDMI0\n");
803 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500804 status = rs600_irq_ack(rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200805 }
Alex Deucherd4877cf2009-12-04 16:56:37 -0500806 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100807 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -0400808 if (queue_hdmi)
809 schedule_work(&rdev->audio_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400810 if (rdev->msi_enabled) {
811 switch (rdev->family) {
812 case CHIP_RS600:
813 case CHIP_RS690:
814 case CHIP_RS740:
815 msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
816 WREG32(RADEON_BUS_CNTL, msi_rearm);
817 WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
818 break;
819 default:
Alex Deucherb7f5b7d2012-02-13 16:36:34 -0500820 WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400821 break;
822 }
823 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200824 return IRQ_HANDLED;
825}
826
827u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
828{
829 if (crtc == 0)
Jerome Glissec010f802009-09-30 22:09:06 +0200830 return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200831 else
Jerome Glissec010f802009-09-30 22:09:06 +0200832 return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200833}
834
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835int rs600_mc_wait_for_idle(struct radeon_device *rdev)
836{
837 unsigned i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200838
839 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200840 if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200841 return 0;
Jerome Glissec010f802009-09-30 22:09:06 +0200842 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843 }
844 return -1;
845}
846
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400847static void rs600_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200848{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849 r420_pipes_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200850 /* Wait for mc idle */
851 if (rs600_mc_wait_for_idle(rdev))
852 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853}
854
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400855static void rs600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856{
Jerome Glissed594e462010-02-17 21:54:29 +0000857 u64 base;
858
Jordan Crouse01d73a62010-05-27 13:40:24 -0600859 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
860 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200861 rdev->mc.vram_is_ddr = true;
862 rdev->mc.vram_width = 128;
Alex Deucher722f2942009-12-03 16:18:19 -0500863 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
864 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000865 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000866 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
867 base = RREG32_MC(R_000004_MC_FB_LOCATION);
868 base = G_000004_MC_FB_START(base) << 16;
869 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400870 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +0000871 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400872 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873}
874
Jerome Glissec93bb852009-07-13 21:04:08 +0200875void rs600_bandwidth_update(struct radeon_device *rdev)
876{
Alex Deucherf46c0122010-03-31 00:33:27 -0400877 struct drm_display_mode *mode0 = NULL;
878 struct drm_display_mode *mode1 = NULL;
879 u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
880 /* FIXME: implement full support */
881
882 radeon_update_display_priority(rdev);
883
884 if (rdev->mode_info.crtcs[0]->base.enabled)
885 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
886 if (rdev->mode_info.crtcs[1]->base.enabled)
887 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
888
889 rs690_line_buffer_adjust(rdev, mode0, mode1);
890
891 if (rdev->disp_priority == 2) {
892 d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
893 d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
894 d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
895 d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
896 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
897 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
898 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
899 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
900 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200901}
902
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200903uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
904{
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400905 unsigned long flags;
906 u32 r;
907
908 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200909 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
910 S_000070_MC_IND_CITF_ARB0(1));
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400911 r = RREG32(R_000074_MC_IND_DATA);
912 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
913 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200914}
915
916void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
917{
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400918 unsigned long flags;
919
920 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200921 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
922 S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
923 WREG32(R_000074_MC_IND_DATA, v);
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400924 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200925}
926
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400927static void rs600_debugfs(struct radeon_device *rdev)
Jerome Glissec010f802009-09-30 22:09:06 +0200928{
929 if (r100_debugfs_rbbm_init(rdev))
930 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931}
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000932
Jerome Glisse3bc68532009-10-01 09:39:24 +0200933void rs600_set_safe_registers(struct radeon_device *rdev)
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000934{
935 rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
936 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200937}
938
Jerome Glissec010f802009-09-30 22:09:06 +0200939static void rs600_mc_program(struct radeon_device *rdev)
940{
941 struct rv515_mc_save save;
942
943 /* Stops all mc clients */
944 rv515_mc_stop(rdev, &save);
945
946 /* Wait for mc idle */
947 if (rs600_mc_wait_for_idle(rdev))
948 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
949
950 /* FIXME: What does AGP means for such chipset ? */
951 WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
952 WREG32_MC(R_000006_AGP_BASE, 0);
953 WREG32_MC(R_000007_AGP_BASE_2, 0);
954 /* Program MC */
955 WREG32_MC(R_000004_MC_FB_LOCATION,
956 S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
957 S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
958 WREG32(R_000134_HDP_FB_LOCATION,
959 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
960
961 rv515_mc_resume(rdev, &save);
962}
963
964static int rs600_startup(struct radeon_device *rdev)
965{
966 int r;
967
968 rs600_mc_program(rdev);
969 /* Resume clock */
970 rv515_clock_startup(rdev);
971 /* Initialize GPU configuration (# pipes, ...) */
972 rs600_gpu_init(rdev);
973 /* Initialize GART (initialize after TTM so we can allocate
974 * memory through TTM but finalize after TTM) */
975 r = rs600_gart_enable(rdev);
976 if (r)
977 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -0400978
979 /* allocate wb buffer */
980 r = radeon_wb_init(rdev);
981 if (r)
982 return r;
983
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000984 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
985 if (r) {
986 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
987 return r;
988 }
989
Jerome Glissec010f802009-09-30 22:09:06 +0200990 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +0200991 if (!rdev->irq.installed) {
992 r = radeon_irq_kms_init(rdev);
993 if (r)
994 return r;
995 }
996
Jerome Glissec010f802009-09-30 22:09:06 +0200997 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +0100998 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissec010f802009-09-30 22:09:06 +0200999 /* 1M ring buffer */
1000 r = r100_cp_init(rdev, 1024 * 1024);
1001 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01001002 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissec010f802009-09-30 22:09:06 +02001003 return r;
1004 }
Rafał Miłeckife50ac72010-06-19 12:24:57 +02001005
Christian König2898c342012-07-05 11:55:34 +02001006 r = radeon_ib_pool_init(rdev);
1007 if (r) {
1008 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001009 return r;
Christian König2898c342012-07-05 11:55:34 +02001010 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05001011
Alex Deucherd4e30ef2012-06-04 17:18:51 -04001012 r = r600_audio_init(rdev);
1013 if (r) {
1014 dev_err(rdev->dev, "failed initializing audio\n");
1015 return r;
1016 }
1017
Jerome Glissec010f802009-09-30 22:09:06 +02001018 return 0;
1019}
1020
1021int rs600_resume(struct radeon_device *rdev)
1022{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001023 int r;
1024
Jerome Glissec010f802009-09-30 22:09:06 +02001025 /* Make sur GART are not working */
1026 rs600_gart_disable(rdev);
1027 /* Resume clock before doing reset */
1028 rv515_clock_startup(rdev);
1029 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001030 if (radeon_asic_reset(rdev)) {
Jerome Glissec010f802009-09-30 22:09:06 +02001031 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1032 RREG32(R_000E40_RBBM_STATUS),
1033 RREG32(R_0007C0_CP_STAT));
1034 }
1035 /* post */
1036 atom_asic_init(rdev->mode_info.atom_context);
1037 /* Resume clock after posting */
1038 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10001039 /* Initialize surface registers */
1040 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001041
1042 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001043 r = rs600_startup(rdev);
1044 if (r) {
1045 rdev->accel_working = false;
1046 }
1047 return r;
Jerome Glissec010f802009-09-30 22:09:06 +02001048}
1049
1050int rs600_suspend(struct radeon_device *rdev)
1051{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001052 radeon_pm_suspend(rdev);
Rafał Miłeckife50ac72010-06-19 12:24:57 +02001053 r600_audio_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001054 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001055 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001056 rs600_irq_disable(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001057 rs600_gart_disable(rdev);
1058 return 0;
1059}
1060
1061void rs600_fini(struct radeon_device *rdev)
1062{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001063 radeon_pm_fini(rdev);
Rafał Miłeckife50ac72010-06-19 12:24:57 +02001064 r600_audio_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001065 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001066 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02001067 radeon_ib_pool_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001068 radeon_gem_fini(rdev);
1069 rs600_gart_fini(rdev);
1070 radeon_irq_kms_fini(rdev);
1071 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01001072 radeon_bo_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001073 radeon_atombios_fini(rdev);
1074 kfree(rdev->bios);
1075 rdev->bios = NULL;
1076}
1077
Jerome Glisse3bc68532009-10-01 09:39:24 +02001078int rs600_init(struct radeon_device *rdev)
1079{
Jerome Glissec010f802009-09-30 22:09:06 +02001080 int r;
1081
Jerome Glissec010f802009-09-30 22:09:06 +02001082 /* Disable VGA */
1083 rv515_vga_render_disable(rdev);
1084 /* Initialize scratch registers */
1085 radeon_scratch_init(rdev);
1086 /* Initialize surface registers */
1087 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10001088 /* restore some register to sane defaults */
1089 r100_restore_sanity(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001090 /* BIOS */
1091 if (!radeon_get_bios(rdev)) {
1092 if (ASIC_IS_AVIVO(rdev))
1093 return -EINVAL;
1094 }
1095 if (rdev->is_atom_bios) {
1096 r = radeon_atombios_init(rdev);
1097 if (r)
1098 return r;
1099 } else {
1100 dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
1101 return -EINVAL;
1102 }
1103 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001104 if (radeon_asic_reset(rdev)) {
Jerome Glissec010f802009-09-30 22:09:06 +02001105 dev_warn(rdev->dev,
1106 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1107 RREG32(R_000E40_RBBM_STATUS),
1108 RREG32(R_0007C0_CP_STAT));
1109 }
1110 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10001111 if (radeon_boot_test_post_card(rdev) == false)
1112 return -EINVAL;
1113
Jerome Glissec010f802009-09-30 22:09:06 +02001114 /* Initialize clocks */
1115 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00001116 /* initialize memory controller */
1117 rs600_mc_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001118 rs600_debugfs(rdev);
1119 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001120 r = radeon_fence_driver_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001121 if (r)
1122 return r;
Jerome Glissec010f802009-09-30 22:09:06 +02001123 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01001124 r = radeon_bo_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001125 if (r)
1126 return r;
1127 r = rs600_gart_init(rdev);
1128 if (r)
1129 return r;
1130 rs600_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001131
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001132 /* Initialize power management */
1133 radeon_pm_init(rdev);
1134
Jerome Glissec010f802009-09-30 22:09:06 +02001135 rdev->accel_working = true;
1136 r = rs600_startup(rdev);
1137 if (r) {
1138 /* Somethings want wront with the accel init stop accel */
1139 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissec010f802009-09-30 22:09:06 +02001140 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001141 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02001142 radeon_ib_pool_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001143 rs600_gart_fini(rdev);
1144 radeon_irq_kms_fini(rdev);
1145 rdev->accel_working = false;
1146 }
Dave Airlie3f7dc91a2009-08-27 11:10:15 +10001147 return 0;
1148}