Marc Zyngier | fd9fc9f | 2012-12-10 11:16:40 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012,2013 - ARM Ltd |
| 3 | * Author: Marc Zyngier <marc.zyngier@arm.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #ifndef __ARM_KVM_ASM_H__ |
| 19 | #define __ARM_KVM_ASM_H__ |
| 20 | |
Marc Zyngier | 4545191 | 2013-06-26 15:16:40 +0100 | [diff] [blame] | 21 | #include <asm/virt.h> |
| 22 | |
Marc Zyngier | fd9fc9f | 2012-12-10 11:16:40 +0000 | [diff] [blame] | 23 | /* |
| 24 | * 0 is reserved as an invalid value. |
| 25 | * Order *must* be kept in sync with the hyp switch code. |
| 26 | */ |
| 27 | #define MPIDR_EL1 1 /* MultiProcessor Affinity Register */ |
| 28 | #define CSSELR_EL1 2 /* Cache Size Selection Register */ |
| 29 | #define SCTLR_EL1 3 /* System Control Register */ |
| 30 | #define ACTLR_EL1 4 /* Auxilliary Control Register */ |
| 31 | #define CPACR_EL1 5 /* Coprocessor Access Control */ |
| 32 | #define TTBR0_EL1 6 /* Translation Table Base Register 0 */ |
| 33 | #define TTBR1_EL1 7 /* Translation Table Base Register 1 */ |
| 34 | #define TCR_EL1 8 /* Translation Control Register */ |
| 35 | #define ESR_EL1 9 /* Exception Syndrome Register */ |
| 36 | #define AFSR0_EL1 10 /* Auxilary Fault Status Register 0 */ |
| 37 | #define AFSR1_EL1 11 /* Auxilary Fault Status Register 1 */ |
| 38 | #define FAR_EL1 12 /* Fault Address Register */ |
| 39 | #define MAIR_EL1 13 /* Memory Attribute Indirection Register */ |
| 40 | #define VBAR_EL1 14 /* Vector Base Address Register */ |
| 41 | #define CONTEXTIDR_EL1 15 /* Context ID Register */ |
| 42 | #define TPIDR_EL0 16 /* Thread ID, User R/W */ |
| 43 | #define TPIDRRO_EL0 17 /* Thread ID, User R/O */ |
| 44 | #define TPIDR_EL1 18 /* Thread ID, Privileged */ |
| 45 | #define AMAIR_EL1 19 /* Aux Memory Attribute Indirection Register */ |
| 46 | #define CNTKCTL_EL1 20 /* Timer Control Register (EL1) */ |
Marc Zyngier | 1bbd805 | 2013-06-07 11:02:34 +0100 | [diff] [blame] | 47 | #define PAR_EL1 21 /* Physical Address Register */ |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 48 | /* 32bit specific registers. Keep them at the end of the range */ |
Marc Zyngier | 1bbd805 | 2013-06-07 11:02:34 +0100 | [diff] [blame] | 49 | #define DACR32_EL2 22 /* Domain Access Control Register */ |
| 50 | #define IFSR32_EL2 23 /* Instruction Fault Status Register */ |
| 51 | #define FPEXC32_EL2 24 /* Floating-Point Exception Control Register */ |
| 52 | #define DBGVCR32_EL2 25 /* Debug Vector Catch Register */ |
| 53 | #define TEECR32_EL1 26 /* ThumbEE Configuration Register */ |
| 54 | #define TEEHBR32_EL1 27 /* ThumbEE Handler Base Register */ |
| 55 | #define NR_SYS_REGS 28 |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 56 | |
| 57 | /* 32bit mapping */ |
| 58 | #define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */ |
| 59 | #define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */ |
| 60 | #define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */ |
| 61 | #define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */ |
| 62 | #define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */ |
| 63 | #define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */ |
| 64 | #define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */ |
| 65 | #define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */ |
| 66 | #define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */ |
| 67 | #define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */ |
| 68 | #define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */ |
| 69 | #define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */ |
| 70 | #define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */ |
| 71 | #define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */ |
| 72 | #define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */ |
| 73 | #define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */ |
| 74 | #define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */ |
Marc Zyngier | 1bbd805 | 2013-06-07 11:02:34 +0100 | [diff] [blame] | 75 | #define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */ |
| 76 | #define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */ |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 77 | #define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */ |
| 78 | #define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */ |
| 79 | #define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */ |
| 80 | #define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */ |
| 81 | #define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */ |
| 82 | #define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */ |
| 83 | #define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */ |
Marc Zyngier | 4d44923 | 2014-01-14 18:00:55 +0000 | [diff] [blame] | 84 | #define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */ |
| 85 | #define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */ |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 86 | #define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */ |
| 87 | #define NR_CP15_REGS (NR_SYS_REGS * 2) |
Marc Zyngier | fd9fc9f | 2012-12-10 11:16:40 +0000 | [diff] [blame] | 88 | |
| 89 | #define ARM_EXCEPTION_IRQ 0 |
| 90 | #define ARM_EXCEPTION_TRAP 1 |
| 91 | |
| 92 | #ifndef __ASSEMBLY__ |
| 93 | struct kvm; |
| 94 | struct kvm_vcpu; |
| 95 | |
| 96 | extern char __kvm_hyp_init[]; |
| 97 | extern char __kvm_hyp_init_end[]; |
| 98 | |
| 99 | extern char __kvm_hyp_vector[]; |
| 100 | |
Marc Zyngier | 4545191 | 2013-06-26 15:16:40 +0100 | [diff] [blame] | 101 | #define __kvm_hyp_code_start __hyp_text_start |
| 102 | #define __kvm_hyp_code_end __hyp_text_end |
Marc Zyngier | fd9fc9f | 2012-12-10 11:16:40 +0000 | [diff] [blame] | 103 | |
| 104 | extern void __kvm_flush_vm_context(void); |
| 105 | extern void __kvm_tlb_flush_vmid_ipa(struct kvm *kvm, phys_addr_t ipa); |
| 106 | |
| 107 | extern int __kvm_vcpu_run(struct kvm_vcpu *vcpu); |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 108 | |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame^] | 109 | extern u64 __vgic_v3_get_ich_vtr_el2(void); |
| 110 | |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 111 | extern char __save_vgic_v2_state[]; |
| 112 | extern char __restore_vgic_v2_state[]; |
| 113 | |
Marc Zyngier | fd9fc9f | 2012-12-10 11:16:40 +0000 | [diff] [blame] | 114 | #endif |
| 115 | |
| 116 | #endif /* __ARM_KVM_ASM_H__ */ |