Zhi Wang | 04d348a | 2016-04-25 18:28:56 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright(c) 2011-2016 Intel Corporation. All rights reserved. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 20 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 21 | * SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Ke Yu |
| 25 | * Zhiyuan Lv <zhiyuan.lv@intel.com> |
| 26 | * |
| 27 | * Contributors: |
| 28 | * Terrence Xu <terrence.xu@intel.com> |
| 29 | * Changbin Du <changbin.du@intel.com> |
| 30 | * Bing Niu <bing.niu@intel.com> |
| 31 | * Zhi Wang <zhi.a.wang@intel.com> |
| 32 | * |
| 33 | */ |
| 34 | |
| 35 | #include "i915_drv.h" |
Zhenyu Wang | feddf6e | 2016-10-20 17:15:03 +0800 | [diff] [blame] | 36 | #include "gvt.h" |
Zhi Wang | 04d348a | 2016-04-25 18:28:56 -0400 | [diff] [blame] | 37 | |
| 38 | #define GMBUS1_TOTAL_BYTES_SHIFT 16 |
| 39 | #define GMBUS1_TOTAL_BYTES_MASK 0x1ff |
| 40 | #define gmbus1_total_byte_count(v) (((v) >> \ |
| 41 | GMBUS1_TOTAL_BYTES_SHIFT) & GMBUS1_TOTAL_BYTES_MASK) |
| 42 | #define gmbus1_slave_addr(v) (((v) & 0xff) >> 1) |
| 43 | #define gmbus1_slave_index(v) (((v) >> 8) & 0xff) |
| 44 | #define gmbus1_bus_cycle(v) (((v) >> 25) & 0x7) |
| 45 | |
| 46 | /* GMBUS0 bits definitions */ |
| 47 | #define _GMBUS_PIN_SEL_MASK (0x7) |
| 48 | |
| 49 | static unsigned char edid_get_byte(struct intel_vgpu *vgpu) |
| 50 | { |
| 51 | struct intel_vgpu_i2c_edid *edid = &vgpu->display.i2c_edid; |
| 52 | unsigned char chr = 0; |
| 53 | |
| 54 | if (edid->state == I2C_NOT_SPECIFIED || !edid->slave_selected) { |
| 55 | gvt_err("Driver tries to read EDID without proper sequence!\n"); |
| 56 | return 0; |
| 57 | } |
| 58 | if (edid->current_edid_read >= EDID_SIZE) { |
| 59 | gvt_err("edid_get_byte() exceeds the size of EDID!\n"); |
| 60 | return 0; |
| 61 | } |
| 62 | |
| 63 | if (!edid->edid_available) { |
| 64 | gvt_err("Reading EDID but EDID is not available!\n"); |
| 65 | return 0; |
| 66 | } |
| 67 | |
| 68 | if (intel_vgpu_has_monitor_on_port(vgpu, edid->port)) { |
| 69 | struct intel_vgpu_edid_data *edid_data = |
| 70 | intel_vgpu_port(vgpu, edid->port)->edid; |
| 71 | |
| 72 | chr = edid_data->edid_block[edid->current_edid_read]; |
| 73 | edid->current_edid_read++; |
| 74 | } else { |
| 75 | gvt_err("No EDID available during the reading?\n"); |
| 76 | } |
| 77 | return chr; |
| 78 | } |
| 79 | |
| 80 | static inline int get_port_from_gmbus0(u32 gmbus0) |
| 81 | { |
| 82 | int port_select = gmbus0 & _GMBUS_PIN_SEL_MASK; |
| 83 | int port = -EINVAL; |
| 84 | |
| 85 | if (port_select == 2) |
| 86 | port = PORT_E; |
| 87 | else if (port_select == 4) |
| 88 | port = PORT_C; |
| 89 | else if (port_select == 5) |
| 90 | port = PORT_B; |
| 91 | else if (port_select == 6) |
| 92 | port = PORT_D; |
| 93 | return port; |
| 94 | } |
| 95 | |
| 96 | static void reset_gmbus_controller(struct intel_vgpu *vgpu) |
| 97 | { |
| 98 | vgpu_vreg(vgpu, PCH_GMBUS2) = GMBUS_HW_RDY; |
| 99 | if (!vgpu->display.i2c_edid.edid_available) |
| 100 | vgpu_vreg(vgpu, PCH_GMBUS2) |= GMBUS_SATOER; |
| 101 | vgpu->display.i2c_edid.gmbus.phase = GMBUS_IDLE_PHASE; |
| 102 | } |
| 103 | |
| 104 | /* GMBUS0 */ |
| 105 | static int gmbus0_mmio_write(struct intel_vgpu *vgpu, |
| 106 | unsigned int offset, void *p_data, unsigned int bytes) |
| 107 | { |
| 108 | int port, pin_select; |
| 109 | |
| 110 | memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes); |
| 111 | |
| 112 | pin_select = vgpu_vreg(vgpu, offset) & _GMBUS_PIN_SEL_MASK; |
| 113 | |
| 114 | intel_vgpu_init_i2c_edid(vgpu); |
| 115 | |
| 116 | if (pin_select == 0) |
| 117 | return 0; |
| 118 | |
| 119 | port = get_port_from_gmbus0(pin_select); |
| 120 | if (WARN_ON(port < 0)) |
| 121 | return 0; |
| 122 | |
| 123 | vgpu->display.i2c_edid.state = I2C_GMBUS; |
| 124 | vgpu->display.i2c_edid.gmbus.phase = GMBUS_IDLE_PHASE; |
| 125 | |
| 126 | vgpu_vreg(vgpu, PCH_GMBUS2) &= ~GMBUS_ACTIVE; |
| 127 | vgpu_vreg(vgpu, PCH_GMBUS2) |= GMBUS_HW_RDY | GMBUS_HW_WAIT_PHASE; |
| 128 | |
| 129 | if (intel_vgpu_has_monitor_on_port(vgpu, port) && |
| 130 | !intel_vgpu_port_is_dp(vgpu, port)) { |
| 131 | vgpu->display.i2c_edid.port = port; |
| 132 | vgpu->display.i2c_edid.edid_available = true; |
| 133 | vgpu_vreg(vgpu, PCH_GMBUS2) &= ~GMBUS_SATOER; |
| 134 | } else |
| 135 | vgpu_vreg(vgpu, PCH_GMBUS2) |= GMBUS_SATOER; |
| 136 | return 0; |
| 137 | } |
| 138 | |
| 139 | static int gmbus1_mmio_write(struct intel_vgpu *vgpu, unsigned int offset, |
| 140 | void *p_data, unsigned int bytes) |
| 141 | { |
| 142 | struct intel_vgpu_i2c_edid *i2c_edid = &vgpu->display.i2c_edid; |
| 143 | u32 slave_addr; |
| 144 | u32 wvalue = *(u32 *)p_data; |
| 145 | |
| 146 | if (vgpu_vreg(vgpu, offset) & GMBUS_SW_CLR_INT) { |
| 147 | if (!(wvalue & GMBUS_SW_CLR_INT)) { |
| 148 | vgpu_vreg(vgpu, offset) &= ~GMBUS_SW_CLR_INT; |
| 149 | reset_gmbus_controller(vgpu); |
| 150 | } |
| 151 | /* |
| 152 | * TODO: "This bit is cleared to zero when an event |
| 153 | * causes the HW_RDY bit transition to occur " |
| 154 | */ |
| 155 | } else { |
| 156 | /* |
| 157 | * per bspec setting this bit can cause: |
| 158 | * 1) INT status bit cleared |
| 159 | * 2) HW_RDY bit asserted |
| 160 | */ |
| 161 | if (wvalue & GMBUS_SW_CLR_INT) { |
| 162 | vgpu_vreg(vgpu, PCH_GMBUS2) &= ~GMBUS_INT; |
| 163 | vgpu_vreg(vgpu, PCH_GMBUS2) |= GMBUS_HW_RDY; |
| 164 | } |
| 165 | |
| 166 | /* For virtualization, we suppose that HW is always ready, |
| 167 | * so GMBUS_SW_RDY should always be cleared |
| 168 | */ |
| 169 | if (wvalue & GMBUS_SW_RDY) |
| 170 | wvalue &= ~GMBUS_SW_RDY; |
| 171 | |
| 172 | i2c_edid->gmbus.total_byte_count = |
| 173 | gmbus1_total_byte_count(wvalue); |
| 174 | slave_addr = gmbus1_slave_addr(wvalue); |
| 175 | |
| 176 | /* vgpu gmbus only support EDID */ |
| 177 | if (slave_addr == EDID_ADDR) { |
| 178 | i2c_edid->slave_selected = true; |
| 179 | } else if (slave_addr != 0) { |
| 180 | gvt_dbg_dpy( |
| 181 | "vgpu%d: unsupported gmbus slave addr(0x%x)\n" |
| 182 | " gmbus operations will be ignored.\n", |
| 183 | vgpu->id, slave_addr); |
| 184 | } |
| 185 | |
| 186 | if (wvalue & GMBUS_CYCLE_INDEX) |
| 187 | i2c_edid->current_edid_read = |
| 188 | gmbus1_slave_index(wvalue); |
| 189 | |
| 190 | i2c_edid->gmbus.cycle_type = gmbus1_bus_cycle(wvalue); |
| 191 | switch (gmbus1_bus_cycle(wvalue)) { |
| 192 | case GMBUS_NOCYCLE: |
| 193 | break; |
| 194 | case GMBUS_STOP: |
| 195 | /* From spec: |
| 196 | * This can only cause a STOP to be generated |
| 197 | * if a GMBUS cycle is generated, the GMBUS is |
| 198 | * currently in a data/wait/idle phase, or it is in a |
| 199 | * WAIT phase |
| 200 | */ |
| 201 | if (gmbus1_bus_cycle(vgpu_vreg(vgpu, offset)) |
| 202 | != GMBUS_NOCYCLE) { |
| 203 | intel_vgpu_init_i2c_edid(vgpu); |
| 204 | /* After the 'stop' cycle, hw state would become |
| 205 | * 'stop phase' and then 'idle phase' after a |
| 206 | * few milliseconds. In emulation, we just set |
| 207 | * it as 'idle phase' ('stop phase' is not |
| 208 | * visible in gmbus interface) |
| 209 | */ |
| 210 | i2c_edid->gmbus.phase = GMBUS_IDLE_PHASE; |
| 211 | vgpu_vreg(vgpu, PCH_GMBUS2) &= ~GMBUS_ACTIVE; |
| 212 | } |
| 213 | break; |
| 214 | case NIDX_NS_W: |
| 215 | case IDX_NS_W: |
| 216 | case NIDX_STOP: |
| 217 | case IDX_STOP: |
| 218 | /* From hw spec the GMBUS phase |
| 219 | * transition like this: |
| 220 | * START (-->INDEX) -->DATA |
| 221 | */ |
| 222 | i2c_edid->gmbus.phase = GMBUS_DATA_PHASE; |
| 223 | vgpu_vreg(vgpu, PCH_GMBUS2) |= GMBUS_ACTIVE; |
| 224 | break; |
| 225 | default: |
| 226 | gvt_err("Unknown/reserved GMBUS cycle detected!\n"); |
| 227 | break; |
| 228 | } |
| 229 | /* |
| 230 | * From hw spec the WAIT state will be |
| 231 | * cleared: |
| 232 | * (1) in a new GMBUS cycle |
| 233 | * (2) by generating a stop |
| 234 | */ |
| 235 | vgpu_vreg(vgpu, offset) = wvalue; |
| 236 | } |
| 237 | return 0; |
| 238 | } |
| 239 | |
| 240 | static int gmbus3_mmio_write(struct intel_vgpu *vgpu, unsigned int offset, |
| 241 | void *p_data, unsigned int bytes) |
| 242 | { |
| 243 | WARN_ON(1); |
| 244 | return 0; |
| 245 | } |
| 246 | |
| 247 | static int gmbus3_mmio_read(struct intel_vgpu *vgpu, unsigned int offset, |
| 248 | void *p_data, unsigned int bytes) |
| 249 | { |
| 250 | int i; |
| 251 | unsigned char byte_data; |
| 252 | struct intel_vgpu_i2c_edid *i2c_edid = &vgpu->display.i2c_edid; |
| 253 | int byte_left = i2c_edid->gmbus.total_byte_count - |
| 254 | i2c_edid->current_edid_read; |
| 255 | int byte_count = byte_left; |
| 256 | u32 reg_data = 0; |
| 257 | |
| 258 | /* Data can only be recevied if previous settings correct */ |
| 259 | if (vgpu_vreg(vgpu, PCH_GMBUS1) & GMBUS_SLAVE_READ) { |
| 260 | if (byte_left <= 0) { |
| 261 | memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes); |
| 262 | return 0; |
| 263 | } |
| 264 | |
| 265 | if (byte_count > 4) |
| 266 | byte_count = 4; |
| 267 | for (i = 0; i < byte_count; i++) { |
| 268 | byte_data = edid_get_byte(vgpu); |
| 269 | reg_data |= (byte_data << (i << 3)); |
| 270 | } |
| 271 | |
| 272 | memcpy(&vgpu_vreg(vgpu, offset), ®_data, byte_count); |
| 273 | memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes); |
| 274 | |
| 275 | if (byte_left <= 4) { |
| 276 | switch (i2c_edid->gmbus.cycle_type) { |
| 277 | case NIDX_STOP: |
| 278 | case IDX_STOP: |
| 279 | i2c_edid->gmbus.phase = GMBUS_IDLE_PHASE; |
| 280 | break; |
| 281 | case NIDX_NS_W: |
| 282 | case IDX_NS_W: |
| 283 | default: |
| 284 | i2c_edid->gmbus.phase = GMBUS_WAIT_PHASE; |
| 285 | break; |
| 286 | } |
| 287 | intel_vgpu_init_i2c_edid(vgpu); |
| 288 | } |
| 289 | /* |
| 290 | * Read GMBUS3 during send operation, |
| 291 | * return the latest written value |
| 292 | */ |
| 293 | } else { |
| 294 | memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes); |
| 295 | gvt_err("vgpu%d: warning: gmbus3 read with nothing returned\n", |
| 296 | vgpu->id); |
| 297 | } |
| 298 | return 0; |
| 299 | } |
| 300 | |
| 301 | static int gmbus2_mmio_read(struct intel_vgpu *vgpu, unsigned int offset, |
| 302 | void *p_data, unsigned int bytes) |
| 303 | { |
| 304 | u32 value = vgpu_vreg(vgpu, offset); |
| 305 | |
| 306 | if (!(vgpu_vreg(vgpu, offset) & GMBUS_INUSE)) |
| 307 | vgpu_vreg(vgpu, offset) |= GMBUS_INUSE; |
| 308 | memcpy(p_data, (void *)&value, bytes); |
| 309 | return 0; |
| 310 | } |
| 311 | |
| 312 | static int gmbus2_mmio_write(struct intel_vgpu *vgpu, unsigned int offset, |
| 313 | void *p_data, unsigned int bytes) |
| 314 | { |
| 315 | u32 wvalue = *(u32 *)p_data; |
| 316 | |
| 317 | if (wvalue & GMBUS_INUSE) |
| 318 | vgpu_vreg(vgpu, offset) &= ~GMBUS_INUSE; |
| 319 | /* All other bits are read-only */ |
| 320 | return 0; |
| 321 | } |
| 322 | |
| 323 | /** |
| 324 | * intel_gvt_i2c_handle_gmbus_read - emulate gmbus register mmio read |
| 325 | * @vgpu: a vGPU |
| 326 | * |
| 327 | * This function is used to emulate gmbus register mmio read |
| 328 | * |
| 329 | * Returns: |
| 330 | * Zero on success, negative error code if failed. |
| 331 | * |
| 332 | */ |
| 333 | int intel_gvt_i2c_handle_gmbus_read(struct intel_vgpu *vgpu, |
| 334 | unsigned int offset, void *p_data, unsigned int bytes) |
| 335 | { |
| 336 | if (WARN_ON(bytes > 8 && (offset & (bytes - 1)))) |
| 337 | return -EINVAL; |
| 338 | |
| 339 | if (offset == i915_mmio_reg_offset(PCH_GMBUS2)) |
| 340 | return gmbus2_mmio_read(vgpu, offset, p_data, bytes); |
| 341 | else if (offset == i915_mmio_reg_offset(PCH_GMBUS3)) |
| 342 | return gmbus3_mmio_read(vgpu, offset, p_data, bytes); |
| 343 | |
| 344 | memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes); |
| 345 | return 0; |
| 346 | } |
| 347 | |
| 348 | /** |
| 349 | * intel_gvt_i2c_handle_gmbus_write - emulate gmbus register mmio write |
| 350 | * @vgpu: a vGPU |
| 351 | * |
| 352 | * This function is used to emulate gmbus register mmio write |
| 353 | * |
| 354 | * Returns: |
| 355 | * Zero on success, negative error code if failed. |
| 356 | * |
| 357 | */ |
| 358 | int intel_gvt_i2c_handle_gmbus_write(struct intel_vgpu *vgpu, |
| 359 | unsigned int offset, void *p_data, unsigned int bytes) |
| 360 | { |
| 361 | if (WARN_ON(bytes > 8 && (offset & (bytes - 1)))) |
| 362 | return -EINVAL; |
| 363 | |
| 364 | if (offset == i915_mmio_reg_offset(PCH_GMBUS0)) |
| 365 | return gmbus0_mmio_write(vgpu, offset, p_data, bytes); |
| 366 | else if (offset == i915_mmio_reg_offset(PCH_GMBUS1)) |
| 367 | return gmbus1_mmio_write(vgpu, offset, p_data, bytes); |
| 368 | else if (offset == i915_mmio_reg_offset(PCH_GMBUS2)) |
| 369 | return gmbus2_mmio_write(vgpu, offset, p_data, bytes); |
| 370 | else if (offset == i915_mmio_reg_offset(PCH_GMBUS3)) |
| 371 | return gmbus3_mmio_write(vgpu, offset, p_data, bytes); |
| 372 | |
| 373 | memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes); |
| 374 | return 0; |
| 375 | } |
| 376 | |
| 377 | enum { |
| 378 | AUX_CH_CTL = 0, |
| 379 | AUX_CH_DATA1, |
| 380 | AUX_CH_DATA2, |
| 381 | AUX_CH_DATA3, |
| 382 | AUX_CH_DATA4, |
| 383 | AUX_CH_DATA5 |
| 384 | }; |
| 385 | |
| 386 | static inline int get_aux_ch_reg(unsigned int offset) |
| 387 | { |
| 388 | int reg; |
| 389 | |
| 390 | switch (offset & 0xff) { |
| 391 | case 0x10: |
| 392 | reg = AUX_CH_CTL; |
| 393 | break; |
| 394 | case 0x14: |
| 395 | reg = AUX_CH_DATA1; |
| 396 | break; |
| 397 | case 0x18: |
| 398 | reg = AUX_CH_DATA2; |
| 399 | break; |
| 400 | case 0x1c: |
| 401 | reg = AUX_CH_DATA3; |
| 402 | break; |
| 403 | case 0x20: |
| 404 | reg = AUX_CH_DATA4; |
| 405 | break; |
| 406 | case 0x24: |
| 407 | reg = AUX_CH_DATA5; |
| 408 | break; |
| 409 | default: |
| 410 | reg = -1; |
| 411 | break; |
| 412 | } |
| 413 | return reg; |
| 414 | } |
| 415 | |
| 416 | #define AUX_CTL_MSG_LENGTH(reg) \ |
| 417 | ((reg & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >> \ |
| 418 | DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
| 419 | |
| 420 | /** |
| 421 | * intel_gvt_i2c_handle_aux_ch_write - emulate AUX channel register write |
| 422 | * @vgpu: a vGPU |
| 423 | * |
| 424 | * This function is used to emulate AUX channel register write |
| 425 | * |
| 426 | */ |
| 427 | void intel_gvt_i2c_handle_aux_ch_write(struct intel_vgpu *vgpu, |
| 428 | int port_idx, |
| 429 | unsigned int offset, |
| 430 | void *p_data) |
| 431 | { |
| 432 | struct intel_vgpu_i2c_edid *i2c_edid = &vgpu->display.i2c_edid; |
| 433 | int msg_length, ret_msg_size; |
| 434 | int msg, addr, ctrl, op; |
| 435 | u32 value = *(u32 *)p_data; |
| 436 | int aux_data_for_write = 0; |
| 437 | int reg = get_aux_ch_reg(offset); |
| 438 | |
| 439 | if (reg != AUX_CH_CTL) { |
| 440 | vgpu_vreg(vgpu, offset) = value; |
| 441 | return; |
| 442 | } |
| 443 | |
| 444 | msg_length = AUX_CTL_MSG_LENGTH(value); |
| 445 | // check the msg in DATA register. |
| 446 | msg = vgpu_vreg(vgpu, offset + 4); |
| 447 | addr = (msg >> 8) & 0xffff; |
| 448 | ctrl = (msg >> 24) & 0xff; |
| 449 | op = ctrl >> 4; |
| 450 | if (!(value & DP_AUX_CH_CTL_SEND_BUSY)) { |
| 451 | /* The ctl write to clear some states */ |
| 452 | return; |
| 453 | } |
| 454 | |
| 455 | /* Always set the wanted value for vms. */ |
| 456 | ret_msg_size = (((op & 0x1) == GVT_AUX_I2C_READ) ? 2 : 1); |
| 457 | vgpu_vreg(vgpu, offset) = |
| 458 | DP_AUX_CH_CTL_DONE | |
| 459 | ((ret_msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) & |
| 460 | DP_AUX_CH_CTL_MESSAGE_SIZE_MASK); |
| 461 | |
| 462 | if (msg_length == 3) { |
| 463 | if (!(op & GVT_AUX_I2C_MOT)) { |
| 464 | /* stop */ |
| 465 | intel_vgpu_init_i2c_edid(vgpu); |
| 466 | } else { |
| 467 | /* start or restart */ |
| 468 | i2c_edid->aux_ch.i2c_over_aux_ch = true; |
| 469 | i2c_edid->aux_ch.aux_ch_mot = true; |
| 470 | if (addr == 0) { |
| 471 | /* reset the address */ |
| 472 | intel_vgpu_init_i2c_edid(vgpu); |
| 473 | } else if (addr == EDID_ADDR) { |
| 474 | i2c_edid->state = I2C_AUX_CH; |
| 475 | i2c_edid->port = port_idx; |
| 476 | i2c_edid->slave_selected = true; |
| 477 | if (intel_vgpu_has_monitor_on_port(vgpu, |
| 478 | port_idx) && |
| 479 | intel_vgpu_port_is_dp(vgpu, port_idx)) |
| 480 | i2c_edid->edid_available = true; |
| 481 | } |
| 482 | } |
| 483 | } else if ((op & 0x1) == GVT_AUX_I2C_WRITE) { |
| 484 | /* TODO |
| 485 | * We only support EDID reading from I2C_over_AUX. And |
| 486 | * we do not expect the index mode to be used. Right now |
| 487 | * the WRITE operation is ignored. It is good enough to |
| 488 | * support the gfx driver to do EDID access. |
| 489 | */ |
| 490 | } else { |
| 491 | if (WARN_ON((op & 0x1) != GVT_AUX_I2C_READ)) |
| 492 | return; |
| 493 | if (WARN_ON(msg_length != 4)) |
| 494 | return; |
| 495 | if (i2c_edid->edid_available && i2c_edid->slave_selected) { |
| 496 | unsigned char val = edid_get_byte(vgpu); |
| 497 | |
| 498 | aux_data_for_write = (val << 16); |
| 499 | } |
| 500 | } |
| 501 | /* write the return value in AUX_CH_DATA reg which includes: |
| 502 | * ACK of I2C_WRITE |
| 503 | * returned byte if it is READ |
| 504 | */ |
| 505 | |
| 506 | aux_data_for_write |= (GVT_AUX_I2C_REPLY_ACK & 0xff) << 24; |
| 507 | vgpu_vreg(vgpu, offset + 4) = aux_data_for_write; |
| 508 | } |
| 509 | |
| 510 | /** |
| 511 | * intel_vgpu_init_i2c_edid - initialize vGPU i2c edid emulation |
| 512 | * @vgpu: a vGPU |
| 513 | * |
| 514 | * This function is used to initialize vGPU i2c edid emulation stuffs |
| 515 | * |
| 516 | */ |
| 517 | void intel_vgpu_init_i2c_edid(struct intel_vgpu *vgpu) |
| 518 | { |
| 519 | struct intel_vgpu_i2c_edid *edid = &vgpu->display.i2c_edid; |
| 520 | |
| 521 | edid->state = I2C_NOT_SPECIFIED; |
| 522 | |
| 523 | edid->port = -1; |
| 524 | edid->slave_selected = false; |
| 525 | edid->edid_available = false; |
| 526 | edid->current_edid_read = 0; |
| 527 | |
| 528 | memset(&edid->gmbus, 0, sizeof(struct intel_vgpu_i2c_gmbus)); |
| 529 | |
| 530 | edid->aux_ch.i2c_over_aux_ch = false; |
| 531 | edid->aux_ch.aux_ch_mot = false; |
| 532 | } |