Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 1 | # Put here option for CPU selection and depending optimization |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 2 | choice |
| 3 | prompt "Processor family" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 4 | default M686 if X86_32 |
| 5 | default GENERIC_CPU if X86_64 |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 6 | |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 7 | config M486 |
| 8 | bool "486" |
| 9 | depends on X86_32 |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 10 | ---help--- |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 11 | This is the processor type of your CPU. This information is |
| 12 | used for optimizing purposes. In order to compile a kernel |
| 13 | that can run on all supported x86 CPU types (albeit not |
| 14 | optimally fast), you can specify "486" here. |
| 15 | |
| 16 | Note that the 386 is no longer supported, this includes |
| 17 | AMD/Cyrix/Intel 386DX/DXL/SL/SLC/SX, Cyrix/TI 486DLC/DLC2, |
H. Peter Anvin | 11af32b | 2012-11-29 13:28:39 -0800 | [diff] [blame] | 18 | UMC 486SX-S and the NexGen Nx586. |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 19 | |
| 20 | The kernel will not necessarily run on earlier architectures than |
| 21 | the one you have chosen, e.g. a Pentium optimized kernel will run on |
| 22 | a PPro, but not necessarily on a i486. |
| 23 | |
| 24 | Here are the settings recommended for greatest speed: |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 25 | - "486" for the AMD/Cyrix/IBM/Intel 486DX/DX2/DX4 or |
| 26 | SL/SLC/SLC2/SLC3/SX/SX2 and UMC U5D or U5S. |
| 27 | - "586" for generic Pentium CPUs lacking the TSC |
| 28 | (time stamp counter) register. |
| 29 | - "Pentium-Classic" for the Intel Pentium. |
| 30 | - "Pentium-MMX" for the Intel Pentium MMX. |
| 31 | - "Pentium-Pro" for the Intel Pentium Pro. |
| 32 | - "Pentium-II" for the Intel Pentium II or pre-Coppermine Celeron. |
| 33 | - "Pentium-III" for the Intel Pentium III or Coppermine Celeron. |
| 34 | - "Pentium-4" for the Intel Pentium 4 or P4-based Celeron. |
| 35 | - "K6" for the AMD K6, K6-II and K6-III (aka K6-3D). |
| 36 | - "Athlon" for the AMD K7 family (Athlon/Duron/Thunderbird). |
| 37 | - "Crusoe" for the Transmeta Crusoe series. |
| 38 | - "Efficeon" for the Transmeta Efficeon series. |
| 39 | - "Winchip-C6" for original IDT Winchip. |
Krzysztof Helt | 69d45dd | 2008-09-28 21:28:15 +0200 | [diff] [blame] | 40 | - "Winchip-2" for IDT Winchips with 3dNow! capabilities. |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 41 | - "GeodeGX1" for Geode GX1 (Cyrix MediaGX). |
Jordan Crouse | f90b811 | 2006-01-06 00:12:14 -0800 | [diff] [blame] | 42 | - "Geode GX/LX" For AMD Geode GX and LX processors. |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 43 | - "CyrixIII/VIA C3" for VIA Cyrix III or VIA C3. |
Egry Gabor | 48a1204 | 2006-06-26 18:47:15 +0200 | [diff] [blame] | 44 | - "VIA C3-2" for VIA C3-2 "Nehemiah" (model 9 and above). |
Simon Arlott | 0949be3 | 2007-05-02 19:27:05 +0200 | [diff] [blame] | 45 | - "VIA C7" for VIA C7. |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 46 | |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 47 | If you don't know what to do, choose "486". |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 48 | |
| 49 | config M586 |
| 50 | bool "586/K5/5x86/6x86/6x86MX" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 51 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 52 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 53 | Select this for an 586 or 686 series processor such as the AMD K5, |
| 54 | the Cyrix 5x86, 6x86 and 6x86MX. This choice does not |
| 55 | assume the RDTSC (Read Time Stamp Counter) instruction. |
| 56 | |
| 57 | config M586TSC |
| 58 | bool "Pentium-Classic" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 59 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 60 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 61 | Select this for a Pentium Classic processor with the RDTSC (Read |
| 62 | Time Stamp Counter) instruction for benchmarking. |
| 63 | |
| 64 | config M586MMX |
| 65 | bool "Pentium-MMX" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 66 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 67 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 68 | Select this for a Pentium with the MMX graphics/multimedia |
| 69 | extended instructions. |
| 70 | |
| 71 | config M686 |
| 72 | bool "Pentium-Pro" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 73 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 74 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 75 | Select this for Intel Pentium Pro chips. This enables the use of |
| 76 | Pentium Pro extended instructions, and disables the init-time guard |
| 77 | against the f00f bug found in earlier Pentiums. |
| 78 | |
| 79 | config MPENTIUMII |
| 80 | bool "Pentium-II/Celeron(pre-Coppermine)" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 81 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 82 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 83 | Select this for Intel chips based on the Pentium-II and |
| 84 | pre-Coppermine Celeron core. This option enables an unaligned |
| 85 | copy optimization, compiles the kernel with optimization flags |
| 86 | tailored for the chip, and applies any applicable Pentium Pro |
| 87 | optimizations. |
| 88 | |
| 89 | config MPENTIUMIII |
| 90 | bool "Pentium-III/Celeron(Coppermine)/Pentium-III Xeon" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 91 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 92 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 93 | Select this for Intel chips based on the Pentium-III and |
| 94 | Celeron-Coppermine core. This option enables use of some |
| 95 | extended prefetch instructions in addition to the Pentium II |
| 96 | extensions. |
| 97 | |
| 98 | config MPENTIUMM |
| 99 | bool "Pentium M" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 100 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 101 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 102 | Select this for Intel Pentium M (not Pentium-4 M) |
| 103 | notebook chips. |
| 104 | |
| 105 | config MPENTIUM4 |
Andi Kleen | c55d92d | 2006-12-07 02:14:09 +0100 | [diff] [blame] | 106 | bool "Pentium-4/Celeron(P4-based)/Pentium-4 M/older Xeon" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 107 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 108 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 109 | Select this for Intel Pentium 4 chips. This includes the |
Oliver Pinter | 75e3808 | 2007-10-17 18:04:36 +0200 | [diff] [blame] | 110 | Pentium 4, Pentium D, P4-based Celeron and Xeon, and |
| 111 | Pentium-4 M (not Pentium M) chips. This option enables compile |
| 112 | flags optimized for the chip, uses the correct cache line size, and |
| 113 | applies any applicable optimizations. |
| 114 | |
| 115 | CPUIDs: F[0-6][1-A] (in /proc/cpuinfo show = cpu family : 15 ) |
| 116 | |
| 117 | Select this for: |
| 118 | Pentiums (Pentium 4, Pentium D, Celeron, Celeron D) corename: |
| 119 | -Willamette |
| 120 | -Northwood |
| 121 | -Mobile Pentium 4 |
| 122 | -Mobile Pentium 4 M |
| 123 | -Extreme Edition (Gallatin) |
| 124 | -Prescott |
| 125 | -Prescott 2M |
| 126 | -Cedar Mill |
| 127 | -Presler |
| 128 | -Smithfiled |
| 129 | Xeons (Intel Xeon, Xeon MP, Xeon LV, Xeon MV) corename: |
| 130 | -Foster |
| 131 | -Prestonia |
| 132 | -Gallatin |
| 133 | -Nocona |
| 134 | -Irwindale |
| 135 | -Cranford |
| 136 | -Potomac |
| 137 | -Paxville |
| 138 | -Dempsey |
| 139 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 140 | |
| 141 | config MK6 |
| 142 | bool "K6/K6-II/K6-III" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 143 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 144 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 145 | Select this for an AMD K6-family processor. Enables use of |
| 146 | some extended instructions, and passes appropriate optimization |
| 147 | flags to GCC. |
| 148 | |
| 149 | config MK7 |
| 150 | bool "Athlon/Duron/K7" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 151 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 152 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 153 | Select this for an AMD Athlon K7-family processor. Enables use of |
| 154 | some extended instructions, and passes appropriate optimization |
| 155 | flags to GCC. |
| 156 | |
| 157 | config MK8 |
| 158 | bool "Opteron/Athlon64/Hammer/K8" |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 159 | ---help--- |
Borislav Petkov | 36723bf | 2009-02-04 21:44:04 +0100 | [diff] [blame] | 160 | Select this for an AMD Opteron or Athlon64 Hammer-family processor. |
| 161 | Enables use of some extended instructions, and passes appropriate |
| 162 | optimization flags to GCC. |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 163 | |
| 164 | config MCRUSOE |
| 165 | bool "Crusoe" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 166 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 167 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 168 | Select this for a Transmeta Crusoe processor. Treats the processor |
| 169 | like a 586 with TSC, and sets some GCC optimization flags (like a |
| 170 | Pentium Pro with no alignment requirements). |
| 171 | |
| 172 | config MEFFICEON |
| 173 | bool "Efficeon" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 174 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 175 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 176 | Select this for a Transmeta Efficeon processor. |
| 177 | |
| 178 | config MWINCHIPC6 |
| 179 | bool "Winchip-C6" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 180 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 181 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 182 | Select this for an IDT Winchip C6 chip. Linux and GCC |
| 183 | treat this chip as a 586TSC with some extended instructions |
| 184 | and alignment requirements. |
| 185 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 186 | config MWINCHIP3D |
Krzysztof Helt | 69d45dd | 2008-09-28 21:28:15 +0200 | [diff] [blame] | 187 | bool "Winchip-2/Winchip-2A/Winchip-3" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 188 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 189 | ---help--- |
Krzysztof Helt | 69d45dd | 2008-09-28 21:28:15 +0200 | [diff] [blame] | 190 | Select this for an IDT Winchip-2, 2A or 3. Linux and GCC |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 191 | treat this chip as a 586TSC with some extended instructions |
David Sterba | 3dde6ad | 2007-05-09 07:12:20 +0200 | [diff] [blame] | 192 | and alignment requirements. Also enable out of order memory |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 193 | stores for this CPU, which can increase performance of some |
| 194 | operations. |
| 195 | |
Ian Campbell | ce9c99a | 2011-04-08 07:42:29 +0100 | [diff] [blame] | 196 | config MELAN |
| 197 | bool "AMD Elan" |
| 198 | depends on X86_32 |
| 199 | ---help--- |
| 200 | Select this for an AMD Elan processor. |
| 201 | |
| 202 | Do not use this option for K6/Athlon/Opteron processors! |
| 203 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 204 | config MGEODEGX1 |
| 205 | bool "GeodeGX1" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 206 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 207 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 208 | Select this for a Geode GX1 (Cyrix MediaGX) chip. |
| 209 | |
Jordan Crouse | f90b811 | 2006-01-06 00:12:14 -0800 | [diff] [blame] | 210 | config MGEODE_LX |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 211 | bool "Geode GX/LX" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 212 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 213 | ---help--- |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 214 | Select this for AMD Geode GX and LX processors. |
Jordan Crouse | f90b811 | 2006-01-06 00:12:14 -0800 | [diff] [blame] | 215 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 216 | config MCYRIXIII |
| 217 | bool "CyrixIII/VIA-C3" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 218 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 219 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 220 | Select this for a Cyrix III or C3 chip. Presently Linux and GCC |
| 221 | treat this chip as a generic 586. Whilst the CPU is 686 class, |
| 222 | it lacks the cmov extension which gcc assumes is present when |
| 223 | generating 686 code. |
| 224 | Note that Nehemiah (Model 9) and above will not boot with this |
| 225 | kernel due to them lacking the 3DNow! instructions used in earlier |
| 226 | incarnations of the CPU. |
| 227 | |
| 228 | config MVIAC3_2 |
| 229 | bool "VIA C3-2 (Nehemiah)" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 230 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 231 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 232 | Select this for a VIA C3 "Nehemiah". Selecting this enables usage |
| 233 | of SSE and tells gcc to treat the CPU as a 686. |
| 234 | Note, this kernel will not boot on older (pre model 9) C3s. |
| 235 | |
Simon Arlott | 0949be3 | 2007-05-02 19:27:05 +0200 | [diff] [blame] | 236 | config MVIAC7 |
| 237 | bool "VIA C7" |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 238 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 239 | ---help--- |
Simon Arlott | 0949be3 | 2007-05-02 19:27:05 +0200 | [diff] [blame] | 240 | Select this for a VIA C7. Selecting this uses the correct cache |
| 241 | shift and tells gcc to treat the CPU as a 686. |
| 242 | |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 243 | config MPSC |
| 244 | bool "Intel P4 / older Netburst based Xeon" |
| 245 | depends on X86_64 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 246 | ---help--- |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 247 | Optimize for Intel Pentium 4, Pentium D and older Nocona/Dempsey |
| 248 | Xeon CPUs with Intel 64bit which is compatible with x86-64. |
| 249 | Note that the latest Xeons (Xeon 51xx and 53xx) are not based on the |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 250 | Netburst core and shouldn't use this option. You can distinguish them |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 251 | using the cpu family field |
| 252 | in /proc/cpuinfo. Family 15 is an older Xeon, Family 6 a newer one. |
| 253 | |
| 254 | config MCORE2 |
| 255 | bool "Core 2/newer Xeon" |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 256 | ---help--- |
Borislav Petkov | 36723bf | 2009-02-04 21:44:04 +0100 | [diff] [blame] | 257 | |
| 258 | Select this for Intel Core 2 and newer Core 2 Xeons (Xeon 51xx and |
| 259 | 53xx) CPUs. You can distinguish newer from older Xeons by the CPU |
| 260 | family in /proc/cpuinfo. Newer ones have 6 and older ones 15 |
| 261 | (not a typo) |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 262 | |
Tobias Doerffel | 366d19e | 2009-08-21 23:06:23 +0200 | [diff] [blame] | 263 | config MATOM |
| 264 | bool "Intel Atom" |
| 265 | ---help--- |
| 266 | |
| 267 | Select this for the Intel Atom platform. Intel Atom CPUs have an |
| 268 | in-order pipelining architecture and thus can benefit from |
| 269 | accordingly optimized code. Use a recent GCC with specific Atom |
| 270 | support in order to fully benefit from selecting this option. |
| 271 | |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 272 | config GENERIC_CPU |
| 273 | bool "Generic-x86-64" |
| 274 | depends on X86_64 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 275 | ---help--- |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 276 | Generic x86-64 CPU. |
| 277 | Run equally well on all x86-64 CPUs. |
| 278 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 279 | endchoice |
| 280 | |
| 281 | config X86_GENERIC |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 282 | bool "Generic x86 support" |
| 283 | depends on X86_32 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 284 | ---help--- |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 285 | Instead of just including optimizations for the selected |
| 286 | x86 variant (e.g. PII, Crusoe or Athlon), include some more |
| 287 | generic optimizations as well. This will make the kernel |
| 288 | perform better on x86 CPUs other than that selected. |
| 289 | |
| 290 | This is really intended for distributors who need more |
| 291 | generic optimizations. |
| 292 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 293 | # |
| 294 | # Define implied options from the CPU selection here |
Jan Beulich | 350f8f5 | 2009-11-13 11:54:40 +0000 | [diff] [blame] | 295 | config X86_INTERNODE_CACHE_SHIFT |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 296 | int |
Jan Beulich | 350f8f5 | 2009-11-13 11:54:40 +0000 | [diff] [blame] | 297 | default "12" if X86_VSMP |
Jan Beulich | 350f8f5 | 2009-11-13 11:54:40 +0000 | [diff] [blame] | 298 | default X86_L1_CACHE_SHIFT |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 299 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 300 | config X86_L1_CACHE_SHIFT |
| 301 | int |
Ingo Molnar | 0a2a18b7 | 2009-01-12 23:37:16 +0100 | [diff] [blame] | 302 | default "7" if MPENTIUM4 || MPSC |
Jan Beulich | 350f8f5 | 2009-11-13 11:54:40 +0000 | [diff] [blame] | 303 | default "6" if MK7 || MK8 || MPENTIUMM || MCORE2 || MATOM || MVIAC7 || X86_GENERIC || GENERIC_CPU |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 304 | default "4" if MELAN || M486 || MGEODEGX1 |
Krzysztof Helt | 69d45dd | 2008-09-28 21:28:15 +0200 | [diff] [blame] | 305 | default "5" if MWINCHIP3D || MWINCHIPC6 || MCRUSOE || MEFFICEON || MCYRIXIII || MK6 || MPENTIUMIII || MPENTIUMII || M686 || M586MMX || M586TSC || M586 || MVIAC3_2 || MGEODE_LX |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 306 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 307 | config X86_PPRO_FENCE |
Nick Piggin | fb0328e | 2008-01-30 13:32:31 +0100 | [diff] [blame] | 308 | bool "PentiumPro memory ordering errata workaround" |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 309 | depends on M686 || M586MMX || M586TSC || M586 || M486 || MGEODEGX1 |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 310 | ---help--- |
Borislav Petkov | 36723bf | 2009-02-04 21:44:04 +0100 | [diff] [blame] | 311 | Old PentiumPro multiprocessor systems had errata that could cause |
| 312 | memory operations to violate the x86 ordering standard in rare cases. |
| 313 | Enabling this option will attempt to work around some (but not all) |
Lucas De Marchi | 0d2eb44 | 2011-03-17 16:24:16 -0300 | [diff] [blame] | 314 | occurrences of this problem, at the cost of much heavier spinlock and |
Borislav Petkov | 36723bf | 2009-02-04 21:44:04 +0100 | [diff] [blame] | 315 | memory barrier operations. |
Nick Piggin | fb0328e | 2008-01-30 13:32:31 +0100 | [diff] [blame] | 316 | |
Borislav Petkov | 36723bf | 2009-02-04 21:44:04 +0100 | [diff] [blame] | 317 | If unsure, say n here. Even distro kernels should think twice before |
| 318 | enabling this: there are few systems, and an unlikely bug. |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 319 | |
| 320 | config X86_F00F_BUG |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 321 | def_bool y |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 322 | depends on M586MMX || M586TSC || M586 || M486 |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 323 | |
Brian Gerst | 40d2e76 | 2010-03-21 09:00:43 -0400 | [diff] [blame] | 324 | config X86_INVD_BUG |
| 325 | def_bool y |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 326 | depends on M486 |
Brian Gerst | 40d2e76 | 2010-03-21 09:00:43 -0400 | [diff] [blame] | 327 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 328 | config X86_ALIGNMENT_16 |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 329 | def_bool y |
Ian Campbell | ce9c99a | 2011-04-08 07:42:29 +0100 | [diff] [blame] | 330 | depends on MWINCHIP3D || MWINCHIPC6 || MCYRIXIII || MELAN || MK6 || M586MMX || M586TSC || M586 || M486 || MVIAC3_2 || MGEODEGX1 |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 331 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 332 | config X86_INTEL_USERCOPY |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 333 | def_bool y |
Andi Kleen | c55d92d | 2006-12-07 02:14:09 +0100 | [diff] [blame] | 334 | depends on MPENTIUM4 || MPENTIUMM || MPENTIUMIII || MPENTIUMII || M586MMX || X86_GENERIC || MK8 || MK7 || MEFFICEON || MCORE2 |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 335 | |
| 336 | config X86_USE_PPRO_CHECKSUM |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 337 | def_bool y |
Jon Nettleton | 1eda75c | 2011-03-16 15:32:47 +0000 | [diff] [blame] | 338 | depends on MWINCHIP3D || MWINCHIPC6 || MCYRIXIII || MK7 || MK6 || MPENTIUM4 || MPENTIUMM || MPENTIUMIII || MPENTIUMII || M686 || MK8 || MVIAC3_2 || MVIAC7 || MEFFICEON || MGEODE_LX || MCORE2 || MATOM |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 339 | |
| 340 | config X86_USE_3DNOW |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 341 | def_bool y |
Paolo 'Blaisorblade' Giarrusso | 1b4ad24 | 2006-10-11 01:21:35 -0700 | [diff] [blame] | 342 | depends on (MCYRIXIII || MK7 || MGEODE_LX) && !UML |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 343 | |
| 344 | config X86_OOSTORE |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 345 | def_bool y |
Krzysztof Helt | 69d45dd | 2008-09-28 21:28:15 +0200 | [diff] [blame] | 346 | depends on (MWINCHIP3D || MWINCHIPC6) && MTRR |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 347 | |
H. Peter Anvin | 959b3be | 2008-02-14 14:56:45 -0800 | [diff] [blame] | 348 | # |
| 349 | # P6_NOPs are a relatively minor optimization that require a family >= |
| 350 | # 6 processor, except that it is broken on certain VIA chips. |
| 351 | # Furthermore, AMD chips prefer a totally different sequence of NOPs |
Linus Torvalds | 14469a8 | 2008-09-05 09:30:14 -0700 | [diff] [blame] | 352 | # (which work on all CPUs). In addition, it looks like Virtual PC |
| 353 | # does not understand them. |
| 354 | # |
| 355 | # As a result, disallow these if we're not compiling for X86_64 (these |
| 356 | # NOPs do work on all x86-64 capable chips); the list of processors in |
| 357 | # the right-hand clause are the cores that benefit from this optimization. |
H. Peter Anvin | 959b3be | 2008-02-14 14:56:45 -0800 | [diff] [blame] | 358 | # |
H. Peter Anvin | 7343b3b | 2008-02-14 14:52:05 -0800 | [diff] [blame] | 359 | config X86_P6_NOP |
| 360 | def_bool y |
Linus Torvalds | 14469a8 | 2008-09-05 09:30:14 -0700 | [diff] [blame] | 361 | depends on X86_64 |
| 362 | depends on (MCORE2 || MPENTIUM4 || MPSC) |
H. Peter Anvin | 7343b3b | 2008-02-14 14:52:05 -0800 | [diff] [blame] | 363 | |
Paolo 'Blaisorblade' Giarrusso | 96d55b8 | 2005-10-30 15:00:07 -0800 | [diff] [blame] | 364 | config X86_TSC |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 365 | def_bool y |
H. Peter Anvin | b5660ba | 2014-02-25 12:14:06 -0800 | [diff] [blame^] | 366 | depends on (MWINCHIP3D || MCRUSOE || MEFFICEON || MCYRIXIII || MK7 || MK6 || MPENTIUM4 || MPENTIUMM || MPENTIUMIII || MPENTIUMII || M686 || M586MMX || M586TSC || MK8 || MVIAC3_2 || MVIAC7 || MGEODEGX1 || MGEODE_LX || MCORE2 || MATOM) || X86_64 |
Andi Kleen | c7f81c9 | 2007-05-02 19:27:20 +0200 | [diff] [blame] | 367 | |
Jan Beulich | f8096f9 | 2008-04-22 16:27:29 +0100 | [diff] [blame] | 368 | config X86_CMPXCHG64 |
| 369 | def_bool y |
Rusty Russell | db677ff | 2010-01-05 12:48:49 +1030 | [diff] [blame] | 370 | depends on X86_PAE || X86_64 || MCORE2 || MPENTIUM4 || MPENTIUMM || MPENTIUMIII || MPENTIUMII || M686 || MATOM |
Jan Beulich | f8096f9 | 2008-04-22 16:27:29 +0100 | [diff] [blame] | 371 | |
Andi Kleen | c7f81c9 | 2007-05-02 19:27:20 +0200 | [diff] [blame] | 372 | # this should be set for all -march=.. options where the compiler |
| 373 | # generates cmov. |
| 374 | config X86_CMOV |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 375 | def_bool y |
Matteo Croce | 98059e3 | 2009-10-01 17:11:10 +0200 | [diff] [blame] | 376 | depends on (MK8 || MK7 || MCORE2 || MPENTIUM4 || MPENTIUMM || MPENTIUMIII || MPENTIUMII || M686 || MVIAC3_2 || MVIAC7 || MCRUSOE || MEFFICEON || X86_64 || MATOM || MGEODE_LX) |
Andi Kleen | c7f81c9 | 2007-05-02 19:27:20 +0200 | [diff] [blame] | 377 | |
H. Peter Anvin | de32e04 | 2007-07-11 12:18:30 -0700 | [diff] [blame] | 378 | config X86_MINIMUM_CPU_FAMILY |
Andi Kleen | c7f81c9 | 2007-05-02 19:27:20 +0200 | [diff] [blame] | 379 | int |
Sam Ravnborg | 1032c0b | 2007-11-06 21:35:08 +0100 | [diff] [blame] | 380 | default "64" if X86_64 |
H. Peter Anvin | 7343b3b | 2008-02-14 14:52:05 -0800 | [diff] [blame] | 381 | default "6" if X86_32 && X86_P6_NOP |
Linus Torvalds | 982d007 | 2009-09-30 17:57:27 -0700 | [diff] [blame] | 382 | default "5" if X86_32 && X86_CMPXCHG64 |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 383 | default "4" |
Andi Kleen | c7f81c9 | 2007-05-02 19:27:20 +0200 | [diff] [blame] | 384 | |
Roland McGrath | 0a049bb | 2008-01-30 13:30:54 +0100 | [diff] [blame] | 385 | config X86_DEBUGCTLMSR |
Harvey Harrison | 96daa8c | 2008-01-30 13:31:03 +0100 | [diff] [blame] | 386 | def_bool y |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 387 | depends on !(MK6 || MWINCHIPC6 || MWINCHIP3D || MCYRIXIII || M586MMX || M586TSC || M586 || M486) && !UML |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 388 | |
| 389 | menuconfig PROCESSOR_SELECT |
David Rientjes | 6a108a1 | 2011-01-20 14:44:16 -0800 | [diff] [blame] | 390 | bool "Supported processor vendors" if EXPERT |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 391 | ---help--- |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 392 | This lets you choose what x86 vendor support code your kernel |
| 393 | will include. |
| 394 | |
Yinghai Lu | 879d792 | 2008-09-09 16:40:37 -0700 | [diff] [blame] | 395 | config CPU_SUP_INTEL |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 396 | default y |
| 397 | bool "Support Intel processors" if PROCESSOR_SELECT |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 398 | ---help--- |
Ingo Molnar | b7b3a42 | 2008-10-12 15:36:24 +0200 | [diff] [blame] | 399 | This enables detection, tunings and quirks for Intel processors |
| 400 | |
| 401 | You need this enabled if you want your kernel to run on an |
| 402 | Intel CPU. Disabling this option on other types of CPUs |
| 403 | makes the kernel a tiny bit smaller. Disabling it on an Intel |
| 404 | CPU might render the kernel unbootable. |
| 405 | |
| 406 | If unsure, say N. |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 407 | |
| 408 | config CPU_SUP_CYRIX_32 |
| 409 | default y |
| 410 | bool "Support Cyrix processors" if PROCESSOR_SELECT |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 411 | depends on M486 || M586 || M586TSC || M586MMX || (EXPERT && !64BIT) |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 412 | ---help--- |
Ingo Molnar | b7b3a42 | 2008-10-12 15:36:24 +0200 | [diff] [blame] | 413 | This enables detection, tunings and quirks for Cyrix processors |
| 414 | |
| 415 | You need this enabled if you want your kernel to run on a |
| 416 | Cyrix CPU. Disabling this option on other types of CPUs |
| 417 | makes the kernel a tiny bit smaller. Disabling it on a Cyrix |
| 418 | CPU might render the kernel unbootable. |
| 419 | |
| 420 | If unsure, say N. |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 421 | |
Yinghai Lu | ff73152 | 2008-09-07 17:58:56 -0700 | [diff] [blame] | 422 | config CPU_SUP_AMD |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 423 | default y |
| 424 | bool "Support AMD processors" if PROCESSOR_SELECT |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 425 | ---help--- |
Ingo Molnar | b7b3a42 | 2008-10-12 15:36:24 +0200 | [diff] [blame] | 426 | This enables detection, tunings and quirks for AMD processors |
| 427 | |
| 428 | You need this enabled if you want your kernel to run on an |
| 429 | AMD CPU. Disabling this option on other types of CPUs |
| 430 | makes the kernel a tiny bit smaller. Disabling it on an AMD |
| 431 | CPU might render the kernel unbootable. |
| 432 | |
| 433 | If unsure, say N. |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 434 | |
Sebastian Andrzej Siewior | 48f4c48 | 2009-03-14 12:24:02 +0100 | [diff] [blame] | 435 | config CPU_SUP_CENTAUR |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 436 | default y |
| 437 | bool "Support Centaur processors" if PROCESSOR_SELECT |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 438 | ---help--- |
Ingo Molnar | b7b3a42 | 2008-10-12 15:36:24 +0200 | [diff] [blame] | 439 | This enables detection, tunings and quirks for Centaur processors |
| 440 | |
| 441 | You need this enabled if you want your kernel to run on a |
| 442 | Centaur CPU. Disabling this option on other types of CPUs |
| 443 | makes the kernel a tiny bit smaller. Disabling it on a Centaur |
| 444 | CPU might render the kernel unbootable. |
| 445 | |
| 446 | If unsure, say N. |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 447 | |
| 448 | config CPU_SUP_TRANSMETA_32 |
| 449 | default y |
| 450 | bool "Support Transmeta processors" if PROCESSOR_SELECT |
| 451 | depends on !64BIT |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 452 | ---help--- |
Ingo Molnar | b7b3a42 | 2008-10-12 15:36:24 +0200 | [diff] [blame] | 453 | This enables detection, tunings and quirks for Transmeta processors |
| 454 | |
| 455 | You need this enabled if you want your kernel to run on a |
| 456 | Transmeta CPU. Disabling this option on other types of CPUs |
| 457 | makes the kernel a tiny bit smaller. Disabling it on a Transmeta |
| 458 | CPU might render the kernel unbootable. |
| 459 | |
| 460 | If unsure, say N. |
Thomas Petazzoni | 8d02c21 | 2008-08-05 11:45:19 +0200 | [diff] [blame] | 461 | |
| 462 | config CPU_SUP_UMC_32 |
| 463 | default y |
| 464 | bool "Support UMC processors" if PROCESSOR_SELECT |
H. Peter Anvin | eb068e7 | 2012-11-28 11:50:23 -0800 | [diff] [blame] | 465 | depends on M486 || (EXPERT && !64BIT) |
Ingo Molnar | 8f9ca47 | 2009-02-05 16:21:53 +0100 | [diff] [blame] | 466 | ---help--- |
Ingo Molnar | b7b3a42 | 2008-10-12 15:36:24 +0200 | [diff] [blame] | 467 | This enables detection, tunings and quirks for UMC processors |
| 468 | |
| 469 | You need this enabled if you want your kernel to run on a |
| 470 | UMC CPU. Disabling this option on other types of CPUs |
| 471 | makes the kernel a tiny bit smaller. Disabling it on a UMC |
| 472 | CPU might render the kernel unbootable. |
| 473 | |
| 474 | If unsure, say N. |