blob: 31fe78aa207fc175bf36bff01b3138757b0d2e14 [file] [log] [blame]
Kenneth Westfieldc5c86352015-03-03 16:21:55 -08001/*
2 * Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * lpass-platform.c -- ALSA SoC platform driver for QTi LPASS
14 */
15
Kenneth Westfieldc5c86352015-03-03 16:21:55 -080016#include <linux/dma-mapping.h>
Kenneth Westfieldc5c86352015-03-03 16:21:55 -080017#include <linux/export.h>
18#include <linux/kernel.h>
19#include <linux/module.h>
Kenneth Westfieldc5c86352015-03-03 16:21:55 -080020#include <linux/platform_device.h>
Kenneth Westfieldc5c86352015-03-03 16:21:55 -080021#include <sound/pcm_params.h>
22#include <linux/regmap.h>
23#include <sound/soc.h>
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +010024#include "lpass-lpaif-reg.h"
Kenneth Westfieldc5c86352015-03-03 16:21:55 -080025#include "lpass.h"
26
Kuninori Morimoto121de3b2018-01-29 02:48:52 +000027#define DRV_NAME "lpass-platform"
28
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +010029struct lpass_pcm_data {
Srinivas Kandagatla4314f922016-10-31 11:25:44 +000030 int dma_ch;
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +010031 int i2s_port;
32};
33
Kenneth Westfieldc5c86352015-03-03 16:21:55 -080034#define LPASS_PLATFORM_BUFFER_SIZE (16 * 1024)
35#define LPASS_PLATFORM_PERIODS 2
36
Bhumika Goyal193e25e2017-08-17 15:46:12 +053037static const struct snd_pcm_hardware lpass_platform_pcm_hardware = {
Kenneth Westfieldc5c86352015-03-03 16:21:55 -080038 .info = SNDRV_PCM_INFO_MMAP |
39 SNDRV_PCM_INFO_MMAP_VALID |
40 SNDRV_PCM_INFO_INTERLEAVED |
41 SNDRV_PCM_INFO_PAUSE |
42 SNDRV_PCM_INFO_RESUME,
43 .formats = SNDRV_PCM_FMTBIT_S16 |
44 SNDRV_PCM_FMTBIT_S24 |
45 SNDRV_PCM_FMTBIT_S32,
46 .rates = SNDRV_PCM_RATE_8000_192000,
47 .rate_min = 8000,
48 .rate_max = 192000,
49 .channels_min = 1,
50 .channels_max = 8,
51 .buffer_bytes_max = LPASS_PLATFORM_BUFFER_SIZE,
52 .period_bytes_max = LPASS_PLATFORM_BUFFER_SIZE /
53 LPASS_PLATFORM_PERIODS,
54 .period_bytes_min = LPASS_PLATFORM_BUFFER_SIZE /
55 LPASS_PLATFORM_PERIODS,
56 .periods_min = LPASS_PLATFORM_PERIODS,
57 .periods_max = LPASS_PLATFORM_PERIODS,
58 .fifo_size = 0,
59};
60
61static int lpass_platform_pcmops_open(struct snd_pcm_substream *substream)
62{
63 struct snd_pcm_runtime *runtime = substream->runtime;
64 struct snd_soc_pcm_runtime *soc_runtime = substream->private_data;
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +000065 struct snd_soc_dai *cpu_dai = soc_runtime->cpu_dai;
Kuninori Morimoto121de3b2018-01-29 02:48:52 +000066 struct snd_soc_component *component = snd_soc_rtdcom_lookup(soc_runtime, DRV_NAME);
67 struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +000068 struct lpass_variant *v = drvdata->variant;
69 int ret, dma_ch, dir = substream->stream;
70 struct lpass_pcm_data *data;
71
72 data = devm_kzalloc(soc_runtime->dev, sizeof(*data), GFP_KERNEL);
73 if (!data)
74 return -ENOMEM;
75
76 data->i2s_port = cpu_dai->driver->id;
77 runtime->private_data = data;
78
79 if (v->alloc_dma_channel)
80 dma_ch = v->alloc_dma_channel(drvdata, dir);
Arnd Bergmann3b89e4b2016-11-08 14:38:52 +010081 else
82 dma_ch = 0;
83
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +000084 if (dma_ch < 0)
85 return dma_ch;
86
87 drvdata->substream[dma_ch] = substream;
88
89 ret = regmap_write(drvdata->lpaif_map,
90 LPAIF_DMACTL_REG(v, dma_ch, dir), 0);
91 if (ret) {
92 dev_err(soc_runtime->dev,
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -080093 "error writing to rdmactl reg: %d\n", ret);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +000094 return ret;
95 }
96
Srinivas Kandagatla4314f922016-10-31 11:25:44 +000097 data->dma_ch = dma_ch;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -080098
99 snd_soc_set_runtime_hwparams(substream, &lpass_platform_pcm_hardware);
100
101 runtime->dma_bytes = lpass_platform_pcm_hardware.buffer_bytes_max;
102
103 ret = snd_pcm_hw_constraint_integer(runtime,
104 SNDRV_PCM_HW_PARAM_PERIODS);
105 if (ret < 0) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800106 dev_err(soc_runtime->dev, "setting constraints failed: %d\n",
107 ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800108 return -EINVAL;
109 }
110
111 snd_pcm_set_runtime_buffer(substream, &substream->dma_buffer);
112
113 return 0;
114}
115
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000116static int lpass_platform_pcmops_close(struct snd_pcm_substream *substream)
117{
118 struct snd_pcm_runtime *runtime = substream->runtime;
119 struct snd_soc_pcm_runtime *soc_runtime = substream->private_data;
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000120 struct snd_soc_component *component = snd_soc_rtdcom_lookup(soc_runtime, DRV_NAME);
121 struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000122 struct lpass_variant *v = drvdata->variant;
123 struct lpass_pcm_data *data;
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000124
125 data = runtime->private_data;
Srinivas Kandagatla4314f922016-10-31 11:25:44 +0000126 drvdata->substream[data->dma_ch] = NULL;
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000127 if (v->free_dma_channel)
Srinivas Kandagatla4314f922016-10-31 11:25:44 +0000128 v->free_dma_channel(drvdata, data->dma_ch);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000129
130 return 0;
131}
132
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800133static int lpass_platform_pcmops_hw_params(struct snd_pcm_substream *substream,
134 struct snd_pcm_hw_params *params)
135{
136 struct snd_soc_pcm_runtime *soc_runtime = substream->private_data;
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000137 struct snd_soc_component *component = snd_soc_rtdcom_lookup(soc_runtime, DRV_NAME);
138 struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000139 struct snd_pcm_runtime *rt = substream->runtime;
140 struct lpass_pcm_data *pcm_data = rt->private_data;
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100141 struct lpass_variant *v = drvdata->variant;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800142 snd_pcm_format_t format = params_format(params);
143 unsigned int channels = params_channels(params);
144 unsigned int regval;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000145 int ch, dir = substream->stream;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800146 int bitwidth;
Srinivas Kandagatlaec5b8282016-02-11 12:17:30 +0000147 int ret, dma_port = pcm_data->i2s_port + v->dmactl_audif_start;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800148
Srinivas Kandagatla4314f922016-10-31 11:25:44 +0000149 ch = pcm_data->dma_ch;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000150
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800151 bitwidth = snd_pcm_format_width(format);
152 if (bitwidth < 0) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800153 dev_err(soc_runtime->dev, "invalid bit width given: %d\n",
154 bitwidth);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800155 return bitwidth;
156 }
157
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000158 regval = LPAIF_DMACTL_BURSTEN_INCR4 |
159 LPAIF_DMACTL_AUDINTF(dma_port) |
160 LPAIF_DMACTL_FIFOWM_8;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800161
162 switch (bitwidth) {
163 case 16:
164 switch (channels) {
165 case 1:
166 case 2:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000167 regval |= LPAIF_DMACTL_WPSCNT_ONE;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800168 break;
169 case 4:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000170 regval |= LPAIF_DMACTL_WPSCNT_TWO;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800171 break;
172 case 6:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000173 regval |= LPAIF_DMACTL_WPSCNT_THREE;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800174 break;
175 case 8:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000176 regval |= LPAIF_DMACTL_WPSCNT_FOUR;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800177 break;
178 default:
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800179 dev_err(soc_runtime->dev,
180 "invalid PCM config given: bw=%d, ch=%u\n",
181 bitwidth, channels);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800182 return -EINVAL;
183 }
184 break;
185 case 24:
186 case 32:
187 switch (channels) {
188 case 1:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000189 regval |= LPAIF_DMACTL_WPSCNT_ONE;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800190 break;
191 case 2:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000192 regval |= LPAIF_DMACTL_WPSCNT_TWO;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800193 break;
194 case 4:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000195 regval |= LPAIF_DMACTL_WPSCNT_FOUR;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800196 break;
197 case 6:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000198 regval |= LPAIF_DMACTL_WPSCNT_SIX;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800199 break;
200 case 8:
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000201 regval |= LPAIF_DMACTL_WPSCNT_EIGHT;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800202 break;
203 default:
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800204 dev_err(soc_runtime->dev,
205 "invalid PCM config given: bw=%d, ch=%u\n",
206 bitwidth, channels);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800207 return -EINVAL;
208 }
209 break;
210 default:
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800211 dev_err(soc_runtime->dev, "invalid PCM config given: bw=%d, ch=%u\n",
212 bitwidth, channels);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800213 return -EINVAL;
214 }
215
216 ret = regmap_write(drvdata->lpaif_map,
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000217 LPAIF_DMACTL_REG(v, ch, dir), regval);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800218 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800219 dev_err(soc_runtime->dev, "error writing to rdmactl reg: %d\n",
220 ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800221 return ret;
222 }
223
224 return 0;
225}
226
227static int lpass_platform_pcmops_hw_free(struct snd_pcm_substream *substream)
228{
229 struct snd_soc_pcm_runtime *soc_runtime = substream->private_data;
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000230 struct snd_soc_component *component = snd_soc_rtdcom_lookup(soc_runtime, DRV_NAME);
231 struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000232 struct snd_pcm_runtime *rt = substream->runtime;
233 struct lpass_pcm_data *pcm_data = rt->private_data;
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100234 struct lpass_variant *v = drvdata->variant;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000235 unsigned int reg;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800236 int ret;
237
Srinivas Kandagatla4314f922016-10-31 11:25:44 +0000238 reg = LPAIF_DMACTL_REG(v, pcm_data->dma_ch, substream->stream);
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000239 ret = regmap_write(drvdata->lpaif_map, reg, 0);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800240 if (ret)
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800241 dev_err(soc_runtime->dev, "error writing to rdmactl reg: %d\n",
242 ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800243
244 return ret;
245}
246
247static int lpass_platform_pcmops_prepare(struct snd_pcm_substream *substream)
248{
249 struct snd_pcm_runtime *runtime = substream->runtime;
250 struct snd_soc_pcm_runtime *soc_runtime = substream->private_data;
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000251 struct snd_soc_component *component = snd_soc_rtdcom_lookup(soc_runtime, DRV_NAME);
252 struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000253 struct snd_pcm_runtime *rt = substream->runtime;
254 struct lpass_pcm_data *pcm_data = rt->private_data;
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100255 struct lpass_variant *v = drvdata->variant;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000256 int ret, ch, dir = substream->stream;
257
Srinivas Kandagatla4314f922016-10-31 11:25:44 +0000258 ch = pcm_data->dma_ch;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800259
260 ret = regmap_write(drvdata->lpaif_map,
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000261 LPAIF_DMABASE_REG(v, ch, dir),
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800262 runtime->dma_addr);
263 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800264 dev_err(soc_runtime->dev, "error writing to rdmabase reg: %d\n",
265 ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800266 return ret;
267 }
268
269 ret = regmap_write(drvdata->lpaif_map,
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000270 LPAIF_DMABUFF_REG(v, ch, dir),
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800271 (snd_pcm_lib_buffer_bytes(substream) >> 2) - 1);
272 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800273 dev_err(soc_runtime->dev, "error writing to rdmabuff reg: %d\n",
274 ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800275 return ret;
276 }
277
278 ret = regmap_write(drvdata->lpaif_map,
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000279 LPAIF_DMAPER_REG(v, ch, dir),
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800280 (snd_pcm_lib_period_bytes(substream) >> 2) - 1);
281 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800282 dev_err(soc_runtime->dev, "error writing to rdmaper reg: %d\n",
283 ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800284 return ret;
285 }
286
287 ret = regmap_update_bits(drvdata->lpaif_map,
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000288 LPAIF_DMACTL_REG(v, ch, dir),
289 LPAIF_DMACTL_ENABLE_MASK, LPAIF_DMACTL_ENABLE_ON);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800290 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800291 dev_err(soc_runtime->dev, "error writing to rdmactl reg: %d\n",
292 ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800293 return ret;
294 }
295
296 return 0;
297}
298
299static int lpass_platform_pcmops_trigger(struct snd_pcm_substream *substream,
300 int cmd)
301{
302 struct snd_soc_pcm_runtime *soc_runtime = substream->private_data;
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000303 struct snd_soc_component *component = snd_soc_rtdcom_lookup(soc_runtime, DRV_NAME);
304 struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000305 struct snd_pcm_runtime *rt = substream->runtime;
306 struct lpass_pcm_data *pcm_data = rt->private_data;
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100307 struct lpass_variant *v = drvdata->variant;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000308 int ret, ch, dir = substream->stream;
309
Srinivas Kandagatla4314f922016-10-31 11:25:44 +0000310 ch = pcm_data->dma_ch;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800311
312 switch (cmd) {
313 case SNDRV_PCM_TRIGGER_START:
314 case SNDRV_PCM_TRIGGER_RESUME:
315 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
316 /* clear status before enabling interrupts */
317 ret = regmap_write(drvdata->lpaif_map,
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100318 LPAIF_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST),
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100319 LPAIF_IRQ_ALL(ch));
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800320 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800321 dev_err(soc_runtime->dev,
322 "error writing to irqclear reg: %d\n", ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800323 return ret;
324 }
325
326 ret = regmap_update_bits(drvdata->lpaif_map,
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100327 LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST),
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100328 LPAIF_IRQ_ALL(ch),
329 LPAIF_IRQ_ALL(ch));
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800330 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800331 dev_err(soc_runtime->dev,
332 "error writing to irqen reg: %d\n", ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800333 return ret;
334 }
335
336 ret = regmap_update_bits(drvdata->lpaif_map,
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000337 LPAIF_DMACTL_REG(v, ch, dir),
338 LPAIF_DMACTL_ENABLE_MASK,
339 LPAIF_DMACTL_ENABLE_ON);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800340 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800341 dev_err(soc_runtime->dev,
342 "error writing to rdmactl reg: %d\n", ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800343 return ret;
344 }
345 break;
346 case SNDRV_PCM_TRIGGER_STOP:
347 case SNDRV_PCM_TRIGGER_SUSPEND:
348 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
349 ret = regmap_update_bits(drvdata->lpaif_map,
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000350 LPAIF_DMACTL_REG(v, ch, dir),
351 LPAIF_DMACTL_ENABLE_MASK,
352 LPAIF_DMACTL_ENABLE_OFF);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800353 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800354 dev_err(soc_runtime->dev,
355 "error writing to rdmactl reg: %d\n", ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800356 return ret;
357 }
358
359 ret = regmap_update_bits(drvdata->lpaif_map,
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100360 LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST),
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100361 LPAIF_IRQ_ALL(ch), 0);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800362 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800363 dev_err(soc_runtime->dev,
364 "error writing to irqen reg: %d\n", ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800365 return ret;
366 }
367 break;
368 }
369
370 return 0;
371}
372
373static snd_pcm_uframes_t lpass_platform_pcmops_pointer(
374 struct snd_pcm_substream *substream)
375{
376 struct snd_soc_pcm_runtime *soc_runtime = substream->private_data;
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000377 struct snd_soc_component *component = snd_soc_rtdcom_lookup(soc_runtime, DRV_NAME);
378 struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000379 struct snd_pcm_runtime *rt = substream->runtime;
380 struct lpass_pcm_data *pcm_data = rt->private_data;
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100381 struct lpass_variant *v = drvdata->variant;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800382 unsigned int base_addr, curr_addr;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000383 int ret, ch, dir = substream->stream;
384
Srinivas Kandagatla4314f922016-10-31 11:25:44 +0000385 ch = pcm_data->dma_ch;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800386
387 ret = regmap_read(drvdata->lpaif_map,
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000388 LPAIF_DMABASE_REG(v, ch, dir), &base_addr);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800389 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800390 dev_err(soc_runtime->dev,
391 "error reading from rdmabase reg: %d\n", ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800392 return ret;
393 }
394
395 ret = regmap_read(drvdata->lpaif_map,
Srinivas Kandagatlaec9e0ec2016-02-11 12:18:20 +0000396 LPAIF_DMACURR_REG(v, ch, dir), &curr_addr);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800397 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800398 dev_err(soc_runtime->dev,
399 "error reading from rdmacurr reg: %d\n", ret);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800400 return ret;
401 }
402
403 return bytes_to_frames(substream->runtime, curr_addr - base_addr);
404}
405
406static int lpass_platform_pcmops_mmap(struct snd_pcm_substream *substream,
407 struct vm_area_struct *vma)
408{
409 struct snd_pcm_runtime *runtime = substream->runtime;
410
411 return dma_mmap_coherent(substream->pcm->card->dev, vma,
412 runtime->dma_area, runtime->dma_addr,
413 runtime->dma_bytes);
414}
415
Julia Lawall115c7252016-09-08 02:35:23 +0200416static const struct snd_pcm_ops lpass_platform_pcm_ops = {
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800417 .open = lpass_platform_pcmops_open,
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000418 .close = lpass_platform_pcmops_close,
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800419 .ioctl = snd_pcm_lib_ioctl,
420 .hw_params = lpass_platform_pcmops_hw_params,
421 .hw_free = lpass_platform_pcmops_hw_free,
422 .prepare = lpass_platform_pcmops_prepare,
423 .trigger = lpass_platform_pcmops_trigger,
424 .pointer = lpass_platform_pcmops_pointer,
425 .mmap = lpass_platform_pcmops_mmap,
426};
427
Srinivas Kandagatla4f629e42015-05-21 22:53:14 +0100428static irqreturn_t lpass_dma_interrupt_handler(
429 struct snd_pcm_substream *substream,
430 struct lpass_data *drvdata,
431 int chan, u32 interrupts)
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800432{
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800433 struct snd_soc_pcm_runtime *soc_runtime = substream->private_data;
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100434 struct lpass_variant *v = drvdata->variant;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800435 irqreturn_t ret = IRQ_NONE;
Srinivas Kandagatla4f629e42015-05-21 22:53:14 +0100436 int rv;
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100437
438 if (interrupts & LPAIF_IRQ_PER(chan)) {
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800439 rv = regmap_write(drvdata->lpaif_map,
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100440 LPAIF_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST),
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100441 LPAIF_IRQ_PER(chan));
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800442 if (rv) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800443 dev_err(soc_runtime->dev,
444 "error writing to irqclear reg: %d\n", rv);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800445 return IRQ_NONE;
446 }
447 snd_pcm_period_elapsed(substream);
448 ret = IRQ_HANDLED;
449 }
450
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100451 if (interrupts & LPAIF_IRQ_XRUN(chan)) {
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800452 rv = regmap_write(drvdata->lpaif_map,
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100453 LPAIF_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST),
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100454 LPAIF_IRQ_XRUN(chan));
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800455 if (rv) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800456 dev_err(soc_runtime->dev,
457 "error writing to irqclear reg: %d\n", rv);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800458 return IRQ_NONE;
459 }
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800460 dev_warn(soc_runtime->dev, "xrun warning\n");
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800461 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
462 ret = IRQ_HANDLED;
463 }
464
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100465 if (interrupts & LPAIF_IRQ_ERR(chan)) {
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800466 rv = regmap_write(drvdata->lpaif_map,
Srinivas Kandagatla9bae4882015-05-16 13:32:17 +0100467 LPAIF_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST),
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100468 LPAIF_IRQ_ERR(chan));
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800469 if (rv) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800470 dev_err(soc_runtime->dev,
471 "error writing to irqclear reg: %d\n", rv);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800472 return IRQ_NONE;
473 }
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800474 dev_err(soc_runtime->dev, "bus access error\n");
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800475 snd_pcm_stop(substream, SNDRV_PCM_STATE_DISCONNECTED);
476 ret = IRQ_HANDLED;
477 }
478
479 return ret;
480}
481
Srinivas Kandagatla4f629e42015-05-21 22:53:14 +0100482static irqreturn_t lpass_platform_lpaif_irq(int irq, void *data)
483{
484 struct lpass_data *drvdata = data;
485 struct lpass_variant *v = drvdata->variant;
486 unsigned int irqs;
487 int rv, chan;
488
489 rv = regmap_read(drvdata->lpaif_map,
490 LPAIF_IRQSTAT_REG(v, LPAIF_IRQ_PORT_HOST), &irqs);
491 if (rv) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800492 pr_err("error reading from irqstat reg: %d\n", rv);
Srinivas Kandagatla4f629e42015-05-21 22:53:14 +0100493 return IRQ_NONE;
494 }
495
496 /* Handle per channel interrupts */
497 for (chan = 0; chan < LPASS_MAX_DMA_CHANNELS; chan++) {
498 if (irqs & LPAIF_IRQ_ALL(chan) && drvdata->substream[chan]) {
499 rv = lpass_dma_interrupt_handler(
500 drvdata->substream[chan],
501 drvdata, chan, irqs);
502 if (rv != IRQ_HANDLED)
503 return rv;
504 }
505 }
506
507 return IRQ_HANDLED;
508}
509
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800510static int lpass_platform_pcm_new(struct snd_soc_pcm_runtime *soc_runtime)
511{
512 struct snd_pcm *pcm = soc_runtime->pcm;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000513 struct snd_pcm_substream *psubstream, *csubstream;
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000514 struct snd_soc_component *component = snd_soc_rtdcom_lookup(soc_runtime, DRV_NAME);
Srinivas Kandagatlaea4d25d2016-03-31 19:23:14 +0100515 int ret = -EINVAL;
Srinivas Kandagatla144a9882016-02-11 12:17:17 +0000516 size_t size = lpass_platform_pcm_hardware.buffer_bytes_max;
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100517
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000518 psubstream = pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream;
519 if (psubstream) {
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000520 ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000521 component->dev,
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000522 size, &psubstream->dma_buffer);
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000523 if (ret) {
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000524 dev_err(soc_runtime->dev, "Cannot allocate buffer(s)\n");
525 return ret;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000526 }
527 }
528
529 csubstream = pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream;
530 if (csubstream) {
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000531 ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000532 component->dev,
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000533 size, &csubstream->dma_buffer);
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000534 if (ret) {
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000535 dev_err(soc_runtime->dev, "Cannot allocate buffer(s)\n");
536 if (psubstream)
537 snd_dma_free_pages(&psubstream->dma_buffer);
538 return ret;
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000539 }
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000540
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800541 }
542
543 return 0;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800544}
545
546static void lpass_platform_pcm_free(struct snd_pcm *pcm)
547{
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000548 struct snd_pcm_substream *substream;
Srinivas Kandagatla022d00e2016-10-31 11:25:43 +0000549 int i;
Srinivas Kandagatla6db1c6ba2015-05-16 13:32:34 +0100550
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000551 for (i = 0; i < ARRAY_SIZE(pcm->streams); i++) {
552 substream = pcm->streams[i].substream;
553 if (substream) {
Srinivas Kandagatlafb5d1152016-02-11 12:18:33 +0000554 snd_dma_free_pages(&substream->dma_buffer);
555 substream->dma_buffer.area = NULL;
556 substream->dma_buffer.addr = 0;
557 }
558 }
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800559}
560
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000561static const struct snd_soc_component_driver lpass_component_driver = {
562 .name = DRV_NAME,
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800563 .pcm_new = lpass_platform_pcm_new,
564 .pcm_free = lpass_platform_pcm_free,
565 .ops = &lpass_platform_pcm_ops,
566};
567
568int asoc_qcom_lpass_platform_register(struct platform_device *pdev)
569{
570 struct lpass_data *drvdata = platform_get_drvdata(pdev);
Srinivas Kandagatla4f629e42015-05-21 22:53:14 +0100571 struct lpass_variant *v = drvdata->variant;
572 int ret;
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800573
574 drvdata->lpaif_irq = platform_get_irq_byname(pdev, "lpass-irq-lpaif");
575 if (drvdata->lpaif_irq < 0) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800576 dev_err(&pdev->dev, "error getting irq handle: %d\n",
577 drvdata->lpaif_irq);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800578 return -ENODEV;
579 }
580
Srinivas Kandagatla4f629e42015-05-21 22:53:14 +0100581 /* ensure audio hardware is disabled */
582 ret = regmap_write(drvdata->lpaif_map,
583 LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST), 0);
584 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800585 dev_err(&pdev->dev, "error writing to irqen reg: %d\n", ret);
Srinivas Kandagatla4f629e42015-05-21 22:53:14 +0100586 return ret;
587 }
588
589 ret = devm_request_irq(&pdev->dev, drvdata->lpaif_irq,
590 lpass_platform_lpaif_irq, IRQF_TRIGGER_RISING,
591 "lpass-irq-lpaif", drvdata);
592 if (ret) {
Bjorn Anderssonb6e643a2017-01-30 13:03:37 -0800593 dev_err(&pdev->dev, "irq request failed: %d\n", ret);
Srinivas Kandagatla4f629e42015-05-21 22:53:14 +0100594 return ret;
595 }
596
597
Kuninori Morimoto121de3b2018-01-29 02:48:52 +0000598 return devm_snd_soc_register_component(&pdev->dev,
599 &lpass_component_driver, NULL, 0);
Kenneth Westfieldc5c86352015-03-03 16:21:55 -0800600}
601EXPORT_SYMBOL_GPL(asoc_qcom_lpass_platform_register);
602
603MODULE_DESCRIPTION("QTi LPASS Platform Driver");
604MODULE_LICENSE("GPL v2");