blob: 0ed8c49f1c6ed8ca41b18d40ef6adaf0beb4b696 [file] [log] [blame]
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001/*
2 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
Andy Yanb21f4b62014-12-05 14:26:31 +08009 * Designware High-Definition Multimedia Interface (HDMI) driver
Fabio Estevam9aaf8802013-11-29 08:46:32 -020010 *
11 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
12 */
Andy Yanb21f4b62014-12-05 14:26:31 +080013#include <linux/module.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020014#include <linux/irq.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Sachin Kamat5a819ed2014-01-28 10:33:16 +053018#include <linux/hdmi.h>
Russell King6bcf4952015-02-02 11:01:08 +000019#include <linux/mutex.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020020#include <linux/of_device.h>
21
Andy Yan3d1b35a2014-12-05 14:25:05 +080022#include <drm/drm_of.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020023#include <drm/drmP.h>
24#include <drm/drm_crtc_helper.h>
25#include <drm/drm_edid.h>
26#include <drm/drm_encoder_slave.h>
Andy Yanb21f4b62014-12-05 14:26:31 +080027#include <drm/bridge/dw_hdmi.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020028
Andy Yanb21f4b62014-12-05 14:26:31 +080029#include "dw_hdmi.h"
Fabio Estevam9aaf8802013-11-29 08:46:32 -020030
31#define HDMI_EDID_LEN 512
32
33#define RGB 0
34#define YCBCR444 1
35#define YCBCR422_16BITS 2
36#define YCBCR422_8BITS 3
37#define XVYCC444 4
38
39enum hdmi_datamap {
40 RGB444_8B = 0x01,
41 RGB444_10B = 0x03,
42 RGB444_12B = 0x05,
43 RGB444_16B = 0x07,
44 YCbCr444_8B = 0x09,
45 YCbCr444_10B = 0x0B,
46 YCbCr444_12B = 0x0D,
47 YCbCr444_16B = 0x0F,
48 YCbCr422_8B = 0x16,
49 YCbCr422_10B = 0x14,
50 YCbCr422_12B = 0x12,
51};
52
Fabio Estevam9aaf8802013-11-29 08:46:32 -020053static const u16 csc_coeff_default[3][4] = {
54 { 0x2000, 0x0000, 0x0000, 0x0000 },
55 { 0x0000, 0x2000, 0x0000, 0x0000 },
56 { 0x0000, 0x0000, 0x2000, 0x0000 }
57};
58
59static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
60 { 0x2000, 0x6926, 0x74fd, 0x010e },
61 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
62 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
63};
64
65static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
66 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
67 { 0x2000, 0x3264, 0x0000, 0x7e6d },
68 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
69};
70
71static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
72 { 0x2591, 0x1322, 0x074b, 0x0000 },
73 { 0x6535, 0x2000, 0x7acc, 0x0200 },
74 { 0x6acd, 0x7534, 0x2000, 0x0200 }
75};
76
77static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
78 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
79 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
80 { 0x6756, 0x78ab, 0x2000, 0x0200 }
81};
82
83struct hdmi_vmode {
84 bool mdvi;
Fabio Estevam9aaf8802013-11-29 08:46:32 -020085 bool mdataenablepolarity;
86
87 unsigned int mpixelclock;
88 unsigned int mpixelrepetitioninput;
89 unsigned int mpixelrepetitionoutput;
90};
91
92struct hdmi_data_info {
93 unsigned int enc_in_format;
94 unsigned int enc_out_format;
95 unsigned int enc_color_depth;
96 unsigned int colorimetry;
97 unsigned int pix_repet_factor;
98 unsigned int hdcp_enable;
99 struct hdmi_vmode video_mode;
100};
101
Andy Yanb21f4b62014-12-05 14:26:31 +0800102struct dw_hdmi {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200103 struct drm_connector connector;
Andy Yan3d1b35a2014-12-05 14:25:05 +0800104 struct drm_encoder *encoder;
105 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200106
Andy Yanb21f4b62014-12-05 14:26:31 +0800107 enum dw_hdmi_devtype dev_type;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200108 struct device *dev;
109 struct clk *isfr_clk;
110 struct clk *iahb_clk;
111
112 struct hdmi_data_info hdmi_data;
Andy Yanb21f4b62014-12-05 14:26:31 +0800113 const struct dw_hdmi_plat_data *plat_data;
114
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200115 int vic;
116
117 u8 edid[HDMI_EDID_LEN];
118 bool cable_plugin;
119
120 bool phy_enabled;
121 struct drm_display_mode previous_mode;
122
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200123 struct i2c_adapter *ddc;
124 void __iomem *regs;
125
Russell King6bcf4952015-02-02 11:01:08 +0000126 struct mutex audio_mutex;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200127 unsigned int sample_rate;
128 int ratio;
Andy Yan0cd9d142014-12-05 14:28:24 +0800129
130 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
131 u8 (*read)(struct dw_hdmi *hdmi, int offset);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200132};
133
Andy Yan0cd9d142014-12-05 14:28:24 +0800134static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
135{
136 writel(val, hdmi->regs + (offset << 2));
137}
138
139static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
140{
141 return readl(hdmi->regs + (offset << 2));
142}
143
144static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200145{
146 writeb(val, hdmi->regs + offset);
147}
148
Andy Yan0cd9d142014-12-05 14:28:24 +0800149static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200150{
151 return readb(hdmi->regs + offset);
152}
153
Andy Yan0cd9d142014-12-05 14:28:24 +0800154static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
155{
156 hdmi->write(hdmi, val, offset);
157}
158
159static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
160{
161 return hdmi->read(hdmi, offset);
162}
163
Andy Yanb21f4b62014-12-05 14:26:31 +0800164static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
Russell King812bc612013-11-04 12:42:02 +0000165{
166 u8 val = hdmi_readb(hdmi, reg) & ~mask;
Fabio Estevamb44ab1b2014-04-28 08:01:07 -0300167
Russell King812bc612013-11-04 12:42:02 +0000168 val |= data & mask;
169 hdmi_writeb(hdmi, val, reg);
170}
171
Andy Yanb21f4b62014-12-05 14:26:31 +0800172static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
Andy Yanb5878332014-12-05 14:23:52 +0800173 u8 shift, u8 mask)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200174{
Russell King812bc612013-11-04 12:42:02 +0000175 hdmi_modb(hdmi, data << shift, mask, reg);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200176}
177
Russell King351e1352015-01-31 14:50:23 +0000178static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
179 unsigned int n)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200180{
Russell King622494a2015-02-02 10:55:38 +0000181 /* Must be set/cleared first */
182 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200183
184 /* nshift factor = 0 */
Russell King812bc612013-11-04 12:42:02 +0000185 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200186
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200187 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
188 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Russell King622494a2015-02-02 10:55:38 +0000189 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
190 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
191
192 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
193 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
194 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200195}
196
197static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk,
198 unsigned int ratio)
199{
200 unsigned int n = (128 * freq) / 1000;
201
202 switch (freq) {
203 case 32000:
204 if (pixel_clk == 25170000)
205 n = (ratio == 150) ? 9152 : 4576;
206 else if (pixel_clk == 27020000)
207 n = (ratio == 150) ? 8192 : 4096;
208 else if (pixel_clk == 74170000 || pixel_clk == 148350000)
209 n = 11648;
210 else
211 n = 4096;
212 break;
213
214 case 44100:
215 if (pixel_clk == 25170000)
216 n = 7007;
217 else if (pixel_clk == 74170000)
218 n = 17836;
219 else if (pixel_clk == 148350000)
220 n = (ratio == 150) ? 17836 : 8918;
221 else
222 n = 6272;
223 break;
224
225 case 48000:
226 if (pixel_clk == 25170000)
227 n = (ratio == 150) ? 9152 : 6864;
228 else if (pixel_clk == 27020000)
229 n = (ratio == 150) ? 8192 : 6144;
230 else if (pixel_clk == 74170000)
231 n = 11648;
232 else if (pixel_clk == 148350000)
233 n = (ratio == 150) ? 11648 : 5824;
234 else
235 n = 6144;
236 break;
237
238 case 88200:
239 n = hdmi_compute_n(44100, pixel_clk, ratio) * 2;
240 break;
241
242 case 96000:
243 n = hdmi_compute_n(48000, pixel_clk, ratio) * 2;
244 break;
245
246 case 176400:
247 n = hdmi_compute_n(44100, pixel_clk, ratio) * 4;
248 break;
249
250 case 192000:
251 n = hdmi_compute_n(48000, pixel_clk, ratio) * 4;
252 break;
253
254 default:
255 break;
256 }
257
258 return n;
259}
260
261static unsigned int hdmi_compute_cts(unsigned int freq, unsigned long pixel_clk,
262 unsigned int ratio)
263{
264 unsigned int cts = 0;
265
266 pr_debug("%s: freq: %d pixel_clk: %ld ratio: %d\n", __func__, freq,
267 pixel_clk, ratio);
268
269 switch (freq) {
270 case 32000:
271 if (pixel_clk == 297000000) {
272 cts = 222750;
273 break;
274 }
275 case 48000:
276 case 96000:
277 case 192000:
278 switch (pixel_clk) {
279 case 25200000:
280 case 27000000:
281 case 54000000:
282 case 74250000:
283 case 148500000:
284 cts = pixel_clk / 1000;
285 break;
286 case 297000000:
287 cts = 247500;
288 break;
289 /*
290 * All other TMDS clocks are not supported by
291 * DWC_hdmi_tx. The TMDS clocks divided or
292 * multiplied by 1,001 coefficients are not
293 * supported.
294 */
295 default:
296 break;
297 }
298 break;
299 case 44100:
300 case 88200:
301 case 176400:
302 switch (pixel_clk) {
303 case 25200000:
304 cts = 28000;
305 break;
306 case 27000000:
307 cts = 30000;
308 break;
309 case 54000000:
310 cts = 60000;
311 break;
312 case 74250000:
313 cts = 82500;
314 break;
315 case 148500000:
316 cts = 165000;
317 break;
318 case 297000000:
319 cts = 247500;
320 break;
321 default:
322 break;
323 }
324 break;
325 default:
326 break;
327 }
328 if (ratio == 100)
329 return cts;
Catalina Mocanu7557b6e2014-09-24 14:27:36 -0700330 return (cts * ratio) / 100;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200331}
332
Andy Yanb21f4b62014-12-05 14:26:31 +0800333static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
Russell Kingf879b382015-03-27 12:53:29 +0000334 unsigned long pixel_clk, unsigned int sample_rate, unsigned int ratio)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200335{
Russell Kingf879b382015-03-27 12:53:29 +0000336 unsigned int n, cts;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200337
Russell Kingf879b382015-03-27 12:53:29 +0000338 n = hdmi_compute_n(sample_rate, pixel_clk, ratio);
339 cts = hdmi_compute_cts(sample_rate, pixel_clk, ratio);
340 if (!cts) {
341 dev_err(hdmi->dev,
342 "%s: pixel clock/sample rate not supported: %luMHz / %ukHz\n",
343 __func__, pixel_clk, sample_rate);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200344 }
345
Russell Kingf879b382015-03-27 12:53:29 +0000346 dev_dbg(hdmi->dev, "%s: samplerate=%ukHz ratio=%d pixelclk=%luMHz N=%d cts=%d\n",
347 __func__, sample_rate, ratio, pixel_clk, n, cts);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200348
Russell Kingf879b382015-03-27 12:53:29 +0000349 hdmi_set_cts_n(hdmi, cts, n);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200350}
351
Andy Yanb21f4b62014-12-05 14:26:31 +0800352static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200353{
Russell King6bcf4952015-02-02 11:01:08 +0000354 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000355 hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate,
356 hdmi->ratio);
Russell King6bcf4952015-02-02 11:01:08 +0000357 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200358}
359
Andy Yanb21f4b62014-12-05 14:26:31 +0800360static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200361{
Russell King6bcf4952015-02-02 11:01:08 +0000362 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000363 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
364 hdmi->sample_rate, hdmi->ratio);
Russell King6bcf4952015-02-02 11:01:08 +0000365 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200366}
367
Russell Kingb5814ff2015-03-27 12:50:58 +0000368void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
369{
370 mutex_lock(&hdmi->audio_mutex);
371 hdmi->sample_rate = rate;
372 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
373 hdmi->sample_rate, hdmi->ratio);
374 mutex_unlock(&hdmi->audio_mutex);
375}
376EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
377
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200378/*
379 * this submodule is responsible for the video data synchronization.
380 * for example, for RGB 4:4:4 input, the data map is defined as
381 * pin{47~40} <==> R[7:0]
382 * pin{31~24} <==> G[7:0]
383 * pin{15~8} <==> B[7:0]
384 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800385static void hdmi_video_sample(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200386{
387 int color_format = 0;
388 u8 val;
389
390 if (hdmi->hdmi_data.enc_in_format == RGB) {
391 if (hdmi->hdmi_data.enc_color_depth == 8)
392 color_format = 0x01;
393 else if (hdmi->hdmi_data.enc_color_depth == 10)
394 color_format = 0x03;
395 else if (hdmi->hdmi_data.enc_color_depth == 12)
396 color_format = 0x05;
397 else if (hdmi->hdmi_data.enc_color_depth == 16)
398 color_format = 0x07;
399 else
400 return;
401 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
402 if (hdmi->hdmi_data.enc_color_depth == 8)
403 color_format = 0x09;
404 else if (hdmi->hdmi_data.enc_color_depth == 10)
405 color_format = 0x0B;
406 else if (hdmi->hdmi_data.enc_color_depth == 12)
407 color_format = 0x0D;
408 else if (hdmi->hdmi_data.enc_color_depth == 16)
409 color_format = 0x0F;
410 else
411 return;
412 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
413 if (hdmi->hdmi_data.enc_color_depth == 8)
414 color_format = 0x16;
415 else if (hdmi->hdmi_data.enc_color_depth == 10)
416 color_format = 0x14;
417 else if (hdmi->hdmi_data.enc_color_depth == 12)
418 color_format = 0x12;
419 else
420 return;
421 }
422
423 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
424 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
425 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
426 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
427
428 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
429 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
430 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
431 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
432 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
433 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
434 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
435 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
436 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
437 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
438 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
439}
440
Andy Yanb21f4b62014-12-05 14:26:31 +0800441static int is_color_space_conversion(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200442{
Fabio Estevamba92b222014-02-06 10:12:03 -0200443 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200444}
445
Andy Yanb21f4b62014-12-05 14:26:31 +0800446static int is_color_space_decimation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200447{
Fabio Estevamba92b222014-02-06 10:12:03 -0200448 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
449 return 0;
450 if (hdmi->hdmi_data.enc_in_format == RGB ||
451 hdmi->hdmi_data.enc_in_format == YCBCR444)
452 return 1;
453 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200454}
455
Andy Yanb21f4b62014-12-05 14:26:31 +0800456static int is_color_space_interpolation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200457{
Fabio Estevamba92b222014-02-06 10:12:03 -0200458 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
459 return 0;
460 if (hdmi->hdmi_data.enc_out_format == RGB ||
461 hdmi->hdmi_data.enc_out_format == YCBCR444)
462 return 1;
463 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200464}
465
Andy Yanb21f4b62014-12-05 14:26:31 +0800466static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200467{
468 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
Russell Kingc082f9d2013-11-04 12:10:40 +0000469 unsigned i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200470 u32 csc_scale = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200471
472 if (is_color_space_conversion(hdmi)) {
473 if (hdmi->hdmi_data.enc_out_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200474 if (hdmi->hdmi_data.colorimetry ==
475 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200476 csc_coeff = &csc_coeff_rgb_out_eitu601;
477 else
478 csc_coeff = &csc_coeff_rgb_out_eitu709;
479 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200480 if (hdmi->hdmi_data.colorimetry ==
481 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200482 csc_coeff = &csc_coeff_rgb_in_eitu601;
483 else
484 csc_coeff = &csc_coeff_rgb_in_eitu709;
485 csc_scale = 0;
486 }
487 }
488
Russell Kingc082f9d2013-11-04 12:10:40 +0000489 /* The CSC registers are sequential, alternating MSB then LSB */
490 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
491 u16 coeff_a = (*csc_coeff)[0][i];
492 u16 coeff_b = (*csc_coeff)[1][i];
493 u16 coeff_c = (*csc_coeff)[2][i];
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200494
Andy Yanb5878332014-12-05 14:23:52 +0800495 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000496 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
497 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
498 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
Andy Yanb5878332014-12-05 14:23:52 +0800499 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000500 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
501 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200502
Russell King812bc612013-11-04 12:42:02 +0000503 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
504 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200505}
506
Andy Yanb21f4b62014-12-05 14:26:31 +0800507static void hdmi_video_csc(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200508{
509 int color_depth = 0;
510 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
511 int decimation = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200512
513 /* YCC422 interpolation to 444 mode */
514 if (is_color_space_interpolation(hdmi))
515 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
516 else if (is_color_space_decimation(hdmi))
517 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
518
519 if (hdmi->hdmi_data.enc_color_depth == 8)
520 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
521 else if (hdmi->hdmi_data.enc_color_depth == 10)
522 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
523 else if (hdmi->hdmi_data.enc_color_depth == 12)
524 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
525 else if (hdmi->hdmi_data.enc_color_depth == 16)
526 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
527 else
528 return;
529
530 /* Configure the CSC registers */
531 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
Russell King812bc612013-11-04 12:42:02 +0000532 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
533 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200534
Andy Yanb21f4b62014-12-05 14:26:31 +0800535 dw_hdmi_update_csc_coeffs(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200536}
537
538/*
539 * HDMI video packetizer is used to packetize the data.
540 * for example, if input is YCC422 mode or repeater is used,
541 * data should be repacked this module can be bypassed.
542 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800543static void hdmi_video_packetize(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200544{
545 unsigned int color_depth = 0;
546 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
547 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
548 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
Russell Kingbebdf662013-11-04 12:55:30 +0000549 u8 val, vp_conf;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200550
Andy Yanb5878332014-12-05 14:23:52 +0800551 if (hdmi_data->enc_out_format == RGB ||
552 hdmi_data->enc_out_format == YCBCR444) {
553 if (!hdmi_data->enc_color_depth) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200554 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800555 } else if (hdmi_data->enc_color_depth == 8) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200556 color_depth = 4;
557 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800558 } else if (hdmi_data->enc_color_depth == 10) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200559 color_depth = 5;
Andy Yanb5878332014-12-05 14:23:52 +0800560 } else if (hdmi_data->enc_color_depth == 12) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200561 color_depth = 6;
Andy Yanb5878332014-12-05 14:23:52 +0800562 } else if (hdmi_data->enc_color_depth == 16) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200563 color_depth = 7;
Andy Yanb5878332014-12-05 14:23:52 +0800564 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200565 return;
Andy Yanb5878332014-12-05 14:23:52 +0800566 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200567 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
568 if (!hdmi_data->enc_color_depth ||
569 hdmi_data->enc_color_depth == 8)
570 remap_size = HDMI_VP_REMAP_YCC422_16bit;
571 else if (hdmi_data->enc_color_depth == 10)
572 remap_size = HDMI_VP_REMAP_YCC422_20bit;
573 else if (hdmi_data->enc_color_depth == 12)
574 remap_size = HDMI_VP_REMAP_YCC422_24bit;
575 else
576 return;
577 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
Andy Yanb5878332014-12-05 14:23:52 +0800578 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200579 return;
Andy Yanb5878332014-12-05 14:23:52 +0800580 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200581
582 /* set the packetizer registers */
583 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
584 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
585 ((hdmi_data->pix_repet_factor <<
586 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
587 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
588 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
589
Russell King812bc612013-11-04 12:42:02 +0000590 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
591 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200592
593 /* Data from pixel repeater block */
594 if (hdmi_data->pix_repet_factor > 1) {
Russell Kingbebdf662013-11-04 12:55:30 +0000595 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
596 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200597 } else { /* data from packetizer block */
Russell Kingbebdf662013-11-04 12:55:30 +0000598 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
599 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200600 }
601
Russell Kingbebdf662013-11-04 12:55:30 +0000602 hdmi_modb(hdmi, vp_conf,
603 HDMI_VP_CONF_PR_EN_MASK |
604 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
605
Russell King812bc612013-11-04 12:42:02 +0000606 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
607 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200608
609 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
610
611 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
Russell Kingbebdf662013-11-04 12:55:30 +0000612 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
613 HDMI_VP_CONF_PP_EN_ENABLE |
614 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200615 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
Russell Kingbebdf662013-11-04 12:55:30 +0000616 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
617 HDMI_VP_CONF_PP_EN_DISABLE |
618 HDMI_VP_CONF_YCC422_EN_ENABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200619 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
Russell Kingbebdf662013-11-04 12:55:30 +0000620 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
621 HDMI_VP_CONF_PP_EN_DISABLE |
622 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200623 } else {
624 return;
625 }
626
Russell Kingbebdf662013-11-04 12:55:30 +0000627 hdmi_modb(hdmi, vp_conf,
628 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
629 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200630
Russell King812bc612013-11-04 12:42:02 +0000631 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
632 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
633 HDMI_VP_STUFF_PP_STUFFING_MASK |
634 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200635
Russell King812bc612013-11-04 12:42:02 +0000636 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
637 HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200638}
639
Andy Yanb21f4b62014-12-05 14:26:31 +0800640static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800641 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200642{
Russell King812bc612013-11-04 12:42:02 +0000643 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
644 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200645}
646
Andy Yanb21f4b62014-12-05 14:26:31 +0800647static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800648 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200649{
Russell King812bc612013-11-04 12:42:02 +0000650 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
651 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200652}
653
Andy Yanb21f4b62014-12-05 14:26:31 +0800654static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800655 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200656{
Russell King812bc612013-11-04 12:42:02 +0000657 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
658 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200659}
660
Andy Yanb21f4b62014-12-05 14:26:31 +0800661static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800662 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200663{
664 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
665}
666
Andy Yanb21f4b62014-12-05 14:26:31 +0800667static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800668 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200669{
670 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
671}
672
Andy Yanb21f4b62014-12-05 14:26:31 +0800673static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200674{
Andy Yana4d3b8b2014-12-05 14:31:09 +0800675 u32 val;
676
677 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200678 if (msec-- == 0)
679 return false;
Emil Renner Berthing0e6bcf32014-03-30 00:21:21 +0100680 udelay(1000);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200681 }
Andy Yana4d3b8b2014-12-05 14:31:09 +0800682 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
683
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200684 return true;
685}
686
Andy Yanb21f4b62014-12-05 14:26:31 +0800687static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800688 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200689{
690 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
691 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
692 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
Andy Yanb5878332014-12-05 14:23:52 +0800693 HDMI_PHY_I2CM_DATAO_1_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200694 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
Andy Yanb5878332014-12-05 14:23:52 +0800695 HDMI_PHY_I2CM_DATAO_0_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200696 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
Andy Yanb5878332014-12-05 14:23:52 +0800697 HDMI_PHY_I2CM_OPERATION_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200698 hdmi_phy_wait_i2c_done(hdmi, 1000);
699}
700
Andy Yanb21f4b62014-12-05 14:26:31 +0800701static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800702 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200703{
704 __hdmi_phy_i2c_write(hdmi, data, addr);
705 return 0;
706}
707
Andy Yanb21f4b62014-12-05 14:26:31 +0800708static void dw_hdmi_phy_enable_power(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200709{
710 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
711 HDMI_PHY_CONF0_PDZ_OFFSET,
712 HDMI_PHY_CONF0_PDZ_MASK);
713}
714
Andy Yanb21f4b62014-12-05 14:26:31 +0800715static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200716{
717 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
718 HDMI_PHY_CONF0_ENTMDS_OFFSET,
719 HDMI_PHY_CONF0_ENTMDS_MASK);
720}
721
Andy Yand346c142014-12-05 14:31:53 +0800722static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
723{
724 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
725 HDMI_PHY_CONF0_SPARECTRL_OFFSET,
726 HDMI_PHY_CONF0_SPARECTRL_MASK);
727}
728
Andy Yanb21f4b62014-12-05 14:26:31 +0800729static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200730{
731 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
732 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
733 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
734}
735
Andy Yanb21f4b62014-12-05 14:26:31 +0800736static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200737{
738 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
739 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
740 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
741}
742
Andy Yanb21f4b62014-12-05 14:26:31 +0800743static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200744{
745 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
746 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
747 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
748}
749
Andy Yanb21f4b62014-12-05 14:26:31 +0800750static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200751{
752 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
753 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
754 HDMI_PHY_CONF0_SELDIPIF_MASK);
755}
756
Andy Yanb21f4b62014-12-05 14:26:31 +0800757static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200758 unsigned char res, int cscon)
759{
Russell King39cc1532015-03-31 18:34:11 +0100760 unsigned res_idx;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200761 u8 val, msec;
Russell King39cc1532015-03-31 18:34:11 +0100762 const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
763 const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
764 const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
765 const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200766
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200767 if (prep)
768 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000769
770 switch (res) {
771 case 0: /* color resolution 0 is 8 bit colour depth */
772 case 8:
Andy Yanb21f4b62014-12-05 14:26:31 +0800773 res_idx = DW_HDMI_RES_8;
Russell King3e46f152013-11-04 11:24:00 +0000774 break;
775 case 10:
Andy Yanb21f4b62014-12-05 14:26:31 +0800776 res_idx = DW_HDMI_RES_10;
Russell King3e46f152013-11-04 11:24:00 +0000777 break;
778 case 12:
Andy Yanb21f4b62014-12-05 14:26:31 +0800779 res_idx = DW_HDMI_RES_12;
Russell King3e46f152013-11-04 11:24:00 +0000780 break;
781 default:
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200782 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000783 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200784
Russell King39cc1532015-03-31 18:34:11 +0100785 /* PLL/MPLL Cfg - always match on final entry */
786 for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
787 if (hdmi->hdmi_data.video_mode.mpixelclock <=
788 mpll_config->mpixelclock)
789 break;
790
791 for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
792 if (hdmi->hdmi_data.video_mode.mpixelclock <=
793 curr_ctrl->mpixelclock)
794 break;
795
796 for (; phy_config->mpixelclock != ~0UL; phy_config++)
797 if (hdmi->hdmi_data.video_mode.mpixelclock <=
798 phy_config->mpixelclock)
799 break;
800
801 if (mpll_config->mpixelclock == ~0UL ||
802 curr_ctrl->mpixelclock == ~0UL ||
803 phy_config->mpixelclock == ~0UL) {
804 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
805 hdmi->hdmi_data.video_mode.mpixelclock);
806 return -EINVAL;
807 }
808
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200809 /* Enable csc path */
810 if (cscon)
811 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
812 else
813 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
814
815 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
816
817 /* gen2 tx power off */
Andy Yanb21f4b62014-12-05 14:26:31 +0800818 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200819
820 /* gen2 pddq */
Andy Yanb21f4b62014-12-05 14:26:31 +0800821 dw_hdmi_phy_gen2_pddq(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200822
823 /* PHY reset */
824 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
825 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
826
827 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
828
829 hdmi_phy_test_clear(hdmi, 1);
830 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
Andy Yanb5878332014-12-05 14:23:52 +0800831 HDMI_PHY_I2CM_SLAVE_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200832 hdmi_phy_test_clear(hdmi, 0);
833
Russell King39cc1532015-03-31 18:34:11 +0100834 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
835 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200836
Russell King3e46f152013-11-04 11:24:00 +0000837 /* CURRCTRL */
Russell King39cc1532015-03-31 18:34:11 +0100838 hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
Russell King3e46f152013-11-04 11:24:00 +0000839
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200840 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
841 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
Andy Yanaaa757a2014-12-05 14:25:50 +0800842
Russell King39cc1532015-03-31 18:34:11 +0100843 hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
844 hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
845 hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
Yakir Yang034705a2015-03-31 23:56:10 -0400846
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200847 /* REMOVE CLK TERM */
848 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
849
Andy Yanb21f4b62014-12-05 14:26:31 +0800850 dw_hdmi_phy_enable_power(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200851
852 /* toggle TMDS enable */
Andy Yanb21f4b62014-12-05 14:26:31 +0800853 dw_hdmi_phy_enable_tmds(hdmi, 0);
854 dw_hdmi_phy_enable_tmds(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200855
856 /* gen2 tx power on */
Andy Yanb21f4b62014-12-05 14:26:31 +0800857 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
858 dw_hdmi_phy_gen2_pddq(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200859
Andy Yan12b9f202015-01-07 15:48:27 +0800860 if (hdmi->dev_type == RK3288_HDMI)
861 dw_hdmi_phy_enable_spare(hdmi, 1);
862
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200863 /*Wait for PHY PLL lock */
864 msec = 5;
865 do {
866 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
867 if (!val)
868 break;
869
870 if (msec == 0) {
871 dev_err(hdmi->dev, "PHY PLL not locked\n");
872 return -ETIMEDOUT;
873 }
874
875 udelay(1000);
876 msec--;
877 } while (1);
878
879 return 0;
880}
881
Andy Yanb21f4b62014-12-05 14:26:31 +0800882static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200883{
884 int i, ret;
885 bool cscon = false;
886
887 /*check csc whether needed activated in HDMI mode */
888 cscon = (is_color_space_conversion(hdmi) &&
889 !hdmi->hdmi_data.video_mode.mdvi);
890
891 /* HDMI Phy spec says to do the phy initialization sequence twice */
892 for (i = 0; i < 2; i++) {
Andy Yanb21f4b62014-12-05 14:26:31 +0800893 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
894 dw_hdmi_phy_sel_interface_control(hdmi, 0);
895 dw_hdmi_phy_enable_tmds(hdmi, 0);
896 dw_hdmi_phy_enable_power(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200897
898 /* Enable CSC */
899 ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
900 if (ret)
901 return ret;
902 }
903
904 hdmi->phy_enabled = true;
905 return 0;
906}
907
Andy Yanb21f4b62014-12-05 14:26:31 +0800908static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200909{
Russell King812bc612013-11-04 12:42:02 +0000910 u8 de;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200911
912 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
913 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
914 else
915 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
916
917 /* disable rx detect */
Russell King812bc612013-11-04 12:42:02 +0000918 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
919 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200920
Russell King812bc612013-11-04 12:42:02 +0000921 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200922
Russell King812bc612013-11-04 12:42:02 +0000923 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
924 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200925}
926
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000927static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200928{
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000929 struct hdmi_avi_infoframe frame;
930 u8 val;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200931
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000932 /* Initialise info frame from DRM mode */
933 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200934
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200935 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000936 frame.colorspace = HDMI_COLORSPACE_YUV444;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200937 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000938 frame.colorspace = HDMI_COLORSPACE_YUV422;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200939 else
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000940 frame.colorspace = HDMI_COLORSPACE_RGB;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200941
942 /* Set up colorimetry */
943 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000944 frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530945 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000946 frame.extended_colorimetry =
947 HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530948 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000949 frame.extended_colorimetry =
950 HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200951 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
Russell Kingd083c312015-03-27 23:14:16 +0000952 frame.colorimetry = hdmi->hdmi_data.colorimetry;
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000953 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200954 } else { /* Carries no data */
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000955 frame.colorimetry = HDMI_COLORIMETRY_NONE;
956 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200957 }
958
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000959 frame.scan_mode = HDMI_SCAN_MODE_NONE;
960
961 /*
962 * The Designware IP uses a different byte format from standard
963 * AVI info frames, though generally the bits are in the correct
964 * bytes.
965 */
966
967 /*
968 * AVI data byte 1 differences: Colorspace in bits 4,5 rather than 5,6,
969 * active aspect present in bit 6 rather than 4.
970 */
971 val = (frame.colorspace & 3) << 4 | (frame.scan_mode & 0x3);
972 if (frame.active_aspect & 15)
973 val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
974 if (frame.top_bar || frame.bottom_bar)
975 val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
976 if (frame.left_bar || frame.right_bar)
977 val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
978 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
979
980 /* AVI data byte 2 differences: none */
981 val = ((frame.colorimetry & 0x3) << 6) |
982 ((frame.picture_aspect & 0x3) << 4) |
983 (frame.active_aspect & 0xf);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200984 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
985
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000986 /* AVI data byte 3 differences: none */
987 val = ((frame.extended_colorimetry & 0x7) << 4) |
988 ((frame.quantization_range & 0x3) << 2) |
989 (frame.nups & 0x3);
990 if (frame.itc)
991 val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200992 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
993
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000994 /* AVI data byte 4 differences: none */
995 val = frame.video_code & 0x7f;
996 hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200997
998 /* AVI Data Byte 5- set up input and output pixel repetition */
999 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
1000 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
1001 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
1002 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
1003 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
1004 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
1005 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
1006
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001007 /*
1008 * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
1009 * ycc range in bits 2,3 rather than 6,7
1010 */
1011 val = ((frame.ycc_quantization_range & 0x3) << 2) |
1012 (frame.content_type & 0x3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001013 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
1014
1015 /* AVI Data Bytes 6-13 */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001016 hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
1017 hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
1018 hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
1019 hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
1020 hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
1021 hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
1022 hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
1023 hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001024}
1025
Andy Yanb21f4b62014-12-05 14:26:31 +08001026static void hdmi_av_composer(struct dw_hdmi *hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001027 const struct drm_display_mode *mode)
1028{
1029 u8 inv_val;
1030 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1031 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
1032
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001033 vmode->mpixelclock = mode->clock * 1000;
1034
1035 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1036
1037 /* Set up HDMI_FC_INVIDCONF */
1038 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1039 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1040 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1041
Russell Kingb91eee82015-03-27 23:27:17 +00001042 inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001043 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001044 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001045
Russell Kingb91eee82015-03-27 23:27:17 +00001046 inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001047 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001048 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001049
1050 inv_val |= (vmode->mdataenablepolarity ?
1051 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1052 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1053
1054 if (hdmi->vic == 39)
1055 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1056 else
Russell Kingb91eee82015-03-27 23:27:17 +00001057 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001058 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001059 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001060
Russell Kingb91eee82015-03-27 23:27:17 +00001061 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001062 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
Russell Kingb91eee82015-03-27 23:27:17 +00001063 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001064
1065 inv_val |= (vmode->mdvi ?
1066 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE :
1067 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE);
1068
1069 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1070
1071 /* Set up horizontal active pixel width */
1072 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1073 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1074
1075 /* Set up vertical active lines */
1076 hdmi_writeb(hdmi, mode->vdisplay >> 8, HDMI_FC_INVACTV1);
1077 hdmi_writeb(hdmi, mode->vdisplay, HDMI_FC_INVACTV0);
1078
1079 /* Set up horizontal blanking pixel region width */
1080 hblank = mode->htotal - mode->hdisplay;
1081 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1082 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1083
1084 /* Set up vertical blanking pixel region width */
1085 vblank = mode->vtotal - mode->vdisplay;
1086 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1087
1088 /* Set up HSYNC active edge delay width (in pixel clks) */
1089 h_de_hs = mode->hsync_start - mode->hdisplay;
1090 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1091 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1092
1093 /* Set up VSYNC active edge delay (in lines) */
1094 v_de_vs = mode->vsync_start - mode->vdisplay;
1095 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1096
1097 /* Set up HSYNC active pulse width (in pixel clks) */
1098 hsync_len = mode->hsync_end - mode->hsync_start;
1099 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1100 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1101
1102 /* Set up VSYNC active edge delay (in lines) */
1103 vsync_len = mode->vsync_end - mode->vsync_start;
1104 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1105}
1106
Andy Yanb21f4b62014-12-05 14:26:31 +08001107static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001108{
1109 if (!hdmi->phy_enabled)
1110 return;
1111
Andy Yanb21f4b62014-12-05 14:26:31 +08001112 dw_hdmi_phy_enable_tmds(hdmi, 0);
1113 dw_hdmi_phy_enable_power(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001114
1115 hdmi->phy_enabled = false;
1116}
1117
1118/* HDMI Initialization Step B.4 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001119static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001120{
1121 u8 clkdis;
1122
1123 /* control period minimum duration */
1124 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1125 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1126 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1127
1128 /* Set to fill TMDS data channels */
1129 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1130 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1131 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1132
1133 /* Enable pixel clock and tmds data path */
1134 clkdis = 0x7F;
1135 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1136 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1137
1138 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1139 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1140
1141 /* Enable csc path */
1142 if (is_color_space_conversion(hdmi)) {
1143 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1144 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1145 }
1146}
1147
Andy Yanb21f4b62014-12-05 14:26:31 +08001148static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001149{
Russell King812bc612013-11-04 12:42:02 +00001150 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001151}
1152
1153/* Workaround to clear the overflow condition */
Andy Yanb21f4b62014-12-05 14:26:31 +08001154static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001155{
1156 int count;
1157 u8 val;
1158
1159 /* TMDS software reset */
1160 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1161
1162 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
1163 if (hdmi->dev_type == IMX6DL_HDMI) {
1164 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1165 return;
1166 }
1167
1168 for (count = 0; count < 4; count++)
1169 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1170}
1171
Andy Yanb21f4b62014-12-05 14:26:31 +08001172static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001173{
1174 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1175 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1176}
1177
Andy Yanb21f4b62014-12-05 14:26:31 +08001178static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001179{
1180 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1181 HDMI_IH_MUTE_FC_STAT2);
1182}
1183
Andy Yanb21f4b62014-12-05 14:26:31 +08001184static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001185{
1186 int ret;
1187
1188 hdmi_disable_overflow_interrupts(hdmi);
1189
1190 hdmi->vic = drm_match_cea_mode(mode);
1191
1192 if (!hdmi->vic) {
1193 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
1194 hdmi->hdmi_data.video_mode.mdvi = true;
1195 } else {
1196 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
1197 hdmi->hdmi_data.video_mode.mdvi = false;
1198 }
1199
1200 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
Andy Yanb5878332014-12-05 14:23:52 +08001201 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1202 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1203 (hdmi->vic == 17) || (hdmi->vic == 18))
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301204 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001205 else
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301206 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001207
1208 if ((hdmi->vic == 10) || (hdmi->vic == 11) ||
Andy Yanb5878332014-12-05 14:23:52 +08001209 (hdmi->vic == 12) || (hdmi->vic == 13) ||
1210 (hdmi->vic == 14) || (hdmi->vic == 15) ||
1211 (hdmi->vic == 25) || (hdmi->vic == 26) ||
1212 (hdmi->vic == 27) || (hdmi->vic == 28) ||
1213 (hdmi->vic == 29) || (hdmi->vic == 30) ||
1214 (hdmi->vic == 35) || (hdmi->vic == 36) ||
1215 (hdmi->vic == 37) || (hdmi->vic == 38))
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001216 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 1;
1217 else
1218 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
1219
1220 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1221
1222 /* TODO: Get input format from IPU (via FB driver interface) */
1223 hdmi->hdmi_data.enc_in_format = RGB;
1224
1225 hdmi->hdmi_data.enc_out_format = RGB;
1226
1227 hdmi->hdmi_data.enc_color_depth = 8;
1228 hdmi->hdmi_data.pix_repet_factor = 0;
1229 hdmi->hdmi_data.hdcp_enable = 0;
1230 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1231
1232 /* HDMI Initialization Step B.1 */
1233 hdmi_av_composer(hdmi, mode);
1234
1235 /* HDMI Initializateion Step B.2 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001236 ret = dw_hdmi_phy_init(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001237 if (ret)
1238 return ret;
1239
1240 /* HDMI Initialization Step B.3 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001241 dw_hdmi_enable_video_path(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001242
1243 /* not for DVI mode */
Andy Yanb5878332014-12-05 14:23:52 +08001244 if (hdmi->hdmi_data.video_mode.mdvi) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001245 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
Andy Yanb5878332014-12-05 14:23:52 +08001246 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001247 dev_dbg(hdmi->dev, "%s CEA mode\n", __func__);
1248
1249 /* HDMI Initialization Step E - Configure audio */
1250 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1251 hdmi_enable_audio_clk(hdmi);
1252
1253 /* HDMI Initialization Step F - Configure AVI InfoFrame */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001254 hdmi_config_AVI(hdmi, mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001255 }
1256
1257 hdmi_video_packetize(hdmi);
1258 hdmi_video_csc(hdmi);
1259 hdmi_video_sample(hdmi);
1260 hdmi_tx_hdcp_config(hdmi);
1261
Andy Yanb21f4b62014-12-05 14:26:31 +08001262 dw_hdmi_clear_overflow(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001263 if (hdmi->cable_plugin && !hdmi->hdmi_data.video_mode.mdvi)
1264 hdmi_enable_overflow_interrupts(hdmi);
1265
1266 return 0;
1267}
1268
1269/* Wait until we are registered to enable interrupts */
Andy Yanb21f4b62014-12-05 14:26:31 +08001270static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001271{
1272 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1273 HDMI_PHY_I2CM_INT_ADDR);
1274
1275 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1276 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1277 HDMI_PHY_I2CM_CTLINT_ADDR);
1278
1279 /* enable cable hot plug irq */
1280 hdmi_writeb(hdmi, (u8)~HDMI_PHY_HPD, HDMI_PHY_MASK0);
1281
1282 /* Clear Hotplug interrupts */
1283 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
1284
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001285 return 0;
1286}
1287
Andy Yanb21f4b62014-12-05 14:26:31 +08001288static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001289{
1290 u8 ih_mute;
1291
1292 /*
1293 * Boot up defaults are:
1294 * HDMI_IH_MUTE = 0x03 (disabled)
1295 * HDMI_IH_MUTE_* = 0x00 (enabled)
1296 *
1297 * Disable top level interrupt bits in HDMI block
1298 */
1299 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1300 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1301 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1302
1303 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1304
1305 /* by default mask all interrupts */
1306 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1307 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1308 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1309 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1310 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1311 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1312 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1313 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1314 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1315 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1316 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1317 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1318 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1319 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1320 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1321
1322 /* Disable interrupts in the IH_MUTE_* registers */
1323 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1324 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1325 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1326 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1327 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1328 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1329 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1330 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1331 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1332 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1333
1334 /* Enable top level interrupt bits in HDMI block */
1335 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1336 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1337 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1338}
1339
Andy Yanb21f4b62014-12-05 14:26:31 +08001340static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001341{
Andy Yanb21f4b62014-12-05 14:26:31 +08001342 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001343}
1344
Andy Yanb21f4b62014-12-05 14:26:31 +08001345static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001346{
Andy Yanb21f4b62014-12-05 14:26:31 +08001347 dw_hdmi_phy_disable(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001348}
1349
Andy Yanb21f4b62014-12-05 14:26:31 +08001350static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
Steve Longerbeameb10d632014-12-18 18:00:24 -08001351 struct drm_display_mode *orig_mode,
1352 struct drm_display_mode *mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001353{
Andy Yanb21f4b62014-12-05 14:26:31 +08001354 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001355
Andy Yanb21f4b62014-12-05 14:26:31 +08001356 dw_hdmi_setup(hdmi, mode);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001357
1358 /* Store the display mode for plugin/DKMS poweron events */
1359 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
1360}
1361
Andy Yanb21f4b62014-12-05 14:26:31 +08001362static bool dw_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
1363 const struct drm_display_mode *mode,
1364 struct drm_display_mode *adjusted_mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001365{
1366 return true;
1367}
1368
Andy Yanb21f4b62014-12-05 14:26:31 +08001369static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001370{
Andy Yanb21f4b62014-12-05 14:26:31 +08001371 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001372
Andy Yanb21f4b62014-12-05 14:26:31 +08001373 dw_hdmi_poweroff(hdmi);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001374}
1375
Andy Yanb21f4b62014-12-05 14:26:31 +08001376static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001377{
Andy Yanb21f4b62014-12-05 14:26:31 +08001378 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001379
Andy Yanb21f4b62014-12-05 14:26:31 +08001380 dw_hdmi_poweron(hdmi);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001381}
1382
Andy Yanb21f4b62014-12-05 14:26:31 +08001383static void dw_hdmi_bridge_nop(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001384{
1385 /* do nothing */
1386}
1387
Andy Yanb21f4b62014-12-05 14:26:31 +08001388static enum drm_connector_status
1389dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001390{
Andy Yanb21f4b62014-12-05 14:26:31 +08001391 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Russell Kingd94905e2013-11-03 22:23:24 +00001392 connector);
Russell King98dbead2014-04-18 10:46:45 +01001393
1394 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1395 connector_status_connected : connector_status_disconnected;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001396}
1397
Andy Yanb21f4b62014-12-05 14:26:31 +08001398static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001399{
Andy Yanb21f4b62014-12-05 14:26:31 +08001400 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001401 connector);
1402 struct edid *edid;
1403 int ret;
1404
1405 if (!hdmi->ddc)
1406 return 0;
1407
1408 edid = drm_get_edid(connector, hdmi->ddc);
1409 if (edid) {
1410 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1411 edid->width_cm, edid->height_cm);
1412
1413 drm_mode_connector_update_edid_property(connector, edid);
1414 ret = drm_add_edid_modes(connector, edid);
1415 kfree(edid);
1416 } else {
1417 dev_dbg(hdmi->dev, "failed to get edid\n");
1418 }
1419
1420 return 0;
1421}
1422
Andy Yan632d0352014-12-05 14:30:21 +08001423static enum drm_mode_status
1424dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1425 struct drm_display_mode *mode)
1426{
1427 struct dw_hdmi *hdmi = container_of(connector,
1428 struct dw_hdmi, connector);
1429 enum drm_mode_status mode_status = MODE_OK;
1430
1431 if (hdmi->plat_data->mode_valid)
1432 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1433
1434 return mode_status;
1435}
1436
Andy Yanb21f4b62014-12-05 14:26:31 +08001437static struct drm_encoder *dw_hdmi_connector_best_encoder(struct drm_connector
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001438 *connector)
1439{
Andy Yanb21f4b62014-12-05 14:26:31 +08001440 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001441 connector);
1442
Andy Yan3d1b35a2014-12-05 14:25:05 +08001443 return hdmi->encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001444}
1445
Andy Yanb21f4b62014-12-05 14:26:31 +08001446static void dw_hdmi_connector_destroy(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001447{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001448 drm_connector_unregister(connector);
1449 drm_connector_cleanup(connector);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001450}
1451
Andy Yanb21f4b62014-12-05 14:26:31 +08001452static struct drm_connector_funcs dw_hdmi_connector_funcs = {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001453 .dpms = drm_helper_connector_dpms,
1454 .fill_modes = drm_helper_probe_single_connector_modes,
Andy Yanb21f4b62014-12-05 14:26:31 +08001455 .detect = dw_hdmi_connector_detect,
1456 .destroy = dw_hdmi_connector_destroy,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001457};
1458
Andy Yanb21f4b62014-12-05 14:26:31 +08001459static struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
1460 .get_modes = dw_hdmi_connector_get_modes,
Andy Yan632d0352014-12-05 14:30:21 +08001461 .mode_valid = dw_hdmi_connector_mode_valid,
Andy Yanb21f4b62014-12-05 14:26:31 +08001462 .best_encoder = dw_hdmi_connector_best_encoder,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001463};
1464
Andy Yanb21f4b62014-12-05 14:26:31 +08001465struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
1466 .enable = dw_hdmi_bridge_enable,
1467 .disable = dw_hdmi_bridge_disable,
1468 .pre_enable = dw_hdmi_bridge_nop,
1469 .post_disable = dw_hdmi_bridge_nop,
1470 .mode_set = dw_hdmi_bridge_mode_set,
1471 .mode_fixup = dw_hdmi_bridge_mode_fixup,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001472};
1473
Andy Yanb21f4b62014-12-05 14:26:31 +08001474static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
Russell Kingd94905e2013-11-03 22:23:24 +00001475{
Andy Yanb21f4b62014-12-05 14:26:31 +08001476 struct dw_hdmi *hdmi = dev_id;
Russell Kingd94905e2013-11-03 22:23:24 +00001477 u8 intr_stat;
1478
1479 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1480 if (intr_stat)
1481 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1482
1483 return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
1484}
1485
Andy Yanb21f4b62014-12-05 14:26:31 +08001486static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001487{
Andy Yanb21f4b62014-12-05 14:26:31 +08001488 struct dw_hdmi *hdmi = dev_id;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001489 u8 intr_stat;
1490 u8 phy_int_pol;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001491
1492 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1493
1494 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
1495
1496 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
1497 if (phy_int_pol & HDMI_PHY_HPD) {
1498 dev_dbg(hdmi->dev, "EVENT=plugin\n");
1499
Russell King812bc612013-11-04 12:42:02 +00001500 hdmi_modb(hdmi, 0, HDMI_PHY_HPD, HDMI_PHY_POL0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001501
Andy Yanb21f4b62014-12-05 14:26:31 +08001502 dw_hdmi_poweron(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001503 } else {
1504 dev_dbg(hdmi->dev, "EVENT=plugout\n");
1505
Gulsah Kose256a38b2014-03-09 20:11:07 +02001506 hdmi_modb(hdmi, HDMI_PHY_HPD, HDMI_PHY_HPD,
Andy Yanb5878332014-12-05 14:23:52 +08001507 HDMI_PHY_POL0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001508
Andy Yanb21f4b62014-12-05 14:26:31 +08001509 dw_hdmi_poweroff(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001510 }
Russell King4b9bcaa2015-06-06 00:12:41 +01001511 drm_helper_hpd_irq_event(hdmi->bridge->dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001512 }
1513
1514 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
Russell Kingd94905e2013-11-03 22:23:24 +00001515 hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001516
1517 return IRQ_HANDLED;
1518}
1519
Andy Yanb21f4b62014-12-05 14:26:31 +08001520static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001521{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001522 struct drm_encoder *encoder = hdmi->encoder;
1523 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001524 int ret;
1525
Andy Yan3d1b35a2014-12-05 14:25:05 +08001526 bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
1527 if (!bridge) {
1528 DRM_ERROR("Failed to allocate drm bridge\n");
1529 return -ENOMEM;
1530 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001531
Andy Yan3d1b35a2014-12-05 14:25:05 +08001532 hdmi->bridge = bridge;
1533 bridge->driver_private = hdmi;
Fabio Estevamb5217bf2015-01-27 10:21:49 -02001534 bridge->funcs = &dw_hdmi_bridge_funcs;
1535 ret = drm_bridge_attach(drm, bridge);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001536 if (ret) {
1537 DRM_ERROR("Failed to initialize bridge with drm\n");
1538 return -EINVAL;
1539 }
1540
1541 encoder->bridge = bridge;
Russell Kingd94905e2013-11-03 22:23:24 +00001542 hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001543
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001544 drm_connector_helper_add(&hdmi->connector,
Andy Yanb21f4b62014-12-05 14:26:31 +08001545 &dw_hdmi_connector_helper_funcs);
1546 drm_connector_init(drm, &hdmi->connector, &dw_hdmi_connector_funcs,
Russell King1b3f7672013-11-03 13:30:48 +00001547 DRM_MODE_CONNECTOR_HDMIA);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001548
Andy Yan3d1b35a2014-12-05 14:25:05 +08001549 hdmi->connector.encoder = encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001550
Andy Yan3d1b35a2014-12-05 14:25:05 +08001551 drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001552
1553 return 0;
1554}
1555
Andy Yanb21f4b62014-12-05 14:26:31 +08001556int dw_hdmi_bind(struct device *dev, struct device *master,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001557 void *data, struct drm_encoder *encoder,
1558 struct resource *iores, int irq,
1559 const struct dw_hdmi_plat_data *plat_data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001560{
Russell King1b3f7672013-11-03 13:30:48 +00001561 struct drm_device *drm = data;
Russell King17b50012013-11-03 11:23:34 +00001562 struct device_node *np = dev->of_node;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001563 struct device_node *ddc_node;
Andy Yanb21f4b62014-12-05 14:26:31 +08001564 struct dw_hdmi *hdmi;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001565 int ret;
Andy Yan0cd9d142014-12-05 14:28:24 +08001566 u32 val = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001567
Russell King17b50012013-11-03 11:23:34 +00001568 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001569 if (!hdmi)
1570 return -ENOMEM;
1571
Andy Yan3d1b35a2014-12-05 14:25:05 +08001572 hdmi->plat_data = plat_data;
Russell King17b50012013-11-03 11:23:34 +00001573 hdmi->dev = dev;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001574 hdmi->dev_type = plat_data->dev_type;
Russell King40678382013-11-07 15:35:06 +00001575 hdmi->sample_rate = 48000;
1576 hdmi->ratio = 100;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001577 hdmi->encoder = encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001578
Russell King6bcf4952015-02-02 11:01:08 +00001579 mutex_init(&hdmi->audio_mutex);
1580
Andy Yan0cd9d142014-12-05 14:28:24 +08001581 of_property_read_u32(np, "reg-io-width", &val);
1582
1583 switch (val) {
1584 case 4:
1585 hdmi->write = dw_hdmi_writel;
1586 hdmi->read = dw_hdmi_readl;
1587 break;
1588 case 1:
1589 hdmi->write = dw_hdmi_writeb;
1590 hdmi->read = dw_hdmi_readb;
1591 break;
1592 default:
1593 dev_err(dev, "reg-io-width must be 1 or 4\n");
1594 return -EINVAL;
1595 }
1596
Philipp Zabelb5d45902014-03-05 10:20:56 +01001597 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001598 if (ddc_node) {
1599 hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001600 of_node_put(ddc_node);
Andy Yanc2c38482014-12-05 14:24:28 +08001601 if (!hdmi->ddc) {
1602 dev_dbg(hdmi->dev, "failed to read ddc node\n");
1603 return -EPROBE_DEFER;
1604 }
1605
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001606 } else {
1607 dev_dbg(hdmi->dev, "no ddc property found\n");
1608 }
1609
Russell King17b50012013-11-03 11:23:34 +00001610 hdmi->regs = devm_ioremap_resource(dev, iores);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001611 if (IS_ERR(hdmi->regs))
1612 return PTR_ERR(hdmi->regs);
1613
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001614 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1615 if (IS_ERR(hdmi->isfr_clk)) {
1616 ret = PTR_ERR(hdmi->isfr_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001617 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001618 return ret;
1619 }
1620
1621 ret = clk_prepare_enable(hdmi->isfr_clk);
1622 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001623 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001624 return ret;
1625 }
1626
1627 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1628 if (IS_ERR(hdmi->iahb_clk)) {
1629 ret = PTR_ERR(hdmi->iahb_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001630 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001631 goto err_isfr;
1632 }
1633
1634 ret = clk_prepare_enable(hdmi->iahb_clk);
1635 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001636 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001637 goto err_isfr;
1638 }
1639
1640 /* Product and revision IDs */
Russell King17b50012013-11-03 11:23:34 +00001641 dev_info(dev,
Andy Yanb5878332014-12-05 14:23:52 +08001642 "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
1643 hdmi_readb(hdmi, HDMI_DESIGN_ID),
1644 hdmi_readb(hdmi, HDMI_REVISION_ID),
1645 hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
1646 hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001647
1648 initialize_hdmi_ih_mutes(hdmi);
1649
Philipp Zabel639a2022015-01-07 13:43:50 +01001650 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
1651 dw_hdmi_irq, IRQF_SHARED,
1652 dev_name(dev), hdmi);
1653 if (ret)
Fabio Estevamb33ef612015-01-27 10:54:12 -02001654 goto err_iahb;
Philipp Zabel639a2022015-01-07 13:43:50 +01001655
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001656 /*
1657 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
1658 * N and cts values before enabling phy
1659 */
1660 hdmi_init_clk_regenerator(hdmi);
1661
1662 /*
1663 * Configure registers related to HDMI interrupt
1664 * generation before registering IRQ.
1665 */
1666 hdmi_writeb(hdmi, HDMI_PHY_HPD, HDMI_PHY_POL0);
1667
1668 /* Clear Hotplug interrupts */
1669 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
1670
Andy Yanb21f4b62014-12-05 14:26:31 +08001671 ret = dw_hdmi_fb_registered(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001672 if (ret)
1673 goto err_iahb;
1674
Andy Yanb21f4b62014-12-05 14:26:31 +08001675 ret = dw_hdmi_register(drm, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001676 if (ret)
1677 goto err_iahb;
1678
Russell Kingd94905e2013-11-03 22:23:24 +00001679 /* Unmute interrupts */
1680 hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001681
Russell King17b50012013-11-03 11:23:34 +00001682 dev_set_drvdata(dev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001683
1684 return 0;
1685
1686err_iahb:
1687 clk_disable_unprepare(hdmi->iahb_clk);
1688err_isfr:
1689 clk_disable_unprepare(hdmi->isfr_clk);
1690
1691 return ret;
1692}
Andy Yanb21f4b62014-12-05 14:26:31 +08001693EXPORT_SYMBOL_GPL(dw_hdmi_bind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001694
Andy Yanb21f4b62014-12-05 14:26:31 +08001695void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001696{
Andy Yanb21f4b62014-12-05 14:26:31 +08001697 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001698
Russell Kingd94905e2013-11-03 22:23:24 +00001699 /* Disable all interrupts */
1700 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1701
Russell King1b3f7672013-11-03 13:30:48 +00001702 hdmi->connector.funcs->destroy(&hdmi->connector);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001703 hdmi->encoder->funcs->destroy(hdmi->encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001704
1705 clk_disable_unprepare(hdmi->iahb_clk);
1706 clk_disable_unprepare(hdmi->isfr_clk);
1707 i2c_put_adapter(hdmi->ddc);
Russell King17b50012013-11-03 11:23:34 +00001708}
Andy Yanb21f4b62014-12-05 14:26:31 +08001709EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001710
1711MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
Andy Yan3d1b35a2014-12-05 14:25:05 +08001712MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
1713MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
Andy Yanb21f4b62014-12-05 14:26:31 +08001714MODULE_DESCRIPTION("DW HDMI transmitter driver");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001715MODULE_LICENSE("GPL");
Andy Yanb21f4b62014-12-05 14:26:31 +08001716MODULE_ALIAS("platform:dw-hdmi");