blob: 81b5a09abd3c3ae4741374d77b91757a22cfa277 [file] [log] [blame]
Jarod Wilson6d2f5c22010-10-07 17:50:34 -03001/*
2 * Driver for Nuvoton Technology Corporation w83667hg/w83677hg-i CIR
3 *
4 * Copyright (C) 2010 Jarod Wilson <jarod@redhat.com>
5 * Copyright (C) 2009 Nuvoton PS Team
6 *
7 * Special thanks to Nuvoton for providing hardware, spec sheets and
8 * sample code upon which portions of this driver are based. Indirect
9 * thanks also to Maxim Levitsky, whose ene_ir driver this driver is
10 * modeled after.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of the
15 * License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful, but
18 * WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
20 * General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
25 * USA
26 */
27
28#include <linux/spinlock.h>
Jarod Wilson4e6e29a2010-10-15 11:07:37 -030029#include <linux/ioctl.h>
Jarod Wilson6d2f5c22010-10-07 17:50:34 -030030
31/* platform driver name to register */
32#define NVT_DRIVER_NAME "nuvoton-cir"
33
34/* debugging module parameter */
35static int debug;
36
37
38#define nvt_pr(level, text, ...) \
39 printk(level KBUILD_MODNAME ": " text, ## __VA_ARGS__)
40
41#define nvt_dbg(text, ...) \
42 if (debug) \
43 printk(KERN_DEBUG \
44 KBUILD_MODNAME ": " text "\n" , ## __VA_ARGS__)
45
46#define nvt_dbg_verbose(text, ...) \
47 if (debug > 1) \
48 printk(KERN_DEBUG \
49 KBUILD_MODNAME ": " text "\n" , ## __VA_ARGS__)
50
51#define nvt_dbg_wake(text, ...) \
52 if (debug > 2) \
53 printk(KERN_DEBUG \
54 KBUILD_MODNAME ": " text "\n" , ## __VA_ARGS__)
55
56
57/*
58 * Original lirc driver said min value of 76, and recommended value of 256
59 * for the buffer length, but then used 2048. Never mind that the size of the
60 * RX FIFO is 32 bytes... So I'm using 32 for RX and 256 for TX atm, but I'm
61 * not sure if maybe that TX value is off by a factor of 8 (bits vs. bytes),
62 * and I don't have TX-capable hardware to test/debug on...
63 */
64#define TX_BUF_LEN 256
65#define RX_BUF_LEN 32
66
Heiner Kallweitb5cf7252015-10-29 19:21:38 -020067#define SIO_ID_MASK 0xfff0
68
69enum nvt_chip_ver {
70 NVT_UNKNOWN = 0,
71 NVT_W83667HG = 0xa510,
72 NVT_6775F = 0xb470,
73 NVT_6776F = 0xc330
74};
75
76struct nvt_chip {
77 const char *name;
78 enum nvt_chip_ver chip_ver;
79};
80
Jarod Wilson6d2f5c22010-10-07 17:50:34 -030081struct nvt_dev {
82 struct pnp_dev *pdev;
David Härdemand8b4b582010-10-29 16:08:23 -030083 struct rc_dev *rdev;
Jarod Wilson6d2f5c22010-10-07 17:50:34 -030084
85 spinlock_t nvt_lock;
Jarod Wilson6d2f5c22010-10-07 17:50:34 -030086
87 /* for rx */
88 u8 buf[RX_BUF_LEN];
89 unsigned int pkts;
90
91 struct {
92 spinlock_t lock;
93 u8 buf[TX_BUF_LEN];
94 unsigned int buf_count;
95 unsigned int cur_buf_num;
96 wait_queue_head_t queue;
97 u8 tx_state;
98 } tx;
99
100 /* EFER Config register index/data pair */
Mauro Carvalho Chehab221cefa2013-11-01 14:37:17 -0300101 u32 cr_efir;
102 u32 cr_efdr;
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300103
104 /* hardware I/O settings */
105 unsigned long cir_addr;
106 unsigned long cir_wake_addr;
107 int cir_irq;
108 int cir_wake_irq;
109
Heiner Kallweitb5cf7252015-10-29 19:21:38 -0200110 enum nvt_chip_ver chip_ver;
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300111 /* hardware id */
112 u8 chip_major;
113 u8 chip_minor;
114
115 /* hardware features */
116 bool hw_learning_capable;
117 bool hw_tx_capable;
118
119 /* rx settings */
120 bool learning_enabled;
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300121
122 /* track cir wake state */
123 u8 wake_state;
124 /* for study */
125 u8 study_state;
126 /* carrier period = 1 / frequency */
127 u32 carrier;
128};
129
130/* study states */
131#define ST_STUDY_NONE 0x0
132#define ST_STUDY_START 0x1
133#define ST_STUDY_CARRIER 0x2
134#define ST_STUDY_ALL_RECV 0x4
135
136/* wake states */
137#define ST_WAKE_NONE 0x0
138#define ST_WAKE_START 0x1
139#define ST_WAKE_FINISH 0x2
140
141/* receive states */
142#define ST_RX_WAIT_7F 0x1
143#define ST_RX_WAIT_HEAD 0x2
144#define ST_RX_WAIT_SILENT_END 0x4
145
146/* send states */
147#define ST_TX_NONE 0x0
148#define ST_TX_REQUEST 0x2
149#define ST_TX_REPLY 0x4
150
151/* buffer packet constants */
152#define BUF_PULSE_BIT 0x80
153#define BUF_LEN_MASK 0x7f
154#define BUF_REPEAT_BYTE 0x70
155#define BUF_REPEAT_MASK 0xf0
156
157/* CIR settings */
158
159/* total length of CIR and CIR WAKE */
160#define CIR_IOREG_LENGTH 0x0f
161
162/* RX limit length, 8 high bits for SLCH, 8 low bits for SLCL (0x7d0 = 2000) */
163#define CIR_RX_LIMIT_COUNT 0x7d0
164
165/* CIR Regs */
166#define CIR_IRCON 0x00
167#define CIR_IRSTS 0x01
168#define CIR_IREN 0x02
169#define CIR_RXFCONT 0x03
170#define CIR_CP 0x04
171#define CIR_CC 0x05
172#define CIR_SLCH 0x06
173#define CIR_SLCL 0x07
174#define CIR_FIFOCON 0x08
175#define CIR_IRFIFOSTS 0x09
176#define CIR_SRXFIFO 0x0a
177#define CIR_TXFCONT 0x0b
178#define CIR_STXFIFO 0x0c
179#define CIR_FCCH 0x0d
180#define CIR_FCCL 0x0e
181#define CIR_IRFSM 0x0f
182
183/* CIR IRCON settings */
184#define CIR_IRCON_RECV 0x80
185#define CIR_IRCON_WIREN 0x40
186#define CIR_IRCON_TXEN 0x20
187#define CIR_IRCON_RXEN 0x10
188#define CIR_IRCON_WRXINV 0x08
189#define CIR_IRCON_RXINV 0x04
190
191#define CIR_IRCON_SAMPLE_PERIOD_SEL_1 0x00
192#define CIR_IRCON_SAMPLE_PERIOD_SEL_25 0x01
193#define CIR_IRCON_SAMPLE_PERIOD_SEL_50 0x02
194#define CIR_IRCON_SAMPLE_PERIOD_SEL_100 0x03
195
196/* FIXME: make this a runtime option */
197/* select sample period as 50us */
198#define CIR_IRCON_SAMPLE_PERIOD_SEL CIR_IRCON_SAMPLE_PERIOD_SEL_50
199
200/* CIR IRSTS settings */
201#define CIR_IRSTS_RDR 0x80
202#define CIR_IRSTS_RTR 0x40
203#define CIR_IRSTS_PE 0x20
204#define CIR_IRSTS_RFO 0x10
205#define CIR_IRSTS_TE 0x08
206#define CIR_IRSTS_TTR 0x04
207#define CIR_IRSTS_TFU 0x02
208#define CIR_IRSTS_GH 0x01
209
210/* CIR IREN settings */
211#define CIR_IREN_RDR 0x80
212#define CIR_IREN_RTR 0x40
213#define CIR_IREN_PE 0x20
214#define CIR_IREN_RFO 0x10
215#define CIR_IREN_TE 0x08
216#define CIR_IREN_TTR 0x04
217#define CIR_IREN_TFU 0x02
218#define CIR_IREN_GH 0x01
219
220/* CIR FIFOCON settings */
221#define CIR_FIFOCON_TXFIFOCLR 0x80
222
223#define CIR_FIFOCON_TX_TRIGGER_LEV_31 0x00
224#define CIR_FIFOCON_TX_TRIGGER_LEV_24 0x10
225#define CIR_FIFOCON_TX_TRIGGER_LEV_16 0x20
226#define CIR_FIFOCON_TX_TRIGGER_LEV_8 0x30
227
228/* FIXME: make this a runtime option */
229/* select TX trigger level as 16 */
230#define CIR_FIFOCON_TX_TRIGGER_LEV CIR_FIFOCON_TX_TRIGGER_LEV_16
231
232#define CIR_FIFOCON_RXFIFOCLR 0x08
233
234#define CIR_FIFOCON_RX_TRIGGER_LEV_1 0x00
235#define CIR_FIFOCON_RX_TRIGGER_LEV_8 0x01
236#define CIR_FIFOCON_RX_TRIGGER_LEV_16 0x02
237#define CIR_FIFOCON_RX_TRIGGER_LEV_24 0x03
238
239/* FIXME: make this a runtime option */
240/* select RX trigger level as 24 */
241#define CIR_FIFOCON_RX_TRIGGER_LEV CIR_FIFOCON_RX_TRIGGER_LEV_24
242
243/* CIR IRFIFOSTS settings */
244#define CIR_IRFIFOSTS_IR_PENDING 0x80
245#define CIR_IRFIFOSTS_RX_GS 0x40
246#define CIR_IRFIFOSTS_RX_FTA 0x20
247#define CIR_IRFIFOSTS_RX_EMPTY 0x10
248#define CIR_IRFIFOSTS_RX_FULL 0x08
249#define CIR_IRFIFOSTS_TX_FTA 0x04
250#define CIR_IRFIFOSTS_TX_EMPTY 0x02
251#define CIR_IRFIFOSTS_TX_FULL 0x01
252
253
254/* CIR WAKE UP Regs */
255#define CIR_WAKE_IRCON 0x00
256#define CIR_WAKE_IRSTS 0x01
257#define CIR_WAKE_IREN 0x02
258#define CIR_WAKE_FIFO_CMP_DEEP 0x03
259#define CIR_WAKE_FIFO_CMP_TOL 0x04
260#define CIR_WAKE_FIFO_COUNT 0x05
261#define CIR_WAKE_SLCH 0x06
262#define CIR_WAKE_SLCL 0x07
263#define CIR_WAKE_FIFOCON 0x08
264#define CIR_WAKE_SRXFSTS 0x09
265#define CIR_WAKE_SAMPLE_RX_FIFO 0x0a
266#define CIR_WAKE_WR_FIFO_DATA 0x0b
267#define CIR_WAKE_RD_FIFO_ONLY 0x0c
268#define CIR_WAKE_RD_FIFO_ONLY_IDX 0x0d
269#define CIR_WAKE_FIFO_IGNORE 0x0e
270#define CIR_WAKE_IRFSM 0x0f
271
272/* CIR WAKE UP IRCON settings */
273#define CIR_WAKE_IRCON_DEC_RST 0x80
274#define CIR_WAKE_IRCON_MODE1 0x40
275#define CIR_WAKE_IRCON_MODE0 0x20
276#define CIR_WAKE_IRCON_RXEN 0x10
277#define CIR_WAKE_IRCON_R 0x08
278#define CIR_WAKE_IRCON_RXINV 0x04
279
280/* FIXME/jarod: make this a runtime option */
281/* select a same sample period like cir register */
282#define CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL CIR_IRCON_SAMPLE_PERIOD_SEL_50
283
284/* CIR WAKE IRSTS Bits */
285#define CIR_WAKE_IRSTS_RDR 0x80
286#define CIR_WAKE_IRSTS_RTR 0x40
287#define CIR_WAKE_IRSTS_PE 0x20
288#define CIR_WAKE_IRSTS_RFO 0x10
289#define CIR_WAKE_IRSTS_GH 0x08
290#define CIR_WAKE_IRSTS_IR_PENDING 0x01
291
292/* CIR WAKE UP IREN Bits */
293#define CIR_WAKE_IREN_RDR 0x80
294#define CIR_WAKE_IREN_RTR 0x40
295#define CIR_WAKE_IREN_PE 0x20
296#define CIR_WAKE_IREN_RFO 0x10
297#define CIR_WAKE_IREN_TE 0x08
298#define CIR_WAKE_IREN_TTR 0x04
299#define CIR_WAKE_IREN_TFU 0x02
300#define CIR_WAKE_IREN_GH 0x01
301
302/* CIR WAKE FIFOCON settings */
303#define CIR_WAKE_FIFOCON_RXFIFOCLR 0x08
304
305#define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_67 0x00
306#define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_66 0x01
307#define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_65 0x02
308#define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_64 0x03
309
310/* FIXME: make this a runtime option */
311/* select WAKE UP RX trigger level as 67 */
312#define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_67
313
314/* CIR WAKE SRXFSTS settings */
315#define CIR_WAKE_IRFIFOSTS_RX_GS 0x80
316#define CIR_WAKE_IRFIFOSTS_RX_FTA 0x40
317#define CIR_WAKE_IRFIFOSTS_RX_EMPTY 0x20
318#define CIR_WAKE_IRFIFOSTS_RX_FULL 0x10
319
Jarod Wilson3198ed12011-03-01 12:38:02 -0300320/*
321 * The CIR Wake FIFO buffer is 67 bytes long, but the stock remote wakes
322 * the system comparing only 65 bytes (fails with this set to 67)
323 */
324#define CIR_WAKE_FIFO_CMP_BYTES 65
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300325/* CIR Wake byte comparison tolerance */
326#define CIR_WAKE_CMP_TOLERANCE 5
327
328/*
329 * Extended Function Enable Registers:
330 * Extended Function Index Register
331 * Extended Function Data Register
332 */
333#define CR_EFIR 0x2e
334#define CR_EFDR 0x2f
335
336/* Possible alternate EFER values, depends on how the chip is wired */
337#define CR_EFIR2 0x4e
338#define CR_EFDR2 0x4f
339
340/* Extended Function Mode enable/disable magic values */
341#define EFER_EFM_ENABLE 0x87
342#define EFER_EFM_DISABLE 0xaa
343
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300344/* Config regs we need to care about */
345#define CR_SOFTWARE_RESET 0x02
346#define CR_LOGICAL_DEV_SEL 0x07
347#define CR_CHIP_ID_HI 0x20
348#define CR_CHIP_ID_LO 0x21
349#define CR_DEV_POWER_DOWN 0x22 /* bit 2 is CIR power, default power on */
350#define CR_OUTPUT_PIN_SEL 0x27
Jarod Wilson39381d42011-04-12 13:38:27 -0300351#define CR_MULTIFUNC_PIN_SEL 0x2c
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300352#define CR_LOGICAL_DEV_EN 0x30 /* valid for all logical devices */
353/* next three regs valid for both the CIR and CIR_WAKE logical devices */
354#define CR_CIR_BASE_ADDR_HI 0x60
355#define CR_CIR_BASE_ADDR_LO 0x61
356#define CR_CIR_IRQ_RSRC 0x70
357/* next three regs valid only for ACPI logical dev */
358#define CR_ACPI_CIR_WAKE 0xe0
359#define CR_ACPI_IRQ_EVENTS 0xf6
360#define CR_ACPI_IRQ_EVENTS2 0xf7
361
362/* Logical devices that we need to care about */
363#define LOGICAL_DEV_LPT 0x01
364#define LOGICAL_DEV_CIR 0x06
365#define LOGICAL_DEV_ACPI 0x0a
366#define LOGICAL_DEV_CIR_WAKE 0x0e
367
368#define LOGICAL_DEV_DISABLE 0x00
369#define LOGICAL_DEV_ENABLE 0x01
370
371#define CIR_WAKE_ENABLE_BIT 0x08
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300372#define PME_INTR_CIR_PASS_BIT 0x08
373
Jarod Wilson39381d42011-04-12 13:38:27 -0300374/* w83677hg CIR pin config */
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300375#define OUTPUT_PIN_SEL_MASK 0xbc
376#define OUTPUT_ENABLE_CIR 0x01 /* Pin95=CIRRX, Pin96=CIRTX1 */
377#define OUTPUT_ENABLE_CIRWB 0x40 /* enable wide-band sensor */
378
Jarod Wilson39381d42011-04-12 13:38:27 -0300379/* w83667hg CIR pin config */
380#define MULTIFUNC_PIN_SEL_MASK 0x1f
381#define MULTIFUNC_ENABLE_CIR 0x80 /* Pin75=CIRRX, Pin76=CIRTX1 */
382#define MULTIFUNC_ENABLE_CIRWB 0x20 /* enable wide-band sensor */
383
Jarod Wilson6d2f5c22010-10-07 17:50:34 -0300384/* MCE CIR signal length, related on sample period */
385
386/* MCE CIR controller signal length: about 43ms
387 * 43ms / 50us (sample period) * 0.85 (inaccuracy)
388 */
389#define CONTROLLER_BUF_LEN_MIN 830
390
391/* MCE CIR keyboard signal length: about 26ms
392 * 26ms / 50us (sample period) * 0.85 (inaccuracy)
393 */
394#define KEYBOARD_BUF_LEN_MAX 650
395#define KEYBOARD_BUF_LEN_MIN 610
396
397/* MCE CIR mouse signal length: about 24ms
398 * 24ms / 50us (sample period) * 0.85 (inaccuracy)
399 */
400#define MOUSE_BUF_LEN_MIN 565
401
402#define CIR_SAMPLE_PERIOD 50
403#define CIR_SAMPLE_LOW_INACCURACY 0.85
404
405/* MAX silence time that driver will sent to lirc */
406#define MAX_SILENCE_TIME 60000
407
408#if CIR_IRCON_SAMPLE_PERIOD_SEL == CIR_IRCON_SAMPLE_PERIOD_SEL_100
409#define SAMPLE_PERIOD 100
410
411#elif CIR_IRCON_SAMPLE_PERIOD_SEL == CIR_IRCON_SAMPLE_PERIOD_SEL_50
412#define SAMPLE_PERIOD 50
413
414#elif CIR_IRCON_SAMPLE_PERIOD_SEL == CIR_IRCON_SAMPLE_PERIOD_SEL_25
415#define SAMPLE_PERIOD 25
416
417#else
418#define SAMPLE_PERIOD 1
419#endif
420
421/* as VISTA MCE definition, valid carrier value */
422#define MAX_CARRIER 60000
423#define MIN_CARRIER 30000