blob: b5b2a267dada3f8cc9f33eeec7ad264bc2754a43 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001// SPDX-License-Identifier: GPL-2.0
Greg Ungerer88a605b2005-11-07 14:09:50 +10002/***************************************************************************/
3
4/*
Greg Ungererece9ae62014-08-19 11:55:24 +10005 * m520x.c -- platform support for ColdFire 520x based boards
Greg Ungerer88a605b2005-11-07 14:09:50 +10006 *
7 * Copyright (C) 2005, Freescale (www.freescale.com)
8 * Copyright (C) 2005, Intec Automation (mike@steroidmicros.com)
Greg Ungerer7dabb9a2008-02-01 17:34:10 +10009 * Copyright (C) 1999-2007, Greg Ungerer (gerg@snapgear.com)
Greg Ungerer88a605b2005-11-07 14:09:50 +100010 * Copyright (C) 2001-2003, SnapGear Inc. (www.snapgear.com)
11 */
12
13/***************************************************************************/
14
Greg Ungerer88a605b2005-11-07 14:09:50 +100015#include <linux/kernel.h>
16#include <linux/param.h>
Greg Ungerer7dabb9a2008-02-01 17:34:10 +100017#include <linux/init.h>
Greg Ungerer7dabb9a2008-02-01 17:34:10 +100018#include <linux/io.h>
Greg Ungerer88a605b2005-11-07 14:09:50 +100019#include <asm/machdep.h>
Greg Ungerer7dabb9a2008-02-01 17:34:10 +100020#include <asm/coldfire.h>
21#include <asm/mcfsim.h>
22#include <asm/mcfuart.h>
Steven Kingfe661582012-06-17 00:34:00 -070023#include <asm/mcfclk.h>
24
25/***************************************************************************/
26
27DEFINE_CLK(0, "flexbus", 2, MCF_CLK);
28DEFINE_CLK(0, "fec.0", 12, MCF_CLK);
29DEFINE_CLK(0, "edma", 17, MCF_CLK);
30DEFINE_CLK(0, "intc.0", 18, MCF_CLK);
31DEFINE_CLK(0, "iack.0", 21, MCF_CLK);
Steven King2d24b532014-06-30 09:53:19 -070032DEFINE_CLK(0, "imx1-i2c.0", 22, MCF_CLK);
Steven Kingfe661582012-06-17 00:34:00 -070033DEFINE_CLK(0, "mcfqspi.0", 23, MCF_CLK);
34DEFINE_CLK(0, "mcfuart.0", 24, MCF_BUSCLK);
35DEFINE_CLK(0, "mcfuart.1", 25, MCF_BUSCLK);
36DEFINE_CLK(0, "mcfuart.2", 26, MCF_BUSCLK);
37DEFINE_CLK(0, "mcftmr.0", 28, MCF_CLK);
38DEFINE_CLK(0, "mcftmr.1", 29, MCF_CLK);
39DEFINE_CLK(0, "mcftmr.2", 30, MCF_CLK);
40DEFINE_CLK(0, "mcftmr.3", 31, MCF_CLK);
41
42DEFINE_CLK(0, "mcfpit.0", 32, MCF_CLK);
43DEFINE_CLK(0, "mcfpit.1", 33, MCF_CLK);
44DEFINE_CLK(0, "mcfeport.0", 34, MCF_CLK);
45DEFINE_CLK(0, "mcfwdt.0", 35, MCF_CLK);
46DEFINE_CLK(0, "pll.0", 36, MCF_CLK);
47DEFINE_CLK(0, "sys.0", 40, MCF_BUSCLK);
48DEFINE_CLK(0, "gpio.0", 41, MCF_BUSCLK);
49DEFINE_CLK(0, "sdram.0", 42, MCF_CLK);
50
51struct clk *mcf_clks[] = {
52 &__clk_0_2, /* flexbus */
53 &__clk_0_12, /* fec.0 */
54 &__clk_0_17, /* edma */
55 &__clk_0_18, /* intc.0 */
56 &__clk_0_21, /* iack.0 */
Steven King2d24b532014-06-30 09:53:19 -070057 &__clk_0_22, /* imx1-i2c.0 */
Steven Kingfe661582012-06-17 00:34:00 -070058 &__clk_0_23, /* mcfqspi.0 */
59 &__clk_0_24, /* mcfuart.0 */
60 &__clk_0_25, /* mcfuart.1 */
61 &__clk_0_26, /* mcfuart.2 */
62 &__clk_0_28, /* mcftmr.0 */
63 &__clk_0_29, /* mcftmr.1 */
64 &__clk_0_30, /* mcftmr.2 */
65 &__clk_0_31, /* mcftmr.3 */
66
67 &__clk_0_32, /* mcfpit.0 */
68 &__clk_0_33, /* mcfpit.1 */
69 &__clk_0_34, /* mcfeport.0 */
70 &__clk_0_35, /* mcfwdt.0 */
71 &__clk_0_36, /* pll.0 */
72 &__clk_0_40, /* sys.0 */
73 &__clk_0_41, /* gpio.0 */
74 &__clk_0_42, /* sdram.0 */
Steven King2d24b532014-06-30 09:53:19 -070075 NULL,
Steven Kingfe661582012-06-17 00:34:00 -070076};
77
78static struct clk * const enable_clks[] __initconst = {
79 &__clk_0_2, /* flexbus */
80 &__clk_0_18, /* intc.0 */
81 &__clk_0_21, /* iack.0 */
82 &__clk_0_24, /* mcfuart.0 */
83 &__clk_0_25, /* mcfuart.1 */
84 &__clk_0_26, /* mcfuart.2 */
85
86 &__clk_0_32, /* mcfpit.0 */
87 &__clk_0_33, /* mcfpit.1 */
88 &__clk_0_34, /* mcfeport.0 */
89 &__clk_0_36, /* pll.0 */
90 &__clk_0_40, /* sys.0 */
91 &__clk_0_41, /* gpio.0 */
92 &__clk_0_42, /* sdram.0 */
93};
94
95static struct clk * const disable_clks[] __initconst = {
96 &__clk_0_12, /* fec.0 */
97 &__clk_0_17, /* edma */
Steven King2d24b532014-06-30 09:53:19 -070098 &__clk_0_22, /* imx1-i2c.0 */
Steven Kingfe661582012-06-17 00:34:00 -070099 &__clk_0_23, /* mcfqspi.0 */
100 &__clk_0_28, /* mcftmr.0 */
101 &__clk_0_29, /* mcftmr.1 */
102 &__clk_0_30, /* mcftmr.2 */
103 &__clk_0_31, /* mcftmr.3 */
104 &__clk_0_35, /* mcfwdt.0 */
105};
106
107
108static void __init m520x_clk_init(void)
109{
110 unsigned i;
111
112 /* make sure these clocks are enabled */
113 for (i = 0; i < ARRAY_SIZE(enable_clks); ++i)
114 __clk_init_enabled(enable_clks[i]);
115 /* make sure these clocks are disabled */
116 for (i = 0; i < ARRAY_SIZE(disable_clks); ++i)
117 __clk_init_disabled(disable_clks[i]);
118}
Greg Ungerer88a605b2005-11-07 14:09:50 +1000119
120/***************************************************************************/
121
Steven King91d60412010-01-22 12:43:03 -0800122static void __init m520x_qspi_init(void)
123{
Steven King151d14f2014-05-14 10:07:55 -0700124#if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
Steven King91d60412010-01-22 12:43:03 -0800125 u16 par;
126 /* setup Port QS for QSPI with gpio CS control */
Greg Ungerer571f0602011-03-05 23:50:37 +1000127 writeb(0x3f, MCF_GPIO_PAR_QSPI);
Steven King91d60412010-01-22 12:43:03 -0800128 /* make U1CTS and U2RTS gpio for cs_control */
Greg Ungerer571f0602011-03-05 23:50:37 +1000129 par = readw(MCF_GPIO_PAR_UART);
Steven King91d60412010-01-22 12:43:03 -0800130 par &= 0x00ff;
Greg Ungerer571f0602011-03-05 23:50:37 +1000131 writew(par, MCF_GPIO_PAR_UART);
Steven King83ca6002012-05-06 12:22:53 -0700132#endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
Steven King151d14f2014-05-14 10:07:55 -0700133}
Greg Ungerer7dabb9a2008-02-01 17:34:10 +1000134
135/***************************************************************************/
136
Steven King2d24b532014-06-30 09:53:19 -0700137static void __init m520x_i2c_init(void)
138{
139#if IS_ENABLED(CONFIG_I2C_IMX)
140 u8 par;
141
142 /* setup Port FECI2C Pin Assignment Register for I2C */
143 /* set PAR_SCL to SCL and PAR_SDA to SDA */
144 par = readb(MCF_GPIO_PAR_FECI2C);
145 par |= 0x0f;
146 writeb(par, MCF_GPIO_PAR_FECI2C);
147#endif /* IS_ENABLED(CONFIG_I2C_IMX) */
148}
149
150/***************************************************************************/
151
Greg Ungererb92225c2011-12-24 00:53:54 +1000152static void __init m520x_uarts_init(void)
Greg Ungerer7dabb9a2008-02-01 17:34:10 +1000153{
Greg Ungerer7dabb9a2008-02-01 17:34:10 +1000154 u16 par;
155 u8 par2;
156
Greg Ungererb92225c2011-12-24 00:53:54 +1000157 /* UART0 and UART1 GPIO pin setup */
158 par = readw(MCF_GPIO_PAR_UART);
159 par |= MCF_GPIO_PAR_UART_PAR_UTXD0 | MCF_GPIO_PAR_UART_PAR_URXD0;
160 par |= MCF_GPIO_PAR_UART_PAR_UTXD1 | MCF_GPIO_PAR_UART_PAR_URXD1;
161 writew(par, MCF_GPIO_PAR_UART);
Greg Ungerer7dabb9a2008-02-01 17:34:10 +1000162
Greg Ungererb92225c2011-12-24 00:53:54 +1000163 /* UART1 GPIO pin setup */
164 par2 = readb(MCF_GPIO_PAR_FECI2C);
165 par2 &= ~0x0F;
166 par2 |= MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 |
167 MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2;
168 writeb(par2, MCF_GPIO_PAR_FECI2C);
Greg Ungerer7dabb9a2008-02-01 17:34:10 +1000169}
170
171/***************************************************************************/
172
Greg Ungererffba3f42009-02-26 22:40:38 -0800173static void __init m520x_fec_init(void)
174{
Greg Ungererffba3f42009-02-26 22:40:38 -0800175 u8 v;
176
Greg Ungererffba3f42009-02-26 22:40:38 -0800177 /* Set multi-function pins to ethernet mode */
Greg Ungerer571f0602011-03-05 23:50:37 +1000178 v = readb(MCF_GPIO_PAR_FEC);
179 writeb(v | 0xf0, MCF_GPIO_PAR_FEC);
Greg Ungererffba3f42009-02-26 22:40:38 -0800180
Greg Ungerer571f0602011-03-05 23:50:37 +1000181 v = readb(MCF_GPIO_PAR_FECI2C);
182 writeb(v | 0x0f, MCF_GPIO_PAR_FECI2C);
Greg Ungererffba3f42009-02-26 22:40:38 -0800183}
184
185/***************************************************************************/
186
Greg Ungerer7dabb9a2008-02-01 17:34:10 +1000187void __init config_BSP(char *commandp, int size)
Greg Ungerer88a605b2005-11-07 14:09:50 +1000188{
Greg Ungerer35aefb22012-01-23 15:34:58 +1000189 mach_sched_init = hw_timer_init;
Steven Kingfe661582012-06-17 00:34:00 -0700190 m520x_clk_init();
Greg Ungerer7dabb9a2008-02-01 17:34:10 +1000191 m520x_uarts_init();
Greg Ungererffba3f42009-02-26 22:40:38 -0800192 m520x_fec_init();
Steven King91d60412010-01-22 12:43:03 -0800193 m520x_qspi_init();
Steven King2d24b532014-06-30 09:53:19 -0700194 m520x_i2c_init();
Greg Ungerer88a605b2005-11-07 14:09:50 +1000195}
196
197/***************************************************************************/