Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1 | /* |
Ivo van Doorn | 811aa9c | 2008-02-03 15:42:53 +0100 | [diff] [blame] | 2 | Copyright (C) 2004 - 2008 rt2x00 SourceForge Project |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3 | <http://rt2x00.serialmonkey.com> |
| 4 | |
| 5 | This program is free software; you can redistribute it and/or modify |
| 6 | it under the terms of the GNU General Public License as published by |
| 7 | the Free Software Foundation; either version 2 of the License, or |
| 8 | (at your option) any later version. |
| 9 | |
| 10 | This program is distributed in the hope that it will be useful, |
| 11 | but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | GNU General Public License for more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License |
| 16 | along with this program; if not, write to the |
| 17 | Free Software Foundation, Inc., |
| 18 | 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 19 | */ |
| 20 | |
| 21 | /* |
| 22 | Module: rt2500pci |
| 23 | Abstract: rt2500pci device specific routines. |
| 24 | Supported chipsets: RT2560. |
| 25 | */ |
| 26 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 27 | #include <linux/delay.h> |
| 28 | #include <linux/etherdevice.h> |
| 29 | #include <linux/init.h> |
| 30 | #include <linux/kernel.h> |
| 31 | #include <linux/module.h> |
| 32 | #include <linux/pci.h> |
| 33 | #include <linux/eeprom_93cx6.h> |
| 34 | |
| 35 | #include "rt2x00.h" |
| 36 | #include "rt2x00pci.h" |
| 37 | #include "rt2500pci.h" |
| 38 | |
| 39 | /* |
| 40 | * Register access. |
| 41 | * All access to the CSR registers will go through the methods |
| 42 | * rt2x00pci_register_read and rt2x00pci_register_write. |
| 43 | * BBP and RF register require indirect register access, |
| 44 | * and use the CSR registers BBPCSR and RFCSR to achieve this. |
| 45 | * These indirect registers work with busy bits, |
| 46 | * and we will try maximal REGISTER_BUSY_COUNT times to access |
| 47 | * the register while taking a REGISTER_BUSY_DELAY us delay |
| 48 | * between each attampt. When the busy bit is still set at that time, |
| 49 | * the access attempt is considered to have failed, |
| 50 | * and we will print an error. |
| 51 | */ |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 52 | static u32 rt2500pci_bbp_check(struct rt2x00_dev *rt2x00dev) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 53 | { |
| 54 | u32 reg; |
| 55 | unsigned int i; |
| 56 | |
| 57 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 58 | rt2x00pci_register_read(rt2x00dev, BBPCSR, ®); |
| 59 | if (!rt2x00_get_field32(reg, BBPCSR_BUSY)) |
| 60 | break; |
| 61 | udelay(REGISTER_BUSY_DELAY); |
| 62 | } |
| 63 | |
| 64 | return reg; |
| 65 | } |
| 66 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 67 | static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 68 | const unsigned int word, const u8 value) |
| 69 | { |
| 70 | u32 reg; |
| 71 | |
| 72 | /* |
| 73 | * Wait until the BBP becomes ready. |
| 74 | */ |
| 75 | reg = rt2500pci_bbp_check(rt2x00dev); |
| 76 | if (rt2x00_get_field32(reg, BBPCSR_BUSY)) { |
| 77 | ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n"); |
| 78 | return; |
| 79 | } |
| 80 | |
| 81 | /* |
| 82 | * Write the data into the BBP. |
| 83 | */ |
| 84 | reg = 0; |
| 85 | rt2x00_set_field32(®, BBPCSR_VALUE, value); |
| 86 | rt2x00_set_field32(®, BBPCSR_REGNUM, word); |
| 87 | rt2x00_set_field32(®, BBPCSR_BUSY, 1); |
| 88 | rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 1); |
| 89 | |
| 90 | rt2x00pci_register_write(rt2x00dev, BBPCSR, reg); |
| 91 | } |
| 92 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 93 | static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 94 | const unsigned int word, u8 *value) |
| 95 | { |
| 96 | u32 reg; |
| 97 | |
| 98 | /* |
| 99 | * Wait until the BBP becomes ready. |
| 100 | */ |
| 101 | reg = rt2500pci_bbp_check(rt2x00dev); |
| 102 | if (rt2x00_get_field32(reg, BBPCSR_BUSY)) { |
| 103 | ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n"); |
| 104 | return; |
| 105 | } |
| 106 | |
| 107 | /* |
| 108 | * Write the request into the BBP. |
| 109 | */ |
| 110 | reg = 0; |
| 111 | rt2x00_set_field32(®, BBPCSR_REGNUM, word); |
| 112 | rt2x00_set_field32(®, BBPCSR_BUSY, 1); |
| 113 | rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 0); |
| 114 | |
| 115 | rt2x00pci_register_write(rt2x00dev, BBPCSR, reg); |
| 116 | |
| 117 | /* |
| 118 | * Wait until the BBP becomes ready. |
| 119 | */ |
| 120 | reg = rt2500pci_bbp_check(rt2x00dev); |
| 121 | if (rt2x00_get_field32(reg, BBPCSR_BUSY)) { |
| 122 | ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n"); |
| 123 | *value = 0xff; |
| 124 | return; |
| 125 | } |
| 126 | |
| 127 | *value = rt2x00_get_field32(reg, BBPCSR_VALUE); |
| 128 | } |
| 129 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 130 | static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 131 | const unsigned int word, const u32 value) |
| 132 | { |
| 133 | u32 reg; |
| 134 | unsigned int i; |
| 135 | |
| 136 | if (!word) |
| 137 | return; |
| 138 | |
| 139 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 140 | rt2x00pci_register_read(rt2x00dev, RFCSR, ®); |
| 141 | if (!rt2x00_get_field32(reg, RFCSR_BUSY)) |
| 142 | goto rf_write; |
| 143 | udelay(REGISTER_BUSY_DELAY); |
| 144 | } |
| 145 | |
| 146 | ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n"); |
| 147 | return; |
| 148 | |
| 149 | rf_write: |
| 150 | reg = 0; |
| 151 | rt2x00_set_field32(®, RFCSR_VALUE, value); |
| 152 | rt2x00_set_field32(®, RFCSR_NUMBER_OF_BITS, 20); |
| 153 | rt2x00_set_field32(®, RFCSR_IF_SELECT, 0); |
| 154 | rt2x00_set_field32(®, RFCSR_BUSY, 1); |
| 155 | |
| 156 | rt2x00pci_register_write(rt2x00dev, RFCSR, reg); |
| 157 | rt2x00_rf_write(rt2x00dev, word, value); |
| 158 | } |
| 159 | |
| 160 | static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom) |
| 161 | { |
| 162 | struct rt2x00_dev *rt2x00dev = eeprom->data; |
| 163 | u32 reg; |
| 164 | |
| 165 | rt2x00pci_register_read(rt2x00dev, CSR21, ®); |
| 166 | |
| 167 | eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN); |
| 168 | eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT); |
| 169 | eeprom->reg_data_clock = |
| 170 | !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK); |
| 171 | eeprom->reg_chip_select = |
| 172 | !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT); |
| 173 | } |
| 174 | |
| 175 | static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom) |
| 176 | { |
| 177 | struct rt2x00_dev *rt2x00dev = eeprom->data; |
| 178 | u32 reg = 0; |
| 179 | |
| 180 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in); |
| 181 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out); |
| 182 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_CLOCK, |
| 183 | !!eeprom->reg_data_clock); |
| 184 | rt2x00_set_field32(®, CSR21_EEPROM_CHIP_SELECT, |
| 185 | !!eeprom->reg_chip_select); |
| 186 | |
| 187 | rt2x00pci_register_write(rt2x00dev, CSR21, reg); |
| 188 | } |
| 189 | |
| 190 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
| 191 | #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) ) |
| 192 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 193 | static void rt2500pci_read_csr(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 194 | const unsigned int word, u32 *data) |
| 195 | { |
| 196 | rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data); |
| 197 | } |
| 198 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 199 | static void rt2500pci_write_csr(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 200 | const unsigned int word, u32 data) |
| 201 | { |
| 202 | rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data); |
| 203 | } |
| 204 | |
| 205 | static const struct rt2x00debug rt2500pci_rt2x00debug = { |
| 206 | .owner = THIS_MODULE, |
| 207 | .csr = { |
| 208 | .read = rt2500pci_read_csr, |
| 209 | .write = rt2500pci_write_csr, |
| 210 | .word_size = sizeof(u32), |
| 211 | .word_count = CSR_REG_SIZE / sizeof(u32), |
| 212 | }, |
| 213 | .eeprom = { |
| 214 | .read = rt2x00_eeprom_read, |
| 215 | .write = rt2x00_eeprom_write, |
| 216 | .word_size = sizeof(u16), |
| 217 | .word_count = EEPROM_SIZE / sizeof(u16), |
| 218 | }, |
| 219 | .bbp = { |
| 220 | .read = rt2500pci_bbp_read, |
| 221 | .write = rt2500pci_bbp_write, |
| 222 | .word_size = sizeof(u8), |
| 223 | .word_count = BBP_SIZE / sizeof(u8), |
| 224 | }, |
| 225 | .rf = { |
| 226 | .read = rt2x00_rf_read, |
| 227 | .write = rt2500pci_rf_write, |
| 228 | .word_size = sizeof(u32), |
| 229 | .word_count = RF_SIZE / sizeof(u32), |
| 230 | }, |
| 231 | }; |
| 232 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 233 | |
| 234 | #ifdef CONFIG_RT2500PCI_RFKILL |
| 235 | static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev) |
| 236 | { |
| 237 | u32 reg; |
| 238 | |
| 239 | rt2x00pci_register_read(rt2x00dev, GPIOCSR, ®); |
| 240 | return rt2x00_get_field32(reg, GPIOCSR_BIT0); |
| 241 | } |
Ivo van Doorn | 81873e9 | 2007-10-06 14:14:06 +0200 | [diff] [blame] | 242 | #else |
| 243 | #define rt2500pci_rfkill_poll NULL |
Ivo van Doorn | dcf5475 | 2007-09-25 20:57:25 +0200 | [diff] [blame] | 244 | #endif /* CONFIG_RT2500PCI_RFKILL */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 245 | |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 246 | #ifdef CONFIG_RT2500PCI_LEDS |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 247 | static void rt2500pci_brightness_set(struct led_classdev *led_cdev, |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 248 | enum led_brightness brightness) |
| 249 | { |
| 250 | struct rt2x00_led *led = |
| 251 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 252 | unsigned int enabled = brightness != LED_OFF; |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 253 | u32 reg; |
| 254 | |
| 255 | rt2x00pci_register_read(led->rt2x00dev, LEDCSR, ®); |
| 256 | |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 257 | if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC) |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 258 | rt2x00_set_field32(®, LEDCSR_LINK, enabled); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 259 | else if (led->type == LED_TYPE_ACTIVITY) |
| 260 | rt2x00_set_field32(®, LEDCSR_ACTIVITY, enabled); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 261 | |
| 262 | rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg); |
| 263 | } |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 264 | |
| 265 | static int rt2500pci_blink_set(struct led_classdev *led_cdev, |
| 266 | unsigned long *delay_on, |
| 267 | unsigned long *delay_off) |
| 268 | { |
| 269 | struct rt2x00_led *led = |
| 270 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 271 | u32 reg; |
| 272 | |
| 273 | rt2x00pci_register_read(led->rt2x00dev, LEDCSR, ®); |
| 274 | rt2x00_set_field32(®, LEDCSR_ON_PERIOD, *delay_on); |
| 275 | rt2x00_set_field32(®, LEDCSR_OFF_PERIOD, *delay_off); |
| 276 | rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg); |
| 277 | |
| 278 | return 0; |
| 279 | } |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 280 | #endif /* CONFIG_RT2500PCI_LEDS */ |
| 281 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 282 | /* |
| 283 | * Configuration handlers. |
| 284 | */ |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 285 | static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev, |
| 286 | const unsigned int filter_flags) |
| 287 | { |
| 288 | u32 reg; |
| 289 | |
| 290 | /* |
| 291 | * Start configuration steps. |
| 292 | * Note that the version error will always be dropped |
| 293 | * and broadcast frames will always be accepted since |
| 294 | * there is no filter for it at this time. |
| 295 | */ |
| 296 | rt2x00pci_register_read(rt2x00dev, RXCSR0, ®); |
| 297 | rt2x00_set_field32(®, RXCSR0_DROP_CRC, |
| 298 | !(filter_flags & FIF_FCSFAIL)); |
| 299 | rt2x00_set_field32(®, RXCSR0_DROP_PHYSICAL, |
| 300 | !(filter_flags & FIF_PLCPFAIL)); |
| 301 | rt2x00_set_field32(®, RXCSR0_DROP_CONTROL, |
| 302 | !(filter_flags & FIF_CONTROL)); |
| 303 | rt2x00_set_field32(®, RXCSR0_DROP_NOT_TO_ME, |
| 304 | !(filter_flags & FIF_PROMISC_IN_BSS)); |
| 305 | rt2x00_set_field32(®, RXCSR0_DROP_TODS, |
Ivo van Doorn | e0b005f | 2008-03-31 15:24:53 +0200 | [diff] [blame] | 306 | !(filter_flags & FIF_PROMISC_IN_BSS) && |
| 307 | !rt2x00dev->intf_ap_count); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 308 | rt2x00_set_field32(®, RXCSR0_DROP_VERSION_ERROR, 1); |
| 309 | rt2x00_set_field32(®, RXCSR0_DROP_MCAST, |
| 310 | !(filter_flags & FIF_ALLMULTI)); |
| 311 | rt2x00_set_field32(®, RXCSR0_DROP_BCAST, 0); |
| 312 | rt2x00pci_register_write(rt2x00dev, RXCSR0, reg); |
| 313 | } |
| 314 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 315 | static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev, |
| 316 | struct rt2x00_intf *intf, |
| 317 | struct rt2x00intf_conf *conf, |
| 318 | const unsigned int flags) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 319 | { |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 320 | struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 321 | unsigned int bcn_preload; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 322 | u32 reg; |
| 323 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 324 | if (flags & CONFIG_UPDATE_TYPE) { |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 325 | /* |
| 326 | * Enable beacon config |
| 327 | */ |
| 328 | bcn_preload = PREAMBLE + get_duration(IEEE80211_HEADER, 20); |
| 329 | rt2x00pci_register_read(rt2x00dev, BCNCSR1, ®); |
| 330 | rt2x00_set_field32(®, BCNCSR1_PRELOAD, bcn_preload); |
| 331 | rt2x00_set_field32(®, BCNCSR1_BEACON_CWMIN, queue->cw_min); |
| 332 | rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 333 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 334 | /* |
| 335 | * Enable synchronisation. |
| 336 | */ |
| 337 | rt2x00pci_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | fd3c91c | 2008-03-09 22:47:43 +0100 | [diff] [blame] | 338 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 339 | rt2x00_set_field32(®, CSR14_TSF_SYNC, conf->sync); |
Ivo van Doorn | fd3c91c | 2008-03-09 22:47:43 +0100 | [diff] [blame] | 340 | rt2x00_set_field32(®, CSR14_TBCN, 1); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 341 | rt2x00pci_register_write(rt2x00dev, CSR14, reg); |
| 342 | } |
| 343 | |
| 344 | if (flags & CONFIG_UPDATE_MAC) |
| 345 | rt2x00pci_register_multiwrite(rt2x00dev, CSR3, |
| 346 | conf->mac, sizeof(conf->mac)); |
| 347 | |
| 348 | if (flags & CONFIG_UPDATE_BSSID) |
| 349 | rt2x00pci_register_multiwrite(rt2x00dev, CSR5, |
| 350 | conf->bssid, sizeof(conf->bssid)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 351 | } |
| 352 | |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 353 | static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev, |
| 354 | struct rt2x00lib_erp *erp) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 355 | { |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 356 | int preamble_mask; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 357 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 358 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 359 | /* |
| 360 | * When short preamble is enabled, we should set bit 0x08 |
| 361 | */ |
Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 362 | preamble_mask = erp->short_preamble << 3; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 363 | |
| 364 | rt2x00pci_register_read(rt2x00dev, TXCSR1, ®); |
Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 365 | rt2x00_set_field32(®, TXCSR1_ACK_TIMEOUT, |
| 366 | erp->ack_timeout); |
| 367 | rt2x00_set_field32(®, TXCSR1_ACK_CONSUME_TIME, |
| 368 | erp->ack_consume_time); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 369 | rt2x00pci_register_write(rt2x00dev, TXCSR1, reg); |
| 370 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 371 | rt2x00pci_register_read(rt2x00dev, ARCSR2, ®); |
Ivo van Doorn | 44a9809 | 2008-04-21 19:00:17 +0200 | [diff] [blame] | 372 | rt2x00_set_field32(®, ARCSR2_SIGNAL, 0x00); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 373 | rt2x00_set_field32(®, ARCSR2_SERVICE, 0x04); |
| 374 | rt2x00_set_field32(®, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10)); |
| 375 | rt2x00pci_register_write(rt2x00dev, ARCSR2, reg); |
| 376 | |
| 377 | rt2x00pci_register_read(rt2x00dev, ARCSR3, ®); |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 378 | rt2x00_set_field32(®, ARCSR3_SIGNAL, 0x01 | preamble_mask); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 379 | rt2x00_set_field32(®, ARCSR3_SERVICE, 0x04); |
| 380 | rt2x00_set_field32(®, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20)); |
| 381 | rt2x00pci_register_write(rt2x00dev, ARCSR3, reg); |
| 382 | |
| 383 | rt2x00pci_register_read(rt2x00dev, ARCSR4, ®); |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 384 | rt2x00_set_field32(®, ARCSR4_SIGNAL, 0x02 | preamble_mask); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 385 | rt2x00_set_field32(®, ARCSR4_SERVICE, 0x04); |
| 386 | rt2x00_set_field32(®, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55)); |
| 387 | rt2x00pci_register_write(rt2x00dev, ARCSR4, reg); |
| 388 | |
| 389 | rt2x00pci_register_read(rt2x00dev, ARCSR5, ®); |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 390 | rt2x00_set_field32(®, ARCSR5_SIGNAL, 0x03 | preamble_mask); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 391 | rt2x00_set_field32(®, ARCSR5_SERVICE, 0x84); |
| 392 | rt2x00_set_field32(®, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110)); |
| 393 | rt2x00pci_register_write(rt2x00dev, ARCSR5, reg); |
| 394 | } |
| 395 | |
| 396 | static void rt2500pci_config_phymode(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 397 | const int basic_rate_mask) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 398 | { |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 399 | rt2x00pci_register_write(rt2x00dev, ARCSR1, basic_rate_mask); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 400 | } |
| 401 | |
| 402 | static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 403 | struct rf_channel *rf, const int txpower) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 404 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 405 | u8 r70; |
| 406 | |
| 407 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 408 | * Set TXpower. |
| 409 | */ |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 410 | rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 411 | |
| 412 | /* |
| 413 | * Switch on tuning bits. |
| 414 | * For RT2523 devices we do not need to update the R1 register. |
| 415 | */ |
| 416 | if (!rt2x00_rf(&rt2x00dev->chip, RF2523)) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 417 | rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1); |
| 418 | rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 419 | |
| 420 | /* |
| 421 | * For RT2525 we should first set the channel to half band higher. |
| 422 | */ |
| 423 | if (rt2x00_rf(&rt2x00dev->chip, RF2525)) { |
| 424 | static const u32 vals[] = { |
| 425 | 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a, |
| 426 | 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a, |
| 427 | 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a, |
| 428 | 0x00080d2e, 0x00080d3a |
| 429 | }; |
| 430 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 431 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 432 | rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]); |
| 433 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); |
| 434 | if (rf->rf4) |
| 435 | rt2500pci_rf_write(rt2x00dev, 4, rf->rf4); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 436 | } |
| 437 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 438 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 439 | rt2500pci_rf_write(rt2x00dev, 2, rf->rf2); |
| 440 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); |
| 441 | if (rf->rf4) |
| 442 | rt2500pci_rf_write(rt2x00dev, 4, rf->rf4); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 443 | |
| 444 | /* |
| 445 | * Channel 14 requires the Japan filter bit to be set. |
| 446 | */ |
| 447 | r70 = 0x46; |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 448 | rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 449 | rt2500pci_bbp_write(rt2x00dev, 70, r70); |
| 450 | |
| 451 | msleep(1); |
| 452 | |
| 453 | /* |
| 454 | * Switch off tuning bits. |
| 455 | * For RT2523 devices we do not need to update the R1 register. |
| 456 | */ |
| 457 | if (!rt2x00_rf(&rt2x00dev->chip, RF2523)) { |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 458 | rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0); |
| 459 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 460 | } |
| 461 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 462 | rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0); |
| 463 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 464 | |
| 465 | /* |
| 466 | * Clear false CRC during channel switch. |
| 467 | */ |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 468 | rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 469 | } |
| 470 | |
| 471 | static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev, |
| 472 | const int txpower) |
| 473 | { |
| 474 | u32 rf3; |
| 475 | |
| 476 | rt2x00_rf_read(rt2x00dev, 3, &rf3); |
| 477 | rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower)); |
| 478 | rt2500pci_rf_write(rt2x00dev, 3, rf3); |
| 479 | } |
| 480 | |
| 481 | static void rt2500pci_config_antenna(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 482 | struct antenna_setup *ant) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 483 | { |
| 484 | u32 reg; |
| 485 | u8 r14; |
| 486 | u8 r2; |
| 487 | |
Ivo van Doorn | a4fe07d | 2008-03-09 22:45:21 +0100 | [diff] [blame] | 488 | /* |
| 489 | * We should never come here because rt2x00lib is supposed |
| 490 | * to catch this and send us the correct antenna explicitely. |
| 491 | */ |
| 492 | BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY || |
| 493 | ant->tx == ANTENNA_SW_DIVERSITY); |
| 494 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 495 | rt2x00pci_register_read(rt2x00dev, BBPCSR1, ®); |
| 496 | rt2500pci_bbp_read(rt2x00dev, 14, &r14); |
| 497 | rt2500pci_bbp_read(rt2x00dev, 2, &r2); |
| 498 | |
| 499 | /* |
| 500 | * Configure the TX antenna. |
| 501 | */ |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 502 | switch (ant->tx) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 503 | case ANTENNA_A: |
| 504 | rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0); |
| 505 | rt2x00_set_field32(®, BBPCSR1_CCK, 0); |
| 506 | rt2x00_set_field32(®, BBPCSR1_OFDM, 0); |
| 507 | break; |
| 508 | case ANTENNA_B: |
Ivo van Doorn | a4fe07d | 2008-03-09 22:45:21 +0100 | [diff] [blame] | 509 | default: |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 510 | rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2); |
| 511 | rt2x00_set_field32(®, BBPCSR1_CCK, 2); |
| 512 | rt2x00_set_field32(®, BBPCSR1_OFDM, 2); |
| 513 | break; |
| 514 | } |
| 515 | |
| 516 | /* |
| 517 | * Configure the RX antenna. |
| 518 | */ |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 519 | switch (ant->rx) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 520 | case ANTENNA_A: |
| 521 | rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0); |
| 522 | break; |
| 523 | case ANTENNA_B: |
Ivo van Doorn | a4fe07d | 2008-03-09 22:45:21 +0100 | [diff] [blame] | 524 | default: |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 525 | rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2); |
| 526 | break; |
| 527 | } |
| 528 | |
| 529 | /* |
| 530 | * RT2525E and RT5222 need to flip TX I/Q |
| 531 | */ |
| 532 | if (rt2x00_rf(&rt2x00dev->chip, RF2525E) || |
| 533 | rt2x00_rf(&rt2x00dev->chip, RF5222)) { |
| 534 | rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1); |
| 535 | rt2x00_set_field32(®, BBPCSR1_CCK_FLIP, 1); |
| 536 | rt2x00_set_field32(®, BBPCSR1_OFDM_FLIP, 1); |
| 537 | |
| 538 | /* |
| 539 | * RT2525E does not need RX I/Q Flip. |
| 540 | */ |
| 541 | if (rt2x00_rf(&rt2x00dev->chip, RF2525E)) |
| 542 | rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0); |
| 543 | } else { |
| 544 | rt2x00_set_field32(®, BBPCSR1_CCK_FLIP, 0); |
| 545 | rt2x00_set_field32(®, BBPCSR1_OFDM_FLIP, 0); |
| 546 | } |
| 547 | |
| 548 | rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg); |
| 549 | rt2500pci_bbp_write(rt2x00dev, 14, r14); |
| 550 | rt2500pci_bbp_write(rt2x00dev, 2, r2); |
| 551 | } |
| 552 | |
| 553 | static void rt2500pci_config_duration(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 554 | struct rt2x00lib_conf *libconf) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 555 | { |
| 556 | u32 reg; |
| 557 | |
| 558 | rt2x00pci_register_read(rt2x00dev, CSR11, ®); |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 559 | rt2x00_set_field32(®, CSR11_SLOT_TIME, libconf->slot_time); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 560 | rt2x00pci_register_write(rt2x00dev, CSR11, reg); |
| 561 | |
| 562 | rt2x00pci_register_read(rt2x00dev, CSR18, ®); |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 563 | rt2x00_set_field32(®, CSR18_SIFS, libconf->sifs); |
| 564 | rt2x00_set_field32(®, CSR18_PIFS, libconf->pifs); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 565 | rt2x00pci_register_write(rt2x00dev, CSR18, reg); |
| 566 | |
| 567 | rt2x00pci_register_read(rt2x00dev, CSR19, ®); |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 568 | rt2x00_set_field32(®, CSR19_DIFS, libconf->difs); |
| 569 | rt2x00_set_field32(®, CSR19_EIFS, libconf->eifs); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 570 | rt2x00pci_register_write(rt2x00dev, CSR19, reg); |
| 571 | |
| 572 | rt2x00pci_register_read(rt2x00dev, TXCSR1, ®); |
| 573 | rt2x00_set_field32(®, TXCSR1_TSF_OFFSET, IEEE80211_HEADER); |
| 574 | rt2x00_set_field32(®, TXCSR1_AUTORESPONDER, 1); |
| 575 | rt2x00pci_register_write(rt2x00dev, TXCSR1, reg); |
| 576 | |
| 577 | rt2x00pci_register_read(rt2x00dev, CSR12, ®); |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 578 | rt2x00_set_field32(®, CSR12_BEACON_INTERVAL, |
| 579 | libconf->conf->beacon_int * 16); |
| 580 | rt2x00_set_field32(®, CSR12_CFP_MAX_DURATION, |
| 581 | libconf->conf->beacon_int * 16); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 582 | rt2x00pci_register_write(rt2x00dev, CSR12, reg); |
| 583 | } |
| 584 | |
| 585 | static void rt2500pci_config(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 586 | struct rt2x00lib_conf *libconf, |
| 587 | const unsigned int flags) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 588 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 589 | if (flags & CONFIG_UPDATE_PHYMODE) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 590 | rt2500pci_config_phymode(rt2x00dev, libconf->basic_rates); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 591 | if (flags & CONFIG_UPDATE_CHANNEL) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 592 | rt2500pci_config_channel(rt2x00dev, &libconf->rf, |
| 593 | libconf->conf->power_level); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 594 | if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL)) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 595 | rt2500pci_config_txpower(rt2x00dev, |
| 596 | libconf->conf->power_level); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 597 | if (flags & CONFIG_UPDATE_ANTENNA) |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 598 | rt2500pci_config_antenna(rt2x00dev, &libconf->ant); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 599 | if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT)) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 600 | rt2500pci_config_duration(rt2x00dev, libconf); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 601 | } |
| 602 | |
| 603 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 604 | * Link tuning |
| 605 | */ |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 606 | static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev, |
| 607 | struct link_qual *qual) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 608 | { |
| 609 | u32 reg; |
| 610 | |
| 611 | /* |
| 612 | * Update FCS error count from register. |
| 613 | */ |
| 614 | rt2x00pci_register_read(rt2x00dev, CNT0, ®); |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 615 | qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 616 | |
| 617 | /* |
| 618 | * Update False CCA count from register. |
| 619 | */ |
| 620 | rt2x00pci_register_read(rt2x00dev, CNT3, ®); |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 621 | qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 622 | } |
| 623 | |
| 624 | static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev) |
| 625 | { |
| 626 | rt2500pci_bbp_write(rt2x00dev, 17, 0x48); |
| 627 | rt2x00dev->link.vgc_level = 0x48; |
| 628 | } |
| 629 | |
| 630 | static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev) |
| 631 | { |
| 632 | int rssi = rt2x00_get_link_rssi(&rt2x00dev->link); |
| 633 | u8 r17; |
| 634 | |
| 635 | /* |
| 636 | * To prevent collisions with MAC ASIC on chipsets |
| 637 | * up to version C the link tuning should halt after 20 |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 638 | * seconds while being associated. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 639 | */ |
Ivo van Doorn | 755a957 | 2007-11-12 15:02:22 +0100 | [diff] [blame] | 640 | if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D && |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 641 | rt2x00dev->intf_associated && |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 642 | rt2x00dev->link.count > 20) |
| 643 | return; |
| 644 | |
| 645 | rt2500pci_bbp_read(rt2x00dev, 17, &r17); |
| 646 | |
| 647 | /* |
| 648 | * Chipset versions C and lower should directly continue |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 649 | * to the dynamic CCA tuning. Chipset version D and higher |
| 650 | * should go straight to dynamic CCA tuning when they |
| 651 | * are not associated. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 652 | */ |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 653 | if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D || |
| 654 | !rt2x00dev->intf_associated) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 655 | goto dynamic_cca_tune; |
| 656 | |
| 657 | /* |
| 658 | * A too low RSSI will cause too much false CCA which will |
| 659 | * then corrupt the R17 tuning. To remidy this the tuning should |
| 660 | * be stopped (While making sure the R17 value will not exceed limits) |
| 661 | */ |
| 662 | if (rssi < -80 && rt2x00dev->link.count > 20) { |
| 663 | if (r17 >= 0x41) { |
| 664 | r17 = rt2x00dev->link.vgc_level; |
| 665 | rt2500pci_bbp_write(rt2x00dev, 17, r17); |
| 666 | } |
| 667 | return; |
| 668 | } |
| 669 | |
| 670 | /* |
| 671 | * Special big-R17 for short distance |
| 672 | */ |
| 673 | if (rssi >= -58) { |
| 674 | if (r17 != 0x50) |
| 675 | rt2500pci_bbp_write(rt2x00dev, 17, 0x50); |
| 676 | return; |
| 677 | } |
| 678 | |
| 679 | /* |
| 680 | * Special mid-R17 for middle distance |
| 681 | */ |
| 682 | if (rssi >= -74) { |
| 683 | if (r17 != 0x41) |
| 684 | rt2500pci_bbp_write(rt2x00dev, 17, 0x41); |
| 685 | return; |
| 686 | } |
| 687 | |
| 688 | /* |
| 689 | * Leave short or middle distance condition, restore r17 |
| 690 | * to the dynamic tuning range. |
| 691 | */ |
| 692 | if (r17 >= 0x41) { |
| 693 | rt2500pci_bbp_write(rt2x00dev, 17, rt2x00dev->link.vgc_level); |
| 694 | return; |
| 695 | } |
| 696 | |
| 697 | dynamic_cca_tune: |
| 698 | |
| 699 | /* |
| 700 | * R17 is inside the dynamic tuning range, |
| 701 | * start tuning the link based on the false cca counter. |
| 702 | */ |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 703 | if (rt2x00dev->link.qual.false_cca > 512 && r17 < 0x40) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 704 | rt2500pci_bbp_write(rt2x00dev, 17, ++r17); |
| 705 | rt2x00dev->link.vgc_level = r17; |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 706 | } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > 0x32) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 707 | rt2500pci_bbp_write(rt2x00dev, 17, --r17); |
| 708 | rt2x00dev->link.vgc_level = r17; |
| 709 | } |
| 710 | } |
| 711 | |
| 712 | /* |
| 713 | * Initialization functions. |
| 714 | */ |
Ivo van Doorn | 837e7f2 | 2008-01-06 23:41:45 +0100 | [diff] [blame] | 715 | static void rt2500pci_init_rxentry(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 716 | struct queue_entry *entry) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 717 | { |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 718 | struct queue_entry_priv_pci *entry_priv = entry->priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 719 | u32 word; |
| 720 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 721 | rt2x00_desc_read(entry_priv->desc, 1, &word); |
| 722 | rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, entry_priv->data_dma); |
| 723 | rt2x00_desc_write(entry_priv->desc, 1, word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 724 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 725 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
Ivo van Doorn | 837e7f2 | 2008-01-06 23:41:45 +0100 | [diff] [blame] | 726 | rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 727 | rt2x00_desc_write(entry_priv->desc, 0, word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 728 | } |
| 729 | |
Ivo van Doorn | 837e7f2 | 2008-01-06 23:41:45 +0100 | [diff] [blame] | 730 | static void rt2500pci_init_txentry(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 731 | struct queue_entry *entry) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 732 | { |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 733 | struct queue_entry_priv_pci *entry_priv = entry->priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 734 | u32 word; |
| 735 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 736 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
Ivo van Doorn | 837e7f2 | 2008-01-06 23:41:45 +0100 | [diff] [blame] | 737 | rt2x00_set_field32(&word, TXD_W0_VALID, 0); |
| 738 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 739 | rt2x00_desc_write(entry_priv->desc, 0, word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 740 | } |
| 741 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 742 | static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 743 | { |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 744 | struct queue_entry_priv_pci *entry_priv; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 745 | u32 reg; |
| 746 | |
| 747 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 748 | * Initialize registers. |
| 749 | */ |
| 750 | rt2x00pci_register_read(rt2x00dev, TXCSR2, ®); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 751 | rt2x00_set_field32(®, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size); |
| 752 | rt2x00_set_field32(®, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit); |
| 753 | rt2x00_set_field32(®, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit); |
| 754 | rt2x00_set_field32(®, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 755 | rt2x00pci_register_write(rt2x00dev, TXCSR2, reg); |
| 756 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 757 | entry_priv = rt2x00dev->tx[1].entries[0].priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 758 | rt2x00pci_register_read(rt2x00dev, TXCSR3, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 759 | rt2x00_set_field32(®, TXCSR3_TX_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 760 | entry_priv->desc_dma); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 761 | rt2x00pci_register_write(rt2x00dev, TXCSR3, reg); |
| 762 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 763 | entry_priv = rt2x00dev->tx[0].entries[0].priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 764 | rt2x00pci_register_read(rt2x00dev, TXCSR5, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 765 | rt2x00_set_field32(®, TXCSR5_PRIO_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 766 | entry_priv->desc_dma); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 767 | rt2x00pci_register_write(rt2x00dev, TXCSR5, reg); |
| 768 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 769 | entry_priv = rt2x00dev->bcn[1].entries[0].priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 770 | rt2x00pci_register_read(rt2x00dev, TXCSR4, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 771 | rt2x00_set_field32(®, TXCSR4_ATIM_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 772 | entry_priv->desc_dma); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 773 | rt2x00pci_register_write(rt2x00dev, TXCSR4, reg); |
| 774 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 775 | entry_priv = rt2x00dev->bcn[0].entries[0].priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 776 | rt2x00pci_register_read(rt2x00dev, TXCSR6, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 777 | rt2x00_set_field32(®, TXCSR6_BEACON_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 778 | entry_priv->desc_dma); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 779 | rt2x00pci_register_write(rt2x00dev, TXCSR6, reg); |
| 780 | |
| 781 | rt2x00pci_register_read(rt2x00dev, RXCSR1, ®); |
| 782 | rt2x00_set_field32(®, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 783 | rt2x00_set_field32(®, RXCSR1_NUM_RXD, rt2x00dev->rx->limit); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 784 | rt2x00pci_register_write(rt2x00dev, RXCSR1, reg); |
| 785 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 786 | entry_priv = rt2x00dev->rx->entries[0].priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 787 | rt2x00pci_register_read(rt2x00dev, RXCSR2, ®); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 788 | rt2x00_set_field32(®, RXCSR2_RX_RING_REGISTER, |
| 789 | entry_priv->desc_dma); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 790 | rt2x00pci_register_write(rt2x00dev, RXCSR2, reg); |
| 791 | |
| 792 | return 0; |
| 793 | } |
| 794 | |
| 795 | static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev) |
| 796 | { |
| 797 | u32 reg; |
| 798 | |
| 799 | rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002); |
| 800 | rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002); |
| 801 | rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002); |
| 802 | rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002); |
| 803 | |
| 804 | rt2x00pci_register_read(rt2x00dev, TIMECSR, ®); |
| 805 | rt2x00_set_field32(®, TIMECSR_US_COUNT, 33); |
| 806 | rt2x00_set_field32(®, TIMECSR_US_64_COUNT, 63); |
| 807 | rt2x00_set_field32(®, TIMECSR_BEACON_EXPECT, 0); |
| 808 | rt2x00pci_register_write(rt2x00dev, TIMECSR, reg); |
| 809 | |
| 810 | rt2x00pci_register_read(rt2x00dev, CSR9, ®); |
| 811 | rt2x00_set_field32(®, CSR9_MAX_FRAME_UNIT, |
| 812 | rt2x00dev->rx->data_size / 128); |
| 813 | rt2x00pci_register_write(rt2x00dev, CSR9, reg); |
| 814 | |
| 815 | /* |
| 816 | * Always use CWmin and CWmax set in descriptor. |
| 817 | */ |
| 818 | rt2x00pci_register_read(rt2x00dev, CSR11, ®); |
| 819 | rt2x00_set_field32(®, CSR11_CW_SELECT, 0); |
| 820 | rt2x00pci_register_write(rt2x00dev, CSR11, reg); |
| 821 | |
| 822 | rt2x00pci_register_write(rt2x00dev, CNT3, 0); |
| 823 | |
| 824 | rt2x00pci_register_read(rt2x00dev, TXCSR8, ®); |
| 825 | rt2x00_set_field32(®, TXCSR8_BBP_ID0, 10); |
| 826 | rt2x00_set_field32(®, TXCSR8_BBP_ID0_VALID, 1); |
| 827 | rt2x00_set_field32(®, TXCSR8_BBP_ID1, 11); |
| 828 | rt2x00_set_field32(®, TXCSR8_BBP_ID1_VALID, 1); |
| 829 | rt2x00_set_field32(®, TXCSR8_BBP_ID2, 13); |
| 830 | rt2x00_set_field32(®, TXCSR8_BBP_ID2_VALID, 1); |
| 831 | rt2x00_set_field32(®, TXCSR8_BBP_ID3, 12); |
| 832 | rt2x00_set_field32(®, TXCSR8_BBP_ID3_VALID, 1); |
| 833 | rt2x00pci_register_write(rt2x00dev, TXCSR8, reg); |
| 834 | |
| 835 | rt2x00pci_register_read(rt2x00dev, ARTCSR0, ®); |
| 836 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_1MBS, 112); |
| 837 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_2MBS, 56); |
| 838 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_5_5MBS, 20); |
| 839 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_11MBS, 10); |
| 840 | rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg); |
| 841 | |
| 842 | rt2x00pci_register_read(rt2x00dev, ARTCSR1, ®); |
| 843 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_6MBS, 45); |
| 844 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_9MBS, 37); |
| 845 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_12MBS, 33); |
| 846 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_18MBS, 29); |
| 847 | rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg); |
| 848 | |
| 849 | rt2x00pci_register_read(rt2x00dev, ARTCSR2, ®); |
| 850 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_24MBS, 29); |
| 851 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_36MBS, 25); |
| 852 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_48MBS, 25); |
| 853 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_54MBS, 25); |
| 854 | rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg); |
| 855 | |
| 856 | rt2x00pci_register_read(rt2x00dev, RXCSR3, ®); |
| 857 | rt2x00_set_field32(®, RXCSR3_BBP_ID0, 47); /* CCK Signal */ |
| 858 | rt2x00_set_field32(®, RXCSR3_BBP_ID0_VALID, 1); |
| 859 | rt2x00_set_field32(®, RXCSR3_BBP_ID1, 51); /* Rssi */ |
| 860 | rt2x00_set_field32(®, RXCSR3_BBP_ID1_VALID, 1); |
| 861 | rt2x00_set_field32(®, RXCSR3_BBP_ID2, 42); /* OFDM Rate */ |
| 862 | rt2x00_set_field32(®, RXCSR3_BBP_ID2_VALID, 1); |
| 863 | rt2x00_set_field32(®, RXCSR3_BBP_ID3, 51); /* RSSI */ |
| 864 | rt2x00_set_field32(®, RXCSR3_BBP_ID3_VALID, 1); |
| 865 | rt2x00pci_register_write(rt2x00dev, RXCSR3, reg); |
| 866 | |
| 867 | rt2x00pci_register_read(rt2x00dev, PCICSR, ®); |
| 868 | rt2x00_set_field32(®, PCICSR_BIG_ENDIAN, 0); |
| 869 | rt2x00_set_field32(®, PCICSR_RX_TRESHOLD, 0); |
| 870 | rt2x00_set_field32(®, PCICSR_TX_TRESHOLD, 3); |
| 871 | rt2x00_set_field32(®, PCICSR_BURST_LENTH, 1); |
| 872 | rt2x00_set_field32(®, PCICSR_ENABLE_CLK, 1); |
| 873 | rt2x00_set_field32(®, PCICSR_READ_MULTIPLE, 1); |
| 874 | rt2x00_set_field32(®, PCICSR_WRITE_INVALID, 1); |
| 875 | rt2x00pci_register_write(rt2x00dev, PCICSR, reg); |
| 876 | |
| 877 | rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100); |
| 878 | |
| 879 | rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00); |
| 880 | rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0); |
| 881 | |
| 882 | if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE)) |
| 883 | return -EBUSY; |
| 884 | |
| 885 | rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223); |
| 886 | rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518); |
| 887 | |
| 888 | rt2x00pci_register_read(rt2x00dev, MACCSR2, ®); |
| 889 | rt2x00_set_field32(®, MACCSR2_DELAY, 64); |
| 890 | rt2x00pci_register_write(rt2x00dev, MACCSR2, reg); |
| 891 | |
| 892 | rt2x00pci_register_read(rt2x00dev, RALINKCSR, ®); |
| 893 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA0, 17); |
| 894 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID0, 26); |
| 895 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_VALID0, 1); |
| 896 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA1, 0); |
| 897 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID1, 26); |
| 898 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_VALID1, 1); |
| 899 | rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg); |
| 900 | |
| 901 | rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200); |
| 902 | |
| 903 | rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020); |
| 904 | |
| 905 | rt2x00pci_register_read(rt2x00dev, CSR1, ®); |
| 906 | rt2x00_set_field32(®, CSR1_SOFT_RESET, 1); |
| 907 | rt2x00_set_field32(®, CSR1_BBP_RESET, 0); |
| 908 | rt2x00_set_field32(®, CSR1_HOST_READY, 0); |
| 909 | rt2x00pci_register_write(rt2x00dev, CSR1, reg); |
| 910 | |
| 911 | rt2x00pci_register_read(rt2x00dev, CSR1, ®); |
| 912 | rt2x00_set_field32(®, CSR1_SOFT_RESET, 0); |
| 913 | rt2x00_set_field32(®, CSR1_HOST_READY, 1); |
| 914 | rt2x00pci_register_write(rt2x00dev, CSR1, reg); |
| 915 | |
| 916 | /* |
| 917 | * We must clear the FCS and FIFO error count. |
| 918 | * These registers are cleared on read, |
| 919 | * so we may pass a useless variable to store the value. |
| 920 | */ |
| 921 | rt2x00pci_register_read(rt2x00dev, CNT0, ®); |
| 922 | rt2x00pci_register_read(rt2x00dev, CNT4, ®); |
| 923 | |
| 924 | return 0; |
| 925 | } |
| 926 | |
| 927 | static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev) |
| 928 | { |
| 929 | unsigned int i; |
| 930 | u16 eeprom; |
| 931 | u8 reg_id; |
| 932 | u8 value; |
| 933 | |
| 934 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 935 | rt2500pci_bbp_read(rt2x00dev, 0, &value); |
| 936 | if ((value != 0xff) && (value != 0x00)) |
| 937 | goto continue_csr_init; |
| 938 | NOTICE(rt2x00dev, "Waiting for BBP register.\n"); |
| 939 | udelay(REGISTER_BUSY_DELAY); |
| 940 | } |
| 941 | |
| 942 | ERROR(rt2x00dev, "BBP register access failed, aborting.\n"); |
| 943 | return -EACCES; |
| 944 | |
| 945 | continue_csr_init: |
| 946 | rt2500pci_bbp_write(rt2x00dev, 3, 0x02); |
| 947 | rt2500pci_bbp_write(rt2x00dev, 4, 0x19); |
| 948 | rt2500pci_bbp_write(rt2x00dev, 14, 0x1c); |
| 949 | rt2500pci_bbp_write(rt2x00dev, 15, 0x30); |
| 950 | rt2500pci_bbp_write(rt2x00dev, 16, 0xac); |
| 951 | rt2500pci_bbp_write(rt2x00dev, 18, 0x18); |
| 952 | rt2500pci_bbp_write(rt2x00dev, 19, 0xff); |
| 953 | rt2500pci_bbp_write(rt2x00dev, 20, 0x1e); |
| 954 | rt2500pci_bbp_write(rt2x00dev, 21, 0x08); |
| 955 | rt2500pci_bbp_write(rt2x00dev, 22, 0x08); |
| 956 | rt2500pci_bbp_write(rt2x00dev, 23, 0x08); |
| 957 | rt2500pci_bbp_write(rt2x00dev, 24, 0x70); |
| 958 | rt2500pci_bbp_write(rt2x00dev, 25, 0x40); |
| 959 | rt2500pci_bbp_write(rt2x00dev, 26, 0x08); |
| 960 | rt2500pci_bbp_write(rt2x00dev, 27, 0x23); |
| 961 | rt2500pci_bbp_write(rt2x00dev, 30, 0x10); |
| 962 | rt2500pci_bbp_write(rt2x00dev, 31, 0x2b); |
| 963 | rt2500pci_bbp_write(rt2x00dev, 32, 0xb9); |
| 964 | rt2500pci_bbp_write(rt2x00dev, 34, 0x12); |
| 965 | rt2500pci_bbp_write(rt2x00dev, 35, 0x50); |
| 966 | rt2500pci_bbp_write(rt2x00dev, 39, 0xc4); |
| 967 | rt2500pci_bbp_write(rt2x00dev, 40, 0x02); |
| 968 | rt2500pci_bbp_write(rt2x00dev, 41, 0x60); |
| 969 | rt2500pci_bbp_write(rt2x00dev, 53, 0x10); |
| 970 | rt2500pci_bbp_write(rt2x00dev, 54, 0x18); |
| 971 | rt2500pci_bbp_write(rt2x00dev, 56, 0x08); |
| 972 | rt2500pci_bbp_write(rt2x00dev, 57, 0x10); |
| 973 | rt2500pci_bbp_write(rt2x00dev, 58, 0x08); |
| 974 | rt2500pci_bbp_write(rt2x00dev, 61, 0x6d); |
| 975 | rt2500pci_bbp_write(rt2x00dev, 62, 0x10); |
| 976 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 977 | for (i = 0; i < EEPROM_BBP_SIZE; i++) { |
| 978 | rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom); |
| 979 | |
| 980 | if (eeprom != 0xffff && eeprom != 0x0000) { |
| 981 | reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID); |
| 982 | value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 983 | rt2500pci_bbp_write(rt2x00dev, reg_id, value); |
| 984 | } |
| 985 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 986 | |
| 987 | return 0; |
| 988 | } |
| 989 | |
| 990 | /* |
| 991 | * Device state switch handlers. |
| 992 | */ |
| 993 | static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev, |
| 994 | enum dev_state state) |
| 995 | { |
| 996 | u32 reg; |
| 997 | |
| 998 | rt2x00pci_register_read(rt2x00dev, RXCSR0, ®); |
| 999 | rt2x00_set_field32(®, RXCSR0_DISABLE_RX, |
| 1000 | state == STATE_RADIO_RX_OFF); |
| 1001 | rt2x00pci_register_write(rt2x00dev, RXCSR0, reg); |
| 1002 | } |
| 1003 | |
| 1004 | static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev, |
| 1005 | enum dev_state state) |
| 1006 | { |
| 1007 | int mask = (state == STATE_RADIO_IRQ_OFF); |
| 1008 | u32 reg; |
| 1009 | |
| 1010 | /* |
| 1011 | * When interrupts are being enabled, the interrupt registers |
| 1012 | * should clear the register to assure a clean state. |
| 1013 | */ |
| 1014 | if (state == STATE_RADIO_IRQ_ON) { |
| 1015 | rt2x00pci_register_read(rt2x00dev, CSR7, ®); |
| 1016 | rt2x00pci_register_write(rt2x00dev, CSR7, reg); |
| 1017 | } |
| 1018 | |
| 1019 | /* |
| 1020 | * Only toggle the interrupts bits we are going to use. |
| 1021 | * Non-checked interrupt bits are disabled by default. |
| 1022 | */ |
| 1023 | rt2x00pci_register_read(rt2x00dev, CSR8, ®); |
| 1024 | rt2x00_set_field32(®, CSR8_TBCN_EXPIRE, mask); |
| 1025 | rt2x00_set_field32(®, CSR8_TXDONE_TXRING, mask); |
| 1026 | rt2x00_set_field32(®, CSR8_TXDONE_ATIMRING, mask); |
| 1027 | rt2x00_set_field32(®, CSR8_TXDONE_PRIORING, mask); |
| 1028 | rt2x00_set_field32(®, CSR8_RXDONE, mask); |
| 1029 | rt2x00pci_register_write(rt2x00dev, CSR8, reg); |
| 1030 | } |
| 1031 | |
| 1032 | static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev) |
| 1033 | { |
| 1034 | /* |
| 1035 | * Initialize all registers. |
| 1036 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1037 | if (rt2500pci_init_queues(rt2x00dev) || |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1038 | rt2500pci_init_registers(rt2x00dev) || |
| 1039 | rt2500pci_init_bbp(rt2x00dev)) { |
| 1040 | ERROR(rt2x00dev, "Register initialization failed.\n"); |
| 1041 | return -EIO; |
| 1042 | } |
| 1043 | |
| 1044 | /* |
| 1045 | * Enable interrupts. |
| 1046 | */ |
| 1047 | rt2500pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON); |
| 1048 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1049 | return 0; |
| 1050 | } |
| 1051 | |
| 1052 | static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev) |
| 1053 | { |
| 1054 | u32 reg; |
| 1055 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1056 | rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0); |
| 1057 | |
| 1058 | /* |
| 1059 | * Disable synchronisation. |
| 1060 | */ |
| 1061 | rt2x00pci_register_write(rt2x00dev, CSR14, 0); |
| 1062 | |
| 1063 | /* |
| 1064 | * Cancel RX and TX. |
| 1065 | */ |
| 1066 | rt2x00pci_register_read(rt2x00dev, TXCSR0, ®); |
| 1067 | rt2x00_set_field32(®, TXCSR0_ABORT, 1); |
| 1068 | rt2x00pci_register_write(rt2x00dev, TXCSR0, reg); |
| 1069 | |
| 1070 | /* |
| 1071 | * Disable interrupts. |
| 1072 | */ |
| 1073 | rt2500pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF); |
| 1074 | } |
| 1075 | |
| 1076 | static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev, |
| 1077 | enum dev_state state) |
| 1078 | { |
| 1079 | u32 reg; |
| 1080 | unsigned int i; |
| 1081 | char put_to_sleep; |
| 1082 | char bbp_state; |
| 1083 | char rf_state; |
| 1084 | |
| 1085 | put_to_sleep = (state != STATE_AWAKE); |
| 1086 | |
| 1087 | rt2x00pci_register_read(rt2x00dev, PWRCSR1, ®); |
| 1088 | rt2x00_set_field32(®, PWRCSR1_SET_STATE, 1); |
| 1089 | rt2x00_set_field32(®, PWRCSR1_BBP_DESIRE_STATE, state); |
| 1090 | rt2x00_set_field32(®, PWRCSR1_RF_DESIRE_STATE, state); |
| 1091 | rt2x00_set_field32(®, PWRCSR1_PUT_TO_SLEEP, put_to_sleep); |
| 1092 | rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg); |
| 1093 | |
| 1094 | /* |
| 1095 | * Device is not guaranteed to be in the requested state yet. |
| 1096 | * We must wait until the register indicates that the |
| 1097 | * device has entered the correct state. |
| 1098 | */ |
| 1099 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 1100 | rt2x00pci_register_read(rt2x00dev, PWRCSR1, ®); |
| 1101 | bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE); |
| 1102 | rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE); |
| 1103 | if (bbp_state == state && rf_state == state) |
| 1104 | return 0; |
| 1105 | msleep(10); |
| 1106 | } |
| 1107 | |
| 1108 | NOTICE(rt2x00dev, "Device failed to enter state %d, " |
| 1109 | "current device state: bbp %d and rf %d.\n", |
| 1110 | state, bbp_state, rf_state); |
| 1111 | |
| 1112 | return -EBUSY; |
| 1113 | } |
| 1114 | |
| 1115 | static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev, |
| 1116 | enum dev_state state) |
| 1117 | { |
| 1118 | int retval = 0; |
| 1119 | |
| 1120 | switch (state) { |
| 1121 | case STATE_RADIO_ON: |
| 1122 | retval = rt2500pci_enable_radio(rt2x00dev); |
| 1123 | break; |
| 1124 | case STATE_RADIO_OFF: |
| 1125 | rt2500pci_disable_radio(rt2x00dev); |
| 1126 | break; |
| 1127 | case STATE_RADIO_RX_ON: |
Ivo van Doorn | 61667d8 | 2008-02-25 23:15:05 +0100 | [diff] [blame] | 1128 | case STATE_RADIO_RX_ON_LINK: |
| 1129 | rt2500pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON); |
| 1130 | break; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1131 | case STATE_RADIO_RX_OFF: |
Ivo van Doorn | 61667d8 | 2008-02-25 23:15:05 +0100 | [diff] [blame] | 1132 | case STATE_RADIO_RX_OFF_LINK: |
| 1133 | rt2500pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1134 | break; |
| 1135 | case STATE_DEEP_SLEEP: |
| 1136 | case STATE_SLEEP: |
| 1137 | case STATE_STANDBY: |
| 1138 | case STATE_AWAKE: |
| 1139 | retval = rt2500pci_set_state(rt2x00dev, state); |
| 1140 | break; |
| 1141 | default: |
| 1142 | retval = -ENOTSUPP; |
| 1143 | break; |
| 1144 | } |
| 1145 | |
| 1146 | return retval; |
| 1147 | } |
| 1148 | |
| 1149 | /* |
| 1150 | * TX descriptor initialization |
| 1151 | */ |
| 1152 | static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | dd3193e | 2008-01-06 23:41:10 +0100 | [diff] [blame] | 1153 | struct sk_buff *skb, |
Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1154 | struct txentry_desc *txdesc) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1155 | { |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1156 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1157 | struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data; |
Ivo van Doorn | dd3193e | 2008-01-06 23:41:10 +0100 | [diff] [blame] | 1158 | __le32 *txd = skbdesc->desc; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1159 | u32 word; |
| 1160 | |
| 1161 | /* |
| 1162 | * Start writing the descriptor words. |
| 1163 | */ |
Gertjan van Wingerde | 4de36fe | 2008-05-10 13:44:14 +0200 | [diff] [blame] | 1164 | rt2x00_desc_read(entry_priv->desc, 1, &word); |
| 1165 | rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, entry_priv->data_dma); |
| 1166 | rt2x00_desc_write(entry_priv->desc, 1, word); |
| 1167 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1168 | rt2x00_desc_read(txd, 2, &word); |
| 1169 | rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1170 | rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs); |
| 1171 | rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min); |
| 1172 | rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1173 | rt2x00_desc_write(txd, 2, word); |
| 1174 | |
| 1175 | rt2x00_desc_read(txd, 3, &word); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1176 | rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal); |
| 1177 | rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service); |
| 1178 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low); |
| 1179 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1180 | rt2x00_desc_write(txd, 3, word); |
| 1181 | |
| 1182 | rt2x00_desc_read(txd, 10, &word); |
| 1183 | rt2x00_set_field32(&word, TXD_W10_RTS, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1184 | test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1185 | rt2x00_desc_write(txd, 10, word); |
| 1186 | |
| 1187 | rt2x00_desc_read(txd, 0, &word); |
| 1188 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1); |
| 1189 | rt2x00_set_field32(&word, TXD_W0_VALID, 1); |
| 1190 | rt2x00_set_field32(&word, TXD_W0_MORE_FRAG, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1191 | test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1192 | rt2x00_set_field32(&word, TXD_W0_ACK, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1193 | test_bit(ENTRY_TXD_ACK, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1194 | rt2x00_set_field32(&word, TXD_W0_TIMESTAMP, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1195 | test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1196 | rt2x00_set_field32(&word, TXD_W0_OFDM, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1197 | test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1198 | rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1199 | rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1200 | rt2x00_set_field32(&word, TXD_W0_RETRY_MODE, |
Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1201 | test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1202 | rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE); |
| 1203 | rt2x00_desc_write(txd, 0, word); |
| 1204 | } |
| 1205 | |
| 1206 | /* |
| 1207 | * TX data initialization |
| 1208 | */ |
| 1209 | static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1210 | const enum data_queue_qid queue) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1211 | { |
| 1212 | u32 reg; |
| 1213 | |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1214 | if (queue == QID_BEACON) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1215 | rt2x00pci_register_read(rt2x00dev, CSR14, ®); |
| 1216 | if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) { |
Ivo van Doorn | 8af244c | 2008-03-09 22:42:59 +0100 | [diff] [blame] | 1217 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); |
| 1218 | rt2x00_set_field32(®, CSR14_TBCN, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1219 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); |
| 1220 | rt2x00pci_register_write(rt2x00dev, CSR14, reg); |
| 1221 | } |
| 1222 | return; |
| 1223 | } |
| 1224 | |
| 1225 | rt2x00pci_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1226 | rt2x00_set_field32(®, TXCSR0_KICK_PRIO, (queue == QID_AC_BE)); |
| 1227 | rt2x00_set_field32(®, TXCSR0_KICK_TX, (queue == QID_AC_BK)); |
| 1228 | rt2x00_set_field32(®, TXCSR0_KICK_ATIM, (queue == QID_ATIM)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1229 | rt2x00pci_register_write(rt2x00dev, TXCSR0, reg); |
| 1230 | } |
| 1231 | |
| 1232 | /* |
| 1233 | * RX control handlers |
| 1234 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1235 | static void rt2500pci_fill_rxdone(struct queue_entry *entry, |
| 1236 | struct rxdone_entry_desc *rxdesc) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1237 | { |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1238 | struct queue_entry_priv_pci *entry_priv = entry->priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1239 | u32 word0; |
| 1240 | u32 word2; |
| 1241 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1242 | rt2x00_desc_read(entry_priv->desc, 0, &word0); |
| 1243 | rt2x00_desc_read(entry_priv->desc, 2, &word2); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1244 | |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1245 | if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR)) |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1246 | rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC; |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1247 | if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR)) |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1248 | rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1249 | |
Ivo van Doorn | 8999389 | 2008-03-09 22:49:04 +0100 | [diff] [blame] | 1250 | /* |
| 1251 | * Obtain the status about this packet. |
| 1252 | * When frame was received with an OFDM bitrate, |
| 1253 | * the signal is the PLCP value. If it was received with |
| 1254 | * a CCK bitrate the signal is the rate in 100kbit/s. |
| 1255 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1256 | rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL); |
| 1257 | rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) - |
| 1258 | entry->queue->rt2x00dev->rssi_offset; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1259 | rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT); |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1260 | |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1261 | if (rt2x00_get_field32(word0, RXD_W0_OFDM)) |
| 1262 | rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP; |
| 1263 | if (rt2x00_get_field32(word0, RXD_W0_MY_BSS)) |
| 1264 | rxdesc->dev_flags |= RXDONE_MY_BSS; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1265 | } |
| 1266 | |
| 1267 | /* |
| 1268 | * Interrupt functions. |
| 1269 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1270 | static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1271 | const enum data_queue_qid queue_idx) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1272 | { |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1273 | struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1274 | struct queue_entry_priv_pci *entry_priv; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1275 | struct queue_entry *entry; |
| 1276 | struct txdone_entry_desc txdesc; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1277 | u32 word; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1278 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1279 | while (!rt2x00queue_empty(queue)) { |
| 1280 | entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1281 | entry_priv = entry->priv_data; |
| 1282 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1283 | |
| 1284 | if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || |
| 1285 | !rt2x00_get_field32(word, TXD_W0_VALID)) |
| 1286 | break; |
| 1287 | |
| 1288 | /* |
| 1289 | * Obtain the status about this packet. |
| 1290 | */ |
Ivo van Doorn | fb55f4d1 | 2008-05-10 13:42:06 +0200 | [diff] [blame] | 1291 | txdesc.flags = 0; |
| 1292 | switch (rt2x00_get_field32(word, TXD_W0_RESULT)) { |
| 1293 | case 0: /* Success */ |
| 1294 | case 1: /* Success with retry */ |
| 1295 | __set_bit(TXDONE_SUCCESS, &txdesc.flags); |
| 1296 | break; |
| 1297 | case 2: /* Failure, excessive retries */ |
| 1298 | __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags); |
| 1299 | /* Don't break, this is a failed frame! */ |
| 1300 | default: /* Failure */ |
| 1301 | __set_bit(TXDONE_FAILURE, &txdesc.flags); |
| 1302 | } |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1303 | txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1304 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1305 | rt2x00pci_txdone(rt2x00dev, entry, &txdesc); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1306 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1307 | } |
| 1308 | |
| 1309 | static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance) |
| 1310 | { |
| 1311 | struct rt2x00_dev *rt2x00dev = dev_instance; |
| 1312 | u32 reg; |
| 1313 | |
| 1314 | /* |
| 1315 | * Get the interrupt sources & saved to local variable. |
| 1316 | * Write register value back to clear pending interrupts. |
| 1317 | */ |
| 1318 | rt2x00pci_register_read(rt2x00dev, CSR7, ®); |
| 1319 | rt2x00pci_register_write(rt2x00dev, CSR7, reg); |
| 1320 | |
| 1321 | if (!reg) |
| 1322 | return IRQ_NONE; |
| 1323 | |
| 1324 | if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 1325 | return IRQ_HANDLED; |
| 1326 | |
| 1327 | /* |
| 1328 | * Handle interrupts, walk through all bits |
| 1329 | * and run the tasks, the bits are checked in order of |
| 1330 | * priority. |
| 1331 | */ |
| 1332 | |
| 1333 | /* |
| 1334 | * 1 - Beacon timer expired interrupt. |
| 1335 | */ |
| 1336 | if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE)) |
| 1337 | rt2x00lib_beacondone(rt2x00dev); |
| 1338 | |
| 1339 | /* |
| 1340 | * 2 - Rx ring done interrupt. |
| 1341 | */ |
| 1342 | if (rt2x00_get_field32(reg, CSR7_RXDONE)) |
| 1343 | rt2x00pci_rxdone(rt2x00dev); |
| 1344 | |
| 1345 | /* |
| 1346 | * 3 - Atim ring transmit done interrupt. |
| 1347 | */ |
| 1348 | if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING)) |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1349 | rt2500pci_txdone(rt2x00dev, QID_ATIM); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1350 | |
| 1351 | /* |
| 1352 | * 4 - Priority ring transmit done interrupt. |
| 1353 | */ |
| 1354 | if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING)) |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1355 | rt2500pci_txdone(rt2x00dev, QID_AC_BE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1356 | |
| 1357 | /* |
| 1358 | * 5 - Tx ring transmit done interrupt. |
| 1359 | */ |
| 1360 | if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1361 | rt2500pci_txdone(rt2x00dev, QID_AC_BK); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1362 | |
| 1363 | return IRQ_HANDLED; |
| 1364 | } |
| 1365 | |
| 1366 | /* |
| 1367 | * Device probe functions. |
| 1368 | */ |
| 1369 | static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev) |
| 1370 | { |
| 1371 | struct eeprom_93cx6 eeprom; |
| 1372 | u32 reg; |
| 1373 | u16 word; |
| 1374 | u8 *mac; |
| 1375 | |
| 1376 | rt2x00pci_register_read(rt2x00dev, CSR21, ®); |
| 1377 | |
| 1378 | eeprom.data = rt2x00dev; |
| 1379 | eeprom.register_read = rt2500pci_eepromregister_read; |
| 1380 | eeprom.register_write = rt2500pci_eepromregister_write; |
| 1381 | eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ? |
| 1382 | PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66; |
| 1383 | eeprom.reg_data_in = 0; |
| 1384 | eeprom.reg_data_out = 0; |
| 1385 | eeprom.reg_data_clock = 0; |
| 1386 | eeprom.reg_chip_select = 0; |
| 1387 | |
| 1388 | eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom, |
| 1389 | EEPROM_SIZE / sizeof(u16)); |
| 1390 | |
| 1391 | /* |
| 1392 | * Start validation of the data that has been read. |
| 1393 | */ |
| 1394 | mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0); |
| 1395 | if (!is_valid_ether_addr(mac)) { |
Joe Perches | 0795af5 | 2007-10-03 17:59:30 -0700 | [diff] [blame] | 1396 | DECLARE_MAC_BUF(macbuf); |
| 1397 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1398 | random_ether_addr(mac); |
Joe Perches | 0795af5 | 2007-10-03 17:59:30 -0700 | [diff] [blame] | 1399 | EEPROM(rt2x00dev, "MAC: %s\n", |
| 1400 | print_mac(macbuf, mac)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1401 | } |
| 1402 | |
| 1403 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word); |
| 1404 | if (word == 0xffff) { |
| 1405 | rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2); |
Ivo van Doorn | 362f3b6 | 2007-10-13 16:26:18 +0200 | [diff] [blame] | 1406 | rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT, |
| 1407 | ANTENNA_SW_DIVERSITY); |
| 1408 | rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT, |
| 1409 | ANTENNA_SW_DIVERSITY); |
| 1410 | rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE, |
| 1411 | LED_MODE_DEFAULT); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1412 | rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0); |
| 1413 | rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0); |
| 1414 | rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522); |
| 1415 | rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word); |
| 1416 | EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word); |
| 1417 | } |
| 1418 | |
| 1419 | rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word); |
| 1420 | if (word == 0xffff) { |
| 1421 | rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0); |
| 1422 | rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0); |
| 1423 | rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0); |
| 1424 | rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word); |
| 1425 | EEPROM(rt2x00dev, "NIC: 0x%04x\n", word); |
| 1426 | } |
| 1427 | |
| 1428 | rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word); |
| 1429 | if (word == 0xffff) { |
| 1430 | rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI, |
| 1431 | DEFAULT_RSSI_OFFSET); |
| 1432 | rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word); |
| 1433 | EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word); |
| 1434 | } |
| 1435 | |
| 1436 | return 0; |
| 1437 | } |
| 1438 | |
| 1439 | static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev) |
| 1440 | { |
| 1441 | u32 reg; |
| 1442 | u16 value; |
| 1443 | u16 eeprom; |
| 1444 | |
| 1445 | /* |
| 1446 | * Read EEPROM word for configuration. |
| 1447 | */ |
| 1448 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom); |
| 1449 | |
| 1450 | /* |
| 1451 | * Identify RF chipset. |
| 1452 | */ |
| 1453 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE); |
| 1454 | rt2x00pci_register_read(rt2x00dev, CSR0, ®); |
| 1455 | rt2x00_set_chip(rt2x00dev, RT2560, value, reg); |
| 1456 | |
| 1457 | if (!rt2x00_rf(&rt2x00dev->chip, RF2522) && |
| 1458 | !rt2x00_rf(&rt2x00dev->chip, RF2523) && |
| 1459 | !rt2x00_rf(&rt2x00dev->chip, RF2524) && |
| 1460 | !rt2x00_rf(&rt2x00dev->chip, RF2525) && |
| 1461 | !rt2x00_rf(&rt2x00dev->chip, RF2525E) && |
| 1462 | !rt2x00_rf(&rt2x00dev->chip, RF5222)) { |
| 1463 | ERROR(rt2x00dev, "Invalid RF chipset detected.\n"); |
| 1464 | return -ENODEV; |
| 1465 | } |
| 1466 | |
| 1467 | /* |
| 1468 | * Identify default antenna configuration. |
| 1469 | */ |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1470 | rt2x00dev->default_ant.tx = |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1471 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT); |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1472 | rt2x00dev->default_ant.rx = |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1473 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT); |
| 1474 | |
| 1475 | /* |
| 1476 | * Store led mode, for correct led behaviour. |
| 1477 | */ |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 1478 | #ifdef CONFIG_RT2500PCI_LEDS |
| 1479 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE); |
| 1480 | |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 1481 | rt2x00dev->led_radio.rt2x00dev = rt2x00dev; |
| 1482 | rt2x00dev->led_radio.type = LED_TYPE_RADIO; |
| 1483 | rt2x00dev->led_radio.led_dev.brightness_set = |
| 1484 | rt2500pci_brightness_set; |
| 1485 | rt2x00dev->led_radio.led_dev.blink_set = |
| 1486 | rt2500pci_blink_set; |
| 1487 | rt2x00dev->led_radio.flags = LED_INITIALIZED; |
| 1488 | |
| 1489 | if (value == LED_MODE_TXRX_ACTIVITY) { |
| 1490 | rt2x00dev->led_qual.rt2x00dev = rt2x00dev; |
Ivo van Doorn | 61c2b68 | 2008-04-21 19:01:09 +0200 | [diff] [blame] | 1491 | rt2x00dev->led_qual.type = LED_TYPE_ACTIVITY; |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 1492 | rt2x00dev->led_qual.led_dev.brightness_set = |
| 1493 | rt2500pci_brightness_set; |
| 1494 | rt2x00dev->led_qual.led_dev.blink_set = |
| 1495 | rt2500pci_blink_set; |
| 1496 | rt2x00dev->led_qual.flags = LED_INITIALIZED; |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 1497 | } |
| 1498 | #endif /* CONFIG_RT2500PCI_LEDS */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1499 | |
| 1500 | /* |
| 1501 | * Detect if this device has an hardware controlled radio. |
| 1502 | */ |
Ivo van Doorn | 81873e9 | 2007-10-06 14:14:06 +0200 | [diff] [blame] | 1503 | #ifdef CONFIG_RT2500PCI_RFKILL |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1504 | if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO)) |
Ivo van Doorn | 066cb63 | 2007-09-25 20:55:39 +0200 | [diff] [blame] | 1505 | __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags); |
Ivo van Doorn | 81873e9 | 2007-10-06 14:14:06 +0200 | [diff] [blame] | 1506 | #endif /* CONFIG_RT2500PCI_RFKILL */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1507 | |
| 1508 | /* |
| 1509 | * Check if the BBP tuning should be enabled. |
| 1510 | */ |
| 1511 | rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom); |
| 1512 | |
| 1513 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE)) |
| 1514 | __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags); |
| 1515 | |
| 1516 | /* |
| 1517 | * Read the RSSI <-> dBm offset information. |
| 1518 | */ |
| 1519 | rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom); |
| 1520 | rt2x00dev->rssi_offset = |
| 1521 | rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI); |
| 1522 | |
| 1523 | return 0; |
| 1524 | } |
| 1525 | |
| 1526 | /* |
| 1527 | * RF value list for RF2522 |
| 1528 | * Supports: 2.4 GHz |
| 1529 | */ |
| 1530 | static const struct rf_channel rf_vals_bg_2522[] = { |
| 1531 | { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 }, |
| 1532 | { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 }, |
| 1533 | { 3, 0x00002050, 0x000c2002, 0x00000101, 0 }, |
| 1534 | { 4, 0x00002050, 0x000c2016, 0x00000101, 0 }, |
| 1535 | { 5, 0x00002050, 0x000c202a, 0x00000101, 0 }, |
| 1536 | { 6, 0x00002050, 0x000c203e, 0x00000101, 0 }, |
| 1537 | { 7, 0x00002050, 0x000c2052, 0x00000101, 0 }, |
| 1538 | { 8, 0x00002050, 0x000c2066, 0x00000101, 0 }, |
| 1539 | { 9, 0x00002050, 0x000c207a, 0x00000101, 0 }, |
| 1540 | { 10, 0x00002050, 0x000c208e, 0x00000101, 0 }, |
| 1541 | { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 }, |
| 1542 | { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 }, |
| 1543 | { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 }, |
| 1544 | { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 }, |
| 1545 | }; |
| 1546 | |
| 1547 | /* |
| 1548 | * RF value list for RF2523 |
| 1549 | * Supports: 2.4 GHz |
| 1550 | */ |
| 1551 | static const struct rf_channel rf_vals_bg_2523[] = { |
| 1552 | { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b }, |
| 1553 | { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b }, |
| 1554 | { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b }, |
| 1555 | { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b }, |
| 1556 | { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b }, |
| 1557 | { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b }, |
| 1558 | { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b }, |
| 1559 | { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b }, |
| 1560 | { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b }, |
| 1561 | { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b }, |
| 1562 | { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b }, |
| 1563 | { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b }, |
| 1564 | { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b }, |
| 1565 | { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 }, |
| 1566 | }; |
| 1567 | |
| 1568 | /* |
| 1569 | * RF value list for RF2524 |
| 1570 | * Supports: 2.4 GHz |
| 1571 | */ |
| 1572 | static const struct rf_channel rf_vals_bg_2524[] = { |
| 1573 | { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b }, |
| 1574 | { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b }, |
| 1575 | { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b }, |
| 1576 | { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b }, |
| 1577 | { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b }, |
| 1578 | { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b }, |
| 1579 | { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b }, |
| 1580 | { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b }, |
| 1581 | { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b }, |
| 1582 | { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b }, |
| 1583 | { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b }, |
| 1584 | { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b }, |
| 1585 | { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b }, |
| 1586 | { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 }, |
| 1587 | }; |
| 1588 | |
| 1589 | /* |
| 1590 | * RF value list for RF2525 |
| 1591 | * Supports: 2.4 GHz |
| 1592 | */ |
| 1593 | static const struct rf_channel rf_vals_bg_2525[] = { |
| 1594 | { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b }, |
| 1595 | { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b }, |
| 1596 | { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b }, |
| 1597 | { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b }, |
| 1598 | { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b }, |
| 1599 | { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b }, |
| 1600 | { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b }, |
| 1601 | { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b }, |
| 1602 | { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b }, |
| 1603 | { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b }, |
| 1604 | { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b }, |
| 1605 | { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b }, |
| 1606 | { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b }, |
| 1607 | { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 }, |
| 1608 | }; |
| 1609 | |
| 1610 | /* |
| 1611 | * RF value list for RF2525e |
| 1612 | * Supports: 2.4 GHz |
| 1613 | */ |
| 1614 | static const struct rf_channel rf_vals_bg_2525e[] = { |
| 1615 | { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b }, |
| 1616 | { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b }, |
| 1617 | { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b }, |
| 1618 | { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b }, |
| 1619 | { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b }, |
| 1620 | { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b }, |
| 1621 | { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b }, |
| 1622 | { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b }, |
| 1623 | { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b }, |
| 1624 | { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b }, |
| 1625 | { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b }, |
| 1626 | { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b }, |
| 1627 | { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b }, |
| 1628 | { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b }, |
| 1629 | }; |
| 1630 | |
| 1631 | /* |
| 1632 | * RF value list for RF5222 |
| 1633 | * Supports: 2.4 GHz & 5.2 GHz |
| 1634 | */ |
| 1635 | static const struct rf_channel rf_vals_5222[] = { |
| 1636 | { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b }, |
| 1637 | { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b }, |
| 1638 | { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b }, |
| 1639 | { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b }, |
| 1640 | { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b }, |
| 1641 | { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b }, |
| 1642 | { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b }, |
| 1643 | { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b }, |
| 1644 | { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b }, |
| 1645 | { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b }, |
| 1646 | { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b }, |
| 1647 | { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b }, |
| 1648 | { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b }, |
| 1649 | { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b }, |
| 1650 | |
| 1651 | /* 802.11 UNI / HyperLan 2 */ |
| 1652 | { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f }, |
| 1653 | { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f }, |
| 1654 | { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f }, |
| 1655 | { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f }, |
| 1656 | { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f }, |
| 1657 | { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f }, |
| 1658 | { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f }, |
| 1659 | { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f }, |
| 1660 | |
| 1661 | /* 802.11 HyperLan 2 */ |
| 1662 | { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f }, |
| 1663 | { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f }, |
| 1664 | { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f }, |
| 1665 | { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f }, |
| 1666 | { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f }, |
| 1667 | { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f }, |
| 1668 | { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f }, |
| 1669 | { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f }, |
| 1670 | { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f }, |
| 1671 | { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f }, |
| 1672 | |
| 1673 | /* 802.11 UNII */ |
| 1674 | { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f }, |
| 1675 | { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 }, |
| 1676 | { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 }, |
| 1677 | { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 }, |
| 1678 | { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 }, |
| 1679 | }; |
| 1680 | |
| 1681 | static void rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev) |
| 1682 | { |
| 1683 | struct hw_mode_spec *spec = &rt2x00dev->spec; |
| 1684 | u8 *txpower; |
| 1685 | unsigned int i; |
| 1686 | |
| 1687 | /* |
| 1688 | * Initialize all hw fields. |
| 1689 | */ |
Bruno Randolf | 566bfe5 | 2008-05-08 19:15:40 +0200 | [diff] [blame] | 1690 | rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING | |
| 1691 | IEEE80211_HW_SIGNAL_DBM; |
| 1692 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1693 | rt2x00dev->hw->extra_tx_headroom = 0; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1694 | |
| 1695 | SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev); |
| 1696 | SET_IEEE80211_PERM_ADDR(rt2x00dev->hw, |
| 1697 | rt2x00_eeprom_addr(rt2x00dev, |
| 1698 | EEPROM_MAC_ADDR_0)); |
| 1699 | |
| 1700 | /* |
| 1701 | * Convert tx_power array in eeprom. |
| 1702 | */ |
| 1703 | txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START); |
| 1704 | for (i = 0; i < 14; i++) |
| 1705 | txpower[i] = TXPOWER_FROM_DEV(txpower[i]); |
| 1706 | |
| 1707 | /* |
| 1708 | * Initialize hw_mode information. |
| 1709 | */ |
Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 1710 | spec->supported_bands = SUPPORT_BAND_2GHZ; |
| 1711 | spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1712 | spec->tx_power_a = NULL; |
| 1713 | spec->tx_power_bg = txpower; |
| 1714 | spec->tx_power_default = DEFAULT_TXPOWER; |
| 1715 | |
| 1716 | if (rt2x00_rf(&rt2x00dev->chip, RF2522)) { |
| 1717 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522); |
| 1718 | spec->channels = rf_vals_bg_2522; |
| 1719 | } else if (rt2x00_rf(&rt2x00dev->chip, RF2523)) { |
| 1720 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523); |
| 1721 | spec->channels = rf_vals_bg_2523; |
| 1722 | } else if (rt2x00_rf(&rt2x00dev->chip, RF2524)) { |
| 1723 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524); |
| 1724 | spec->channels = rf_vals_bg_2524; |
| 1725 | } else if (rt2x00_rf(&rt2x00dev->chip, RF2525)) { |
| 1726 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525); |
| 1727 | spec->channels = rf_vals_bg_2525; |
| 1728 | } else if (rt2x00_rf(&rt2x00dev->chip, RF2525E)) { |
| 1729 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e); |
| 1730 | spec->channels = rf_vals_bg_2525e; |
| 1731 | } else if (rt2x00_rf(&rt2x00dev->chip, RF5222)) { |
Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 1732 | spec->supported_bands |= SUPPORT_BAND_5GHZ; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1733 | spec->num_channels = ARRAY_SIZE(rf_vals_5222); |
| 1734 | spec->channels = rf_vals_5222; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1735 | } |
| 1736 | } |
| 1737 | |
| 1738 | static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev) |
| 1739 | { |
| 1740 | int retval; |
| 1741 | |
| 1742 | /* |
| 1743 | * Allocate eeprom data. |
| 1744 | */ |
| 1745 | retval = rt2500pci_validate_eeprom(rt2x00dev); |
| 1746 | if (retval) |
| 1747 | return retval; |
| 1748 | |
| 1749 | retval = rt2500pci_init_eeprom(rt2x00dev); |
| 1750 | if (retval) |
| 1751 | return retval; |
| 1752 | |
| 1753 | /* |
| 1754 | * Initialize hw specifications. |
| 1755 | */ |
| 1756 | rt2500pci_probe_hw_mode(rt2x00dev); |
| 1757 | |
| 1758 | /* |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1759 | * This device requires the atim queue |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1760 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1761 | __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1762 | |
| 1763 | /* |
| 1764 | * Set the rssi offset. |
| 1765 | */ |
| 1766 | rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET; |
| 1767 | |
| 1768 | return 0; |
| 1769 | } |
| 1770 | |
| 1771 | /* |
| 1772 | * IEEE80211 stack callback functions. |
| 1773 | */ |
| 1774 | static int rt2500pci_set_retry_limit(struct ieee80211_hw *hw, |
| 1775 | u32 short_retry, u32 long_retry) |
| 1776 | { |
| 1777 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1778 | u32 reg; |
| 1779 | |
| 1780 | rt2x00pci_register_read(rt2x00dev, CSR11, ®); |
| 1781 | rt2x00_set_field32(®, CSR11_LONG_RETRY, long_retry); |
| 1782 | rt2x00_set_field32(®, CSR11_SHORT_RETRY, short_retry); |
| 1783 | rt2x00pci_register_write(rt2x00dev, CSR11, reg); |
| 1784 | |
| 1785 | return 0; |
| 1786 | } |
| 1787 | |
| 1788 | static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw) |
| 1789 | { |
| 1790 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1791 | u64 tsf; |
| 1792 | u32 reg; |
| 1793 | |
| 1794 | rt2x00pci_register_read(rt2x00dev, CSR17, ®); |
| 1795 | tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32; |
| 1796 | rt2x00pci_register_read(rt2x00dev, CSR16, ®); |
| 1797 | tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER); |
| 1798 | |
| 1799 | return tsf; |
| 1800 | } |
| 1801 | |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1802 | static int rt2500pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb, |
| 1803 | struct ieee80211_tx_control *control) |
| 1804 | { |
| 1805 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1806 | struct rt2x00_intf *intf = vif_to_intf(control->vif); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1807 | struct queue_entry_priv_pci *entry_priv; |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1808 | struct skb_frame_desc *skbdesc; |
Ivo van Doorn | 7050ec8 | 2008-05-10 13:46:13 +0200 | [diff] [blame] | 1809 | struct txentry_desc txdesc; |
Ivo van Doorn | 8af244c | 2008-03-09 22:42:59 +0100 | [diff] [blame] | 1810 | u32 reg; |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1811 | |
| 1812 | if (unlikely(!intf->beacon)) |
| 1813 | return -ENOBUFS; |
| 1814 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1815 | entry_priv = intf->beacon->priv_data; |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1816 | |
| 1817 | /* |
Ivo van Doorn | 7050ec8 | 2008-05-10 13:46:13 +0200 | [diff] [blame] | 1818 | * Copy all TX descriptor information into txdesc, |
| 1819 | * after that we are free to use the skb->cb array |
| 1820 | * for our information. |
| 1821 | */ |
| 1822 | intf->beacon->skb = skb; |
| 1823 | rt2x00queue_create_tx_descriptor(intf->beacon, &txdesc, control); |
| 1824 | |
| 1825 | /* |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1826 | * Fill in skb descriptor |
| 1827 | */ |
| 1828 | skbdesc = get_skb_frame_desc(skb); |
| 1829 | memset(skbdesc, 0, sizeof(*skbdesc)); |
Ivo van Doorn | baf26a7 | 2008-02-17 17:32:08 +0100 | [diff] [blame] | 1830 | skbdesc->flags |= FRAME_DESC_DRIVER_GENERATED; |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1831 | skbdesc->data = skb->data; |
| 1832 | skbdesc->data_len = skb->len; |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1833 | skbdesc->desc = entry_priv->desc; |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1834 | skbdesc->desc_len = intf->beacon->queue->desc_size; |
| 1835 | skbdesc->entry = intf->beacon; |
| 1836 | |
| 1837 | /* |
Ivo van Doorn | 8af244c | 2008-03-09 22:42:59 +0100 | [diff] [blame] | 1838 | * Disable beaconing while we are reloading the beacon data, |
| 1839 | * otherwise we might be sending out invalid data. |
| 1840 | */ |
| 1841 | rt2x00pci_register_read(rt2x00dev, CSR14, ®); |
| 1842 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 0); |
| 1843 | rt2x00_set_field32(®, CSR14_TBCN, 0); |
| 1844 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); |
| 1845 | rt2x00pci_register_write(rt2x00dev, CSR14, reg); |
| 1846 | |
| 1847 | /* |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1848 | * Enable beacon generation. |
| 1849 | * Write entire beacon with descriptor to register, |
| 1850 | * and kick the beacon generator. |
| 1851 | */ |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1852 | memcpy(entry_priv->data, skb->data, skb->len); |
Ivo van Doorn | 7050ec8 | 2008-05-10 13:46:13 +0200 | [diff] [blame] | 1853 | rt2x00queue_write_tx_descriptor(intf->beacon, &txdesc); |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1854 | rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, QID_BEACON); |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1855 | |
| 1856 | return 0; |
| 1857 | } |
| 1858 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1859 | static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw) |
| 1860 | { |
| 1861 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1862 | u32 reg; |
| 1863 | |
| 1864 | rt2x00pci_register_read(rt2x00dev, CSR15, ®); |
| 1865 | return rt2x00_get_field32(reg, CSR15_BEACON_SENT); |
| 1866 | } |
| 1867 | |
| 1868 | static const struct ieee80211_ops rt2500pci_mac80211_ops = { |
| 1869 | .tx = rt2x00mac_tx, |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1870 | .start = rt2x00mac_start, |
| 1871 | .stop = rt2x00mac_stop, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1872 | .add_interface = rt2x00mac_add_interface, |
| 1873 | .remove_interface = rt2x00mac_remove_interface, |
| 1874 | .config = rt2x00mac_config, |
| 1875 | .config_interface = rt2x00mac_config_interface, |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 1876 | .configure_filter = rt2x00mac_configure_filter, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1877 | .get_stats = rt2x00mac_get_stats, |
| 1878 | .set_retry_limit = rt2500pci_set_retry_limit, |
Johannes Berg | 471b3ef | 2007-12-28 14:32:58 +0100 | [diff] [blame] | 1879 | .bss_info_changed = rt2x00mac_bss_info_changed, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1880 | .conf_tx = rt2x00mac_conf_tx, |
| 1881 | .get_tx_stats = rt2x00mac_get_tx_stats, |
| 1882 | .get_tsf = rt2500pci_get_tsf, |
Ivo van Doorn | 5957da4 | 2008-02-03 15:54:57 +0100 | [diff] [blame] | 1883 | .beacon_update = rt2500pci_beacon_update, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1884 | .tx_last_beacon = rt2500pci_tx_last_beacon, |
| 1885 | }; |
| 1886 | |
| 1887 | static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = { |
| 1888 | .irq_handler = rt2500pci_interrupt, |
| 1889 | .probe_hw = rt2500pci_probe_hw, |
| 1890 | .initialize = rt2x00pci_initialize, |
| 1891 | .uninitialize = rt2x00pci_uninitialize, |
Ivo van Doorn | 837e7f2 | 2008-01-06 23:41:45 +0100 | [diff] [blame] | 1892 | .init_rxentry = rt2500pci_init_rxentry, |
| 1893 | .init_txentry = rt2500pci_init_txentry, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1894 | .set_device_state = rt2500pci_set_device_state, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1895 | .rfkill_poll = rt2500pci_rfkill_poll, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1896 | .link_stats = rt2500pci_link_stats, |
| 1897 | .reset_tuner = rt2500pci_reset_tuner, |
| 1898 | .link_tuner = rt2500pci_link_tuner, |
| 1899 | .write_tx_desc = rt2500pci_write_tx_desc, |
| 1900 | .write_tx_data = rt2x00pci_write_tx_data, |
| 1901 | .kick_tx_queue = rt2500pci_kick_tx_queue, |
| 1902 | .fill_rxdone = rt2500pci_fill_rxdone, |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 1903 | .config_filter = rt2500pci_config_filter, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1904 | .config_intf = rt2500pci_config_intf, |
Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 1905 | .config_erp = rt2500pci_config_erp, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1906 | .config = rt2500pci_config, |
| 1907 | }; |
| 1908 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1909 | static const struct data_queue_desc rt2500pci_queue_rx = { |
| 1910 | .entry_num = RX_ENTRIES, |
| 1911 | .data_size = DATA_FRAME_SIZE, |
| 1912 | .desc_size = RXD_DESC_SIZE, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1913 | .priv_size = sizeof(struct queue_entry_priv_pci), |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1914 | }; |
| 1915 | |
| 1916 | static const struct data_queue_desc rt2500pci_queue_tx = { |
| 1917 | .entry_num = TX_ENTRIES, |
| 1918 | .data_size = DATA_FRAME_SIZE, |
| 1919 | .desc_size = TXD_DESC_SIZE, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1920 | .priv_size = sizeof(struct queue_entry_priv_pci), |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1921 | }; |
| 1922 | |
| 1923 | static const struct data_queue_desc rt2500pci_queue_bcn = { |
| 1924 | .entry_num = BEACON_ENTRIES, |
| 1925 | .data_size = MGMT_FRAME_SIZE, |
| 1926 | .desc_size = TXD_DESC_SIZE, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1927 | .priv_size = sizeof(struct queue_entry_priv_pci), |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1928 | }; |
| 1929 | |
| 1930 | static const struct data_queue_desc rt2500pci_queue_atim = { |
| 1931 | .entry_num = ATIM_ENTRIES, |
| 1932 | .data_size = DATA_FRAME_SIZE, |
| 1933 | .desc_size = TXD_DESC_SIZE, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame^] | 1934 | .priv_size = sizeof(struct queue_entry_priv_pci), |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1935 | }; |
| 1936 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1937 | static const struct rt2x00_ops rt2500pci_ops = { |
Ivo van Doorn | 2360157 | 2007-11-27 21:47:34 +0100 | [diff] [blame] | 1938 | .name = KBUILD_MODNAME, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1939 | .max_sta_intf = 1, |
| 1940 | .max_ap_intf = 1, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1941 | .eeprom_size = EEPROM_SIZE, |
| 1942 | .rf_size = RF_SIZE, |
Gertjan van Wingerde | 61448f8 | 2008-05-10 13:43:33 +0200 | [diff] [blame] | 1943 | .tx_queues = NUM_TX_QUEUES, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1944 | .rx = &rt2500pci_queue_rx, |
| 1945 | .tx = &rt2500pci_queue_tx, |
| 1946 | .bcn = &rt2500pci_queue_bcn, |
| 1947 | .atim = &rt2500pci_queue_atim, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1948 | .lib = &rt2500pci_rt2x00_ops, |
| 1949 | .hw = &rt2500pci_mac80211_ops, |
| 1950 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
| 1951 | .debugfs = &rt2500pci_rt2x00debug, |
| 1952 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 1953 | }; |
| 1954 | |
| 1955 | /* |
| 1956 | * RT2500pci module information. |
| 1957 | */ |
| 1958 | static struct pci_device_id rt2500pci_device_table[] = { |
| 1959 | { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) }, |
| 1960 | { 0, } |
| 1961 | }; |
| 1962 | |
| 1963 | MODULE_AUTHOR(DRV_PROJECT); |
| 1964 | MODULE_VERSION(DRV_VERSION); |
| 1965 | MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver."); |
| 1966 | MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards"); |
| 1967 | MODULE_DEVICE_TABLE(pci, rt2500pci_device_table); |
| 1968 | MODULE_LICENSE("GPL"); |
| 1969 | |
| 1970 | static struct pci_driver rt2500pci_driver = { |
Ivo van Doorn | 2360157 | 2007-11-27 21:47:34 +0100 | [diff] [blame] | 1971 | .name = KBUILD_MODNAME, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1972 | .id_table = rt2500pci_device_table, |
| 1973 | .probe = rt2x00pci_probe, |
| 1974 | .remove = __devexit_p(rt2x00pci_remove), |
| 1975 | .suspend = rt2x00pci_suspend, |
| 1976 | .resume = rt2x00pci_resume, |
| 1977 | }; |
| 1978 | |
| 1979 | static int __init rt2500pci_init(void) |
| 1980 | { |
| 1981 | return pci_register_driver(&rt2500pci_driver); |
| 1982 | } |
| 1983 | |
| 1984 | static void __exit rt2500pci_exit(void) |
| 1985 | { |
| 1986 | pci_unregister_driver(&rt2500pci_driver); |
| 1987 | } |
| 1988 | |
| 1989 | module_init(rt2500pci_init); |
| 1990 | module_exit(rt2500pci_exit); |