blob: a4d4c4a1354fe0c0113272ef72d697991b308d96 [file] [log] [blame]
hayeswangac718b62013-05-02 16:01:25 +00001/*
hayeswangc7de7de2014-01-15 10:42:16 +08002 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
hayeswangac718b62013-05-02 16:01:25 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
7 *
8 */
9
hayeswangac718b62013-05-02 16:01:25 +000010#include <linux/signal.h>
11#include <linux/slab.h>
12#include <linux/module.h>
hayeswangac718b62013-05-02 16:01:25 +000013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/usb.h>
18#include <linux/crc32.h>
19#include <linux/if_vlan.h>
20#include <linux/uaccess.h>
hayeswangebc2ec42013-08-14 20:54:38 +080021#include <linux/list.h>
hayeswang5bd23882013-08-14 20:54:39 +080022#include <linux/ip.h>
23#include <linux/ipv6.h>
hayeswang6128d1b2014-03-07 11:04:40 +080024#include <net/ip6_checksum.h>
hayeswang4c4a6b12014-09-25 20:54:00 +080025#include <uapi/linux/mdio.h>
26#include <linux/mdio.h>
hayeswangac718b62013-05-02 16:01:25 +000027
28/* Version Information */
hayeswang60c89072014-03-07 11:04:39 +080029#define DRIVER_VERSION "v1.06.0 (2014/03/03)"
hayeswangac718b62013-05-02 16:01:25 +000030#define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
hayeswang44d942a2014-01-15 10:42:14 +080031#define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
hayeswangac718b62013-05-02 16:01:25 +000032#define MODULENAME "r8152"
33
34#define R8152_PHY_ID 32
35
36#define PLA_IDR 0xc000
37#define PLA_RCR 0xc010
38#define PLA_RMS 0xc016
39#define PLA_RXFIFO_CTRL0 0xc0a0
40#define PLA_RXFIFO_CTRL1 0xc0a4
41#define PLA_RXFIFO_CTRL2 0xc0a8
42#define PLA_FMC 0xc0b4
43#define PLA_CFG_WOL 0xc0b6
hayeswang43779f82014-01-02 11:25:10 +080044#define PLA_TEREDO_CFG 0xc0bc
hayeswangac718b62013-05-02 16:01:25 +000045#define PLA_MAR 0xcd00
hayeswang43779f82014-01-02 11:25:10 +080046#define PLA_BACKUP 0xd000
hayeswangac718b62013-05-02 16:01:25 +000047#define PAL_BDC_CR 0xd1a0
hayeswang43779f82014-01-02 11:25:10 +080048#define PLA_TEREDO_TIMER 0xd2cc
49#define PLA_REALWOW_TIMER 0xd2e8
hayeswangac718b62013-05-02 16:01:25 +000050#define PLA_LEDSEL 0xdd90
51#define PLA_LED_FEATURE 0xdd92
52#define PLA_PHYAR 0xde00
hayeswang43779f82014-01-02 11:25:10 +080053#define PLA_BOOT_CTRL 0xe004
hayeswangac718b62013-05-02 16:01:25 +000054#define PLA_GPHY_INTR_IMR 0xe022
55#define PLA_EEE_CR 0xe040
56#define PLA_EEEP_CR 0xe080
57#define PLA_MAC_PWR_CTRL 0xe0c0
hayeswang43779f82014-01-02 11:25:10 +080058#define PLA_MAC_PWR_CTRL2 0xe0ca
59#define PLA_MAC_PWR_CTRL3 0xe0cc
60#define PLA_MAC_PWR_CTRL4 0xe0ce
61#define PLA_WDT6_CTRL 0xe428
hayeswangac718b62013-05-02 16:01:25 +000062#define PLA_TCR0 0xe610
63#define PLA_TCR1 0xe612
hayeswang69b4b7a2014-07-10 10:58:54 +080064#define PLA_MTPS 0xe615
hayeswangac718b62013-05-02 16:01:25 +000065#define PLA_TXFIFO_CTRL 0xe618
hayeswang4f1d4d52014-03-11 16:24:19 +080066#define PLA_RSTTALLY 0xe800
hayeswangac718b62013-05-02 16:01:25 +000067#define PLA_CR 0xe813
68#define PLA_CRWECR 0xe81c
hayeswang21ff2e82014-02-18 21:49:06 +080069#define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
70#define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
hayeswangac718b62013-05-02 16:01:25 +000071#define PLA_CONFIG5 0xe822
72#define PLA_PHY_PWR 0xe84c
73#define PLA_OOB_CTRL 0xe84f
74#define PLA_CPCR 0xe854
75#define PLA_MISC_0 0xe858
76#define PLA_MISC_1 0xe85a
77#define PLA_OCP_GPHY_BASE 0xe86c
hayeswang4f1d4d52014-03-11 16:24:19 +080078#define PLA_TALLYCNT 0xe890
hayeswangac718b62013-05-02 16:01:25 +000079#define PLA_SFF_STS_7 0xe8de
80#define PLA_PHYSTATUS 0xe908
81#define PLA_BP_BA 0xfc26
82#define PLA_BP_0 0xfc28
83#define PLA_BP_1 0xfc2a
84#define PLA_BP_2 0xfc2c
85#define PLA_BP_3 0xfc2e
86#define PLA_BP_4 0xfc30
87#define PLA_BP_5 0xfc32
88#define PLA_BP_6 0xfc34
89#define PLA_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +080090#define PLA_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +000091
hayeswang43779f82014-01-02 11:25:10 +080092#define USB_U2P3_CTRL 0xb460
hayeswangac718b62013-05-02 16:01:25 +000093#define USB_DEV_STAT 0xb808
94#define USB_USB_CTRL 0xd406
95#define USB_PHY_CTRL 0xd408
96#define USB_TX_AGG 0xd40a
97#define USB_RX_BUF_TH 0xd40c
98#define USB_USB_TIMER 0xd428
hayeswang43779f82014-01-02 11:25:10 +080099#define USB_RX_EARLY_AGG 0xd42c
hayeswangac718b62013-05-02 16:01:25 +0000100#define USB_PM_CTRL_STATUS 0xd432
101#define USB_TX_DMA 0xd434
hayeswang43779f82014-01-02 11:25:10 +0800102#define USB_TOLERANCE 0xd490
103#define USB_LPM_CTRL 0xd41a
hayeswangac718b62013-05-02 16:01:25 +0000104#define USB_UPS_CTRL 0xd800
hayeswang43779f82014-01-02 11:25:10 +0800105#define USB_MISC_0 0xd81a
106#define USB_POWER_CUT 0xd80a
107#define USB_AFE_CTRL2 0xd824
108#define USB_WDT11_CTRL 0xe43c
hayeswangac718b62013-05-02 16:01:25 +0000109#define USB_BP_BA 0xfc26
110#define USB_BP_0 0xfc28
111#define USB_BP_1 0xfc2a
112#define USB_BP_2 0xfc2c
113#define USB_BP_3 0xfc2e
114#define USB_BP_4 0xfc30
115#define USB_BP_5 0xfc32
116#define USB_BP_6 0xfc34
117#define USB_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800118#define USB_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +0000119
120/* OCP Registers */
121#define OCP_ALDPS_CONFIG 0x2010
122#define OCP_EEE_CONFIG1 0x2080
123#define OCP_EEE_CONFIG2 0x2092
124#define OCP_EEE_CONFIG3 0x2094
hayeswangac244d32014-01-02 11:22:40 +0800125#define OCP_BASE_MII 0xa400
hayeswangac718b62013-05-02 16:01:25 +0000126#define OCP_EEE_AR 0xa41a
127#define OCP_EEE_DATA 0xa41c
hayeswang43779f82014-01-02 11:25:10 +0800128#define OCP_PHY_STATUS 0xa420
129#define OCP_POWER_CFG 0xa430
130#define OCP_EEE_CFG 0xa432
131#define OCP_SRAM_ADDR 0xa436
132#define OCP_SRAM_DATA 0xa438
133#define OCP_DOWN_SPEED 0xa442
hayeswangdf35d282014-09-25 20:54:02 +0800134#define OCP_EEE_ABLE 0xa5c4
hayeswang4c4a6b12014-09-25 20:54:00 +0800135#define OCP_EEE_ADV 0xa5d0
hayeswangdf35d282014-09-25 20:54:02 +0800136#define OCP_EEE_LPABLE 0xa5d2
hayeswang43779f82014-01-02 11:25:10 +0800137#define OCP_ADC_CFG 0xbc06
138
139/* SRAM Register */
140#define SRAM_LPF_CFG 0x8012
141#define SRAM_10M_AMP1 0x8080
142#define SRAM_10M_AMP2 0x8082
143#define SRAM_IMPEDANCE 0x8084
hayeswangac718b62013-05-02 16:01:25 +0000144
145/* PLA_RCR */
146#define RCR_AAP 0x00000001
147#define RCR_APM 0x00000002
148#define RCR_AM 0x00000004
149#define RCR_AB 0x00000008
150#define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
151
152/* PLA_RXFIFO_CTRL0 */
153#define RXFIFO_THR1_NORMAL 0x00080002
154#define RXFIFO_THR1_OOB 0x01800003
155
156/* PLA_RXFIFO_CTRL1 */
157#define RXFIFO_THR2_FULL 0x00000060
158#define RXFIFO_THR2_HIGH 0x00000038
159#define RXFIFO_THR2_OOB 0x0000004a
hayeswang43779f82014-01-02 11:25:10 +0800160#define RXFIFO_THR2_NORMAL 0x00a0
hayeswangac718b62013-05-02 16:01:25 +0000161
162/* PLA_RXFIFO_CTRL2 */
163#define RXFIFO_THR3_FULL 0x00000078
164#define RXFIFO_THR3_HIGH 0x00000048
165#define RXFIFO_THR3_OOB 0x0000005a
hayeswang43779f82014-01-02 11:25:10 +0800166#define RXFIFO_THR3_NORMAL 0x0110
hayeswangac718b62013-05-02 16:01:25 +0000167
168/* PLA_TXFIFO_CTRL */
169#define TXFIFO_THR_NORMAL 0x00400008
hayeswang43779f82014-01-02 11:25:10 +0800170#define TXFIFO_THR_NORMAL2 0x01000008
hayeswangac718b62013-05-02 16:01:25 +0000171
172/* PLA_FMC */
173#define FMC_FCR_MCU_EN 0x0001
174
175/* PLA_EEEP_CR */
176#define EEEP_CR_EEEP_TX 0x0002
177
hayeswang43779f82014-01-02 11:25:10 +0800178/* PLA_WDT6_CTRL */
179#define WDT6_SET_MODE 0x0010
180
hayeswangac718b62013-05-02 16:01:25 +0000181/* PLA_TCR0 */
182#define TCR0_TX_EMPTY 0x0800
183#define TCR0_AUTO_FIFO 0x0080
184
185/* PLA_TCR1 */
186#define VERSION_MASK 0x7cf0
187
hayeswang69b4b7a2014-07-10 10:58:54 +0800188/* PLA_MTPS */
189#define MTPS_JUMBO (12 * 1024 / 64)
190#define MTPS_DEFAULT (6 * 1024 / 64)
191
hayeswang4f1d4d52014-03-11 16:24:19 +0800192/* PLA_RSTTALLY */
193#define TALLY_RESET 0x0001
194
hayeswangac718b62013-05-02 16:01:25 +0000195/* PLA_CR */
196#define CR_RST 0x10
197#define CR_RE 0x08
198#define CR_TE 0x04
199
200/* PLA_CRWECR */
201#define CRWECR_NORAML 0x00
202#define CRWECR_CONFIG 0xc0
203
204/* PLA_OOB_CTRL */
205#define NOW_IS_OOB 0x80
206#define TXFIFO_EMPTY 0x20
207#define RXFIFO_EMPTY 0x10
208#define LINK_LIST_READY 0x02
209#define DIS_MCU_CLROOB 0x01
210#define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
211
212/* PLA_MISC_1 */
213#define RXDY_GATED_EN 0x0008
214
215/* PLA_SFF_STS_7 */
216#define RE_INIT_LL 0x8000
217#define MCU_BORW_EN 0x4000
218
219/* PLA_CPCR */
220#define CPCR_RX_VLAN 0x0040
221
222/* PLA_CFG_WOL */
223#define MAGIC_EN 0x0001
224
hayeswang43779f82014-01-02 11:25:10 +0800225/* PLA_TEREDO_CFG */
226#define TEREDO_SEL 0x8000
227#define TEREDO_WAKE_MASK 0x7f00
228#define TEREDO_RS_EVENT_MASK 0x00fe
229#define OOB_TEREDO_EN 0x0001
230
hayeswangac718b62013-05-02 16:01:25 +0000231/* PAL_BDC_CR */
232#define ALDPS_PROXY_MODE 0x0001
233
hayeswang21ff2e82014-02-18 21:49:06 +0800234/* PLA_CONFIG34 */
235#define LINK_ON_WAKE_EN 0x0010
236#define LINK_OFF_WAKE_EN 0x0008
237
hayeswangac718b62013-05-02 16:01:25 +0000238/* PLA_CONFIG5 */
hayeswang21ff2e82014-02-18 21:49:06 +0800239#define BWF_EN 0x0040
240#define MWF_EN 0x0020
241#define UWF_EN 0x0010
hayeswangac718b62013-05-02 16:01:25 +0000242#define LAN_WAKE_EN 0x0002
243
244/* PLA_LED_FEATURE */
245#define LED_MODE_MASK 0x0700
246
247/* PLA_PHY_PWR */
248#define TX_10M_IDLE_EN 0x0080
249#define PFM_PWM_SWITCH 0x0040
250
251/* PLA_MAC_PWR_CTRL */
252#define D3_CLK_GATED_EN 0x00004000
253#define MCU_CLK_RATIO 0x07010f07
254#define MCU_CLK_RATIO_MASK 0x0f0f0f0f
hayeswang43779f82014-01-02 11:25:10 +0800255#define ALDPS_SPDWN_RATIO 0x0f87
256
257/* PLA_MAC_PWR_CTRL2 */
258#define EEE_SPDWN_RATIO 0x8007
259
260/* PLA_MAC_PWR_CTRL3 */
261#define PKT_AVAIL_SPDWN_EN 0x0100
262#define SUSPEND_SPDWN_EN 0x0004
263#define U1U2_SPDWN_EN 0x0002
264#define L1_SPDWN_EN 0x0001
265
266/* PLA_MAC_PWR_CTRL4 */
267#define PWRSAVE_SPDWN_EN 0x1000
268#define RXDV_SPDWN_EN 0x0800
269#define TX10MIDLE_EN 0x0100
270#define TP100_SPDWN_EN 0x0020
271#define TP500_SPDWN_EN 0x0010
272#define TP1000_SPDWN_EN 0x0008
273#define EEE_SPDWN_EN 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000274
275/* PLA_GPHY_INTR_IMR */
276#define GPHY_STS_MSK 0x0001
277#define SPEED_DOWN_MSK 0x0002
278#define SPDWN_RXDV_MSK 0x0004
279#define SPDWN_LINKCHG_MSK 0x0008
280
281/* PLA_PHYAR */
282#define PHYAR_FLAG 0x80000000
283
284/* PLA_EEE_CR */
285#define EEE_RX_EN 0x0001
286#define EEE_TX_EN 0x0002
287
hayeswang43779f82014-01-02 11:25:10 +0800288/* PLA_BOOT_CTRL */
289#define AUTOLOAD_DONE 0x0002
290
hayeswangac718b62013-05-02 16:01:25 +0000291/* USB_DEV_STAT */
292#define STAT_SPEED_MASK 0x0006
293#define STAT_SPEED_HIGH 0x0000
hayeswanga3cc4652014-07-24 16:37:43 +0800294#define STAT_SPEED_FULL 0x0002
hayeswangac718b62013-05-02 16:01:25 +0000295
296/* USB_TX_AGG */
297#define TX_AGG_MAX_THRESHOLD 0x03
298
299/* USB_RX_BUF_TH */
hayeswang43779f82014-01-02 11:25:10 +0800300#define RX_THR_SUPPER 0x0c350180
hayeswang8e1f51b2014-01-02 11:22:41 +0800301#define RX_THR_HIGH 0x7a120180
hayeswang43779f82014-01-02 11:25:10 +0800302#define RX_THR_SLOW 0xffff0180
hayeswangac718b62013-05-02 16:01:25 +0000303
304/* USB_TX_DMA */
305#define TEST_MODE_DISABLE 0x00000001
306#define TX_SIZE_ADJUST1 0x00000100
307
308/* USB_UPS_CTRL */
309#define POWER_CUT 0x0100
310
311/* USB_PM_CTRL_STATUS */
hayeswang8e1f51b2014-01-02 11:22:41 +0800312#define RESUME_INDICATE 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000313
314/* USB_USB_CTRL */
315#define RX_AGG_DISABLE 0x0010
316
hayeswang43779f82014-01-02 11:25:10 +0800317/* USB_U2P3_CTRL */
318#define U2P3_ENABLE 0x0001
319
320/* USB_POWER_CUT */
321#define PWR_EN 0x0001
322#define PHASE2_EN 0x0008
323
324/* USB_MISC_0 */
325#define PCUT_STATUS 0x0001
326
327/* USB_RX_EARLY_AGG */
328#define EARLY_AGG_SUPPER 0x0e832981
329#define EARLY_AGG_HIGH 0x0e837a12
330#define EARLY_AGG_SLOW 0x0e83ffff
331
332/* USB_WDT11_CTRL */
333#define TIMER11_EN 0x0001
334
335/* USB_LPM_CTRL */
336#define LPM_TIMER_MASK 0x0c
337#define LPM_TIMER_500MS 0x04 /* 500 ms */
338#define LPM_TIMER_500US 0x0c /* 500 us */
339
340/* USB_AFE_CTRL2 */
341#define SEN_VAL_MASK 0xf800
342#define SEN_VAL_NORMAL 0xa000
343#define SEL_RXIDLE 0x0100
344
hayeswangac718b62013-05-02 16:01:25 +0000345/* OCP_ALDPS_CONFIG */
346#define ENPWRSAVE 0x8000
347#define ENPDNPS 0x0200
348#define LINKENA 0x0100
349#define DIS_SDSAVE 0x0010
350
hayeswang43779f82014-01-02 11:25:10 +0800351/* OCP_PHY_STATUS */
352#define PHY_STAT_MASK 0x0007
353#define PHY_STAT_LAN_ON 3
354#define PHY_STAT_PWRDN 5
355
356/* OCP_POWER_CFG */
357#define EEE_CLKDIV_EN 0x8000
358#define EN_ALDPS 0x0004
359#define EN_10M_PLLOFF 0x0001
360
hayeswangac718b62013-05-02 16:01:25 +0000361/* OCP_EEE_CONFIG1 */
362#define RG_TXLPI_MSK_HFDUP 0x8000
363#define RG_MATCLR_EN 0x4000
364#define EEE_10_CAP 0x2000
365#define EEE_NWAY_EN 0x1000
366#define TX_QUIET_EN 0x0200
367#define RX_QUIET_EN 0x0100
hayeswangd24f6132014-09-25 20:54:01 +0800368#define sd_rise_time_mask 0x0070
hayeswang4c4a6b12014-09-25 20:54:00 +0800369#define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
hayeswangac718b62013-05-02 16:01:25 +0000370#define RG_RXLPI_MSK_HFDUP 0x0008
371#define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
372
373/* OCP_EEE_CONFIG2 */
374#define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
375#define RG_DACQUIET_EN 0x0400
376#define RG_LDVQUIET_EN 0x0200
377#define RG_CKRSEL 0x0020
378#define RG_EEEPRG_EN 0x0010
379
380/* OCP_EEE_CONFIG3 */
hayeswangd24f6132014-09-25 20:54:01 +0800381#define fast_snr_mask 0xff80
hayeswang4c4a6b12014-09-25 20:54:00 +0800382#define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
hayeswangac718b62013-05-02 16:01:25 +0000383#define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
384#define MSK_PH 0x0006 /* bit 0 ~ 3 */
385
386/* OCP_EEE_AR */
387/* bit[15:14] function */
388#define FUN_ADDR 0x0000
389#define FUN_DATA 0x4000
390/* bit[4:0] device addr */
hayeswangac718b62013-05-02 16:01:25 +0000391
hayeswang43779f82014-01-02 11:25:10 +0800392/* OCP_EEE_CFG */
393#define CTAP_SHORT_EN 0x0040
394#define EEE10_EN 0x0010
395
396/* OCP_DOWN_SPEED */
397#define EN_10M_BGOFF 0x0080
398
hayeswang43779f82014-01-02 11:25:10 +0800399/* OCP_ADC_CFG */
400#define CKADSEL_L 0x0100
401#define ADC_EN 0x0080
402#define EN_EMI_L 0x0040
403
404/* SRAM_LPF_CFG */
405#define LPF_AUTO_TUNE 0x8000
406
407/* SRAM_10M_AMP1 */
408#define GDAC_IB_UPALL 0x0008
409
410/* SRAM_10M_AMP2 */
411#define AMP_DN 0x0200
412
413/* SRAM_IMPEDANCE */
414#define RX_DRIVING_MASK 0x6000
415
hayeswangac718b62013-05-02 16:01:25 +0000416enum rtl_register_content {
hayeswang43779f82014-01-02 11:25:10 +0800417 _1000bps = 0x10,
hayeswangac718b62013-05-02 16:01:25 +0000418 _100bps = 0x08,
419 _10bps = 0x04,
420 LINK_STATUS = 0x02,
421 FULL_DUP = 0x01,
422};
423
hayeswang1764bcd2014-08-28 10:24:18 +0800424#define RTL8152_MAX_TX 4
hayeswangebc2ec42013-08-14 20:54:38 +0800425#define RTL8152_MAX_RX 10
hayeswang40a82912013-08-14 20:54:40 +0800426#define INTBUFSIZE 2
hayeswang8e1f51b2014-01-02 11:22:41 +0800427#define CRC_SIZE 4
428#define TX_ALIGN 4
429#define RX_ALIGN 8
hayeswang40a82912013-08-14 20:54:40 +0800430
431#define INTR_LINK 0x0004
hayeswangebc2ec42013-08-14 20:54:38 +0800432
hayeswangac718b62013-05-02 16:01:25 +0000433#define RTL8152_REQT_READ 0xc0
434#define RTL8152_REQT_WRITE 0x40
435#define RTL8152_REQ_GET_REGS 0x05
436#define RTL8152_REQ_SET_REGS 0x05
437
438#define BYTE_EN_DWORD 0xff
439#define BYTE_EN_WORD 0x33
440#define BYTE_EN_BYTE 0x11
441#define BYTE_EN_SIX_BYTES 0x3f
442#define BYTE_EN_START_MASK 0x0f
443#define BYTE_EN_END_MASK 0xf0
444
hayeswang69b4b7a2014-07-10 10:58:54 +0800445#define RTL8153_MAX_PACKET 9216 /* 9K */
446#define RTL8153_MAX_MTU (RTL8153_MAX_PACKET - VLAN_ETH_HLEN - VLAN_HLEN)
hayeswangac718b62013-05-02 16:01:25 +0000447#define RTL8152_RMS (VLAN_ETH_FRAME_LEN + VLAN_HLEN)
hayeswang69b4b7a2014-07-10 10:58:54 +0800448#define RTL8153_RMS RTL8153_MAX_PACKET
hayeswangb8125402014-07-03 11:55:48 +0800449#define RTL8152_TX_TIMEOUT (5 * HZ)
hayeswangac718b62013-05-02 16:01:25 +0000450
451/* rtl8152 flags */
452enum rtl8152_flags {
453 RTL8152_UNPLUG = 0,
hayeswangac718b62013-05-02 16:01:25 +0000454 RTL8152_SET_RX_MODE,
hayeswang40a82912013-08-14 20:54:40 +0800455 WORK_ENABLE,
456 RTL8152_LINK_CHG,
hayeswang9a4be1b2014-02-18 21:49:07 +0800457 SELECTIVE_SUSPEND,
hayeswangaa66a5f2014-02-18 21:49:04 +0800458 PHY_RESET,
hayeswang0c3121f2014-03-07 11:04:36 +0800459 SCHEDULE_TASKLET,
hayeswangac718b62013-05-02 16:01:25 +0000460};
461
462/* Define these values to match your device */
463#define VENDOR_ID_REALTEK 0x0bda
464#define PRODUCT_ID_RTL8152 0x8152
hayeswang43779f82014-01-02 11:25:10 +0800465#define PRODUCT_ID_RTL8153 0x8153
466
467#define VENDOR_ID_SAMSUNG 0x04e8
468#define PRODUCT_ID_SAMSUNG 0xa101
hayeswangac718b62013-05-02 16:01:25 +0000469
470#define MCU_TYPE_PLA 0x0100
471#define MCU_TYPE_USB 0x0000
472
hayeswangc7de7de2014-01-15 10:42:16 +0800473#define REALTEK_USB_DEVICE(vend, prod) \
474 USB_DEVICE_INTERFACE_CLASS(vend, prod, USB_CLASS_VENDOR_SPEC)
475
hayeswang4f1d4d52014-03-11 16:24:19 +0800476struct tally_counter {
477 __le64 tx_packets;
478 __le64 rx_packets;
479 __le64 tx_errors;
480 __le32 rx_errors;
481 __le16 rx_missed;
482 __le16 align_errors;
483 __le32 tx_one_collision;
484 __le32 tx_multi_collision;
485 __le64 rx_unicast;
486 __le64 rx_broadcast;
487 __le32 rx_multicast;
488 __le16 tx_aborted;
489 __le16 tx_underun;
490};
491
hayeswangac718b62013-05-02 16:01:25 +0000492struct rx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800493 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000494#define RX_LEN_MASK 0x7fff
hayeswang565cab02014-03-07 11:04:38 +0800495
hayeswang500b6d72013-11-20 17:30:57 +0800496 __le32 opts2;
hayeswang565cab02014-03-07 11:04:38 +0800497#define RD_UDP_CS (1 << 23)
498#define RD_TCP_CS (1 << 22)
hayeswang6128d1b2014-03-07 11:04:40 +0800499#define RD_IPV6_CS (1 << 20)
hayeswang565cab02014-03-07 11:04:38 +0800500#define RD_IPV4_CS (1 << 19)
501
hayeswang500b6d72013-11-20 17:30:57 +0800502 __le32 opts3;
hayeswang565cab02014-03-07 11:04:38 +0800503#define IPF (1 << 23) /* IP checksum fail */
504#define UDPF (1 << 22) /* UDP checksum fail */
505#define TCPF (1 << 21) /* TCP checksum fail */
hayeswangc5554292014-09-12 10:43:11 +0800506#define RX_VLAN_TAG (1 << 16)
hayeswang565cab02014-03-07 11:04:38 +0800507
hayeswang500b6d72013-11-20 17:30:57 +0800508 __le32 opts4;
509 __le32 opts5;
510 __le32 opts6;
hayeswangac718b62013-05-02 16:01:25 +0000511};
512
513struct tx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800514 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000515#define TX_FS (1 << 31) /* First segment of a packet */
516#define TX_LS (1 << 30) /* Final segment of a packet */
hayeswang60c89072014-03-07 11:04:39 +0800517#define GTSENDV4 (1 << 28)
hayeswang6128d1b2014-03-07 11:04:40 +0800518#define GTSENDV6 (1 << 27)
hayeswang60c89072014-03-07 11:04:39 +0800519#define GTTCPHO_SHIFT 18
hayeswang6128d1b2014-03-07 11:04:40 +0800520#define GTTCPHO_MAX 0x7fU
hayeswang60c89072014-03-07 11:04:39 +0800521#define TX_LEN_MAX 0x3ffffU
hayeswang5bd23882013-08-14 20:54:39 +0800522
hayeswang500b6d72013-11-20 17:30:57 +0800523 __le32 opts2;
hayeswang5bd23882013-08-14 20:54:39 +0800524#define UDP_CS (1 << 31) /* Calculate UDP/IP checksum */
525#define TCP_CS (1 << 30) /* Calculate TCP/IP checksum */
526#define IPV4_CS (1 << 29) /* Calculate IPv4 checksum */
527#define IPV6_CS (1 << 28) /* Calculate IPv6 checksum */
hayeswang60c89072014-03-07 11:04:39 +0800528#define MSS_SHIFT 17
529#define MSS_MAX 0x7ffU
530#define TCPHO_SHIFT 17
hayeswang6128d1b2014-03-07 11:04:40 +0800531#define TCPHO_MAX 0x7ffU
hayeswangc5554292014-09-12 10:43:11 +0800532#define TX_VLAN_TAG (1 << 16)
hayeswangac718b62013-05-02 16:01:25 +0000533};
534
hayeswangdff4e8a2013-08-16 16:09:33 +0800535struct r8152;
536
hayeswangebc2ec42013-08-14 20:54:38 +0800537struct rx_agg {
538 struct list_head list;
539 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800540 struct r8152 *context;
hayeswangebc2ec42013-08-14 20:54:38 +0800541 void *buffer;
542 void *head;
543};
544
545struct tx_agg {
546 struct list_head list;
547 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800548 struct r8152 *context;
hayeswangebc2ec42013-08-14 20:54:38 +0800549 void *buffer;
550 void *head;
551 u32 skb_num;
552 u32 skb_len;
553};
554
hayeswangac718b62013-05-02 16:01:25 +0000555struct r8152 {
556 unsigned long flags;
557 struct usb_device *udev;
558 struct tasklet_struct tl;
hayeswang40a82912013-08-14 20:54:40 +0800559 struct usb_interface *intf;
hayeswangac718b62013-05-02 16:01:25 +0000560 struct net_device *netdev;
hayeswang40a82912013-08-14 20:54:40 +0800561 struct urb *intr_urb;
hayeswangebc2ec42013-08-14 20:54:38 +0800562 struct tx_agg tx_info[RTL8152_MAX_TX];
563 struct rx_agg rx_info[RTL8152_MAX_RX];
564 struct list_head rx_done, tx_free;
565 struct sk_buff_head tx_queue;
566 spinlock_t rx_lock, tx_lock;
hayeswangac718b62013-05-02 16:01:25 +0000567 struct delayed_work schedule;
568 struct mii_if_info mii;
hayeswangc81229c2014-01-02 11:22:42 +0800569
570 struct rtl_ops {
571 void (*init)(struct r8152 *);
572 int (*enable)(struct r8152 *);
573 void (*disable)(struct r8152 *);
hayeswang7e9da482014-02-18 21:49:05 +0800574 void (*up)(struct r8152 *);
hayeswangc81229c2014-01-02 11:22:42 +0800575 void (*down)(struct r8152 *);
576 void (*unload)(struct r8152 *);
hayeswangdf35d282014-09-25 20:54:02 +0800577 int (*eee_get)(struct r8152 *, struct ethtool_eee *);
578 int (*eee_set)(struct r8152 *, struct ethtool_eee *);
hayeswangc81229c2014-01-02 11:22:42 +0800579 } rtl_ops;
580
hayeswang40a82912013-08-14 20:54:40 +0800581 int intr_interval;
hayeswang21ff2e82014-02-18 21:49:06 +0800582 u32 saved_wolopts;
hayeswangac718b62013-05-02 16:01:25 +0000583 u32 msg_enable;
hayeswangdd1b1192013-11-20 17:30:56 +0800584 u32 tx_qlen;
hayeswangac718b62013-05-02 16:01:25 +0000585 u16 ocp_base;
hayeswang40a82912013-08-14 20:54:40 +0800586 u8 *intr_buff;
hayeswangac718b62013-05-02 16:01:25 +0000587 u8 version;
588 u8 speed;
589};
590
591enum rtl_version {
592 RTL_VER_UNKNOWN = 0,
593 RTL_VER_01,
hayeswang43779f82014-01-02 11:25:10 +0800594 RTL_VER_02,
595 RTL_VER_03,
596 RTL_VER_04,
597 RTL_VER_05,
598 RTL_VER_MAX
hayeswangac718b62013-05-02 16:01:25 +0000599};
600
hayeswang60c89072014-03-07 11:04:39 +0800601enum tx_csum_stat {
602 TX_CSUM_SUCCESS = 0,
603 TX_CSUM_TSO,
604 TX_CSUM_NONE
605};
606
hayeswangac718b62013-05-02 16:01:25 +0000607/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
608 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
609 */
610static const int multicast_filter_limit = 32;
hayeswang52aec122014-09-02 10:27:52 +0800611static unsigned int agg_buf_sz = 16384;
hayeswangac718b62013-05-02 16:01:25 +0000612
hayeswang52aec122014-09-02 10:27:52 +0800613#define RTL_LIMITED_TSO_SIZE (agg_buf_sz - sizeof(struct tx_desc) - \
hayeswang60c89072014-03-07 11:04:39 +0800614 VLAN_ETH_HLEN - VLAN_HLEN)
615
hayeswangac718b62013-05-02 16:01:25 +0000616static
617int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
618{
hayeswang31787f52013-07-31 17:21:25 +0800619 int ret;
620 void *tmp;
621
622 tmp = kmalloc(size, GFP_KERNEL);
623 if (!tmp)
624 return -ENOMEM;
625
626 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800627 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
628 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800629
630 memcpy(data, tmp, size);
631 kfree(tmp);
632
633 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000634}
635
636static
637int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
638{
hayeswang31787f52013-07-31 17:21:25 +0800639 int ret;
640 void *tmp;
641
Benoit Tainec4438f02014-05-26 17:21:23 +0200642 tmp = kmemdup(data, size, GFP_KERNEL);
hayeswang31787f52013-07-31 17:21:25 +0800643 if (!tmp)
644 return -ENOMEM;
645
hayeswang31787f52013-07-31 17:21:25 +0800646 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800647 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
648 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800649
650 kfree(tmp);
hayeswangdb8515e2014-03-06 15:07:16 +0800651
hayeswang31787f52013-07-31 17:21:25 +0800652 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000653}
654
655static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
hayeswangb209af92014-08-25 15:53:00 +0800656 void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000657{
hayeswang45f4a192014-01-06 17:08:41 +0800658 u16 limit = 64;
659 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +0000660
661 if (test_bit(RTL8152_UNPLUG, &tp->flags))
662 return -ENODEV;
663
664 /* both size and indix must be 4 bytes align */
665 if ((size & 3) || !size || (index & 3) || !data)
666 return -EPERM;
667
668 if ((u32)index + (u32)size > 0xffff)
669 return -EPERM;
670
671 while (size) {
672 if (size > limit) {
673 ret = get_registers(tp, index, type, limit, data);
674 if (ret < 0)
675 break;
676
677 index += limit;
678 data += limit;
679 size -= limit;
680 } else {
681 ret = get_registers(tp, index, type, size, data);
682 if (ret < 0)
683 break;
684
685 index += size;
686 data += size;
687 size = 0;
688 break;
689 }
690 }
691
692 return ret;
693}
694
695static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
hayeswangb209af92014-08-25 15:53:00 +0800696 u16 size, void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000697{
hayeswang45f4a192014-01-06 17:08:41 +0800698 int ret;
699 u16 byteen_start, byteen_end, byen;
700 u16 limit = 512;
hayeswangac718b62013-05-02 16:01:25 +0000701
702 if (test_bit(RTL8152_UNPLUG, &tp->flags))
703 return -ENODEV;
704
705 /* both size and indix must be 4 bytes align */
706 if ((size & 3) || !size || (index & 3) || !data)
707 return -EPERM;
708
709 if ((u32)index + (u32)size > 0xffff)
710 return -EPERM;
711
712 byteen_start = byteen & BYTE_EN_START_MASK;
713 byteen_end = byteen & BYTE_EN_END_MASK;
714
715 byen = byteen_start | (byteen_start << 4);
716 ret = set_registers(tp, index, type | byen, 4, data);
717 if (ret < 0)
718 goto error1;
719
720 index += 4;
721 data += 4;
722 size -= 4;
723
724 if (size) {
725 size -= 4;
726
727 while (size) {
728 if (size > limit) {
729 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800730 type | BYTE_EN_DWORD,
731 limit, data);
hayeswangac718b62013-05-02 16:01:25 +0000732 if (ret < 0)
733 goto error1;
734
735 index += limit;
736 data += limit;
737 size -= limit;
738 } else {
739 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800740 type | BYTE_EN_DWORD,
741 size, data);
hayeswangac718b62013-05-02 16:01:25 +0000742 if (ret < 0)
743 goto error1;
744
745 index += size;
746 data += size;
747 size = 0;
748 break;
749 }
750 }
751
752 byen = byteen_end | (byteen_end >> 4);
753 ret = set_registers(tp, index, type | byen, 4, data);
754 if (ret < 0)
755 goto error1;
756 }
757
758error1:
759 return ret;
760}
761
762static inline
763int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
764{
765 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
766}
767
768static inline
769int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
770{
771 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
772}
773
774static inline
775int usb_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
776{
777 return generic_ocp_read(tp, index, size, data, MCU_TYPE_USB);
778}
779
780static inline
781int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
782{
783 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
784}
785
786static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
787{
hayeswangc8826de2013-07-31 17:21:26 +0800788 __le32 data;
hayeswangac718b62013-05-02 16:01:25 +0000789
hayeswangc8826de2013-07-31 17:21:26 +0800790 generic_ocp_read(tp, index, sizeof(data), &data, type);
hayeswangac718b62013-05-02 16:01:25 +0000791
792 return __le32_to_cpu(data);
793}
794
795static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
796{
hayeswangc8826de2013-07-31 17:21:26 +0800797 __le32 tmp = __cpu_to_le32(data);
798
799 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000800}
801
802static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
803{
804 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800805 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000806 u8 shift = index & 2;
807
808 index &= ~3;
809
hayeswangc8826de2013-07-31 17:21:26 +0800810 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000811
hayeswangc8826de2013-07-31 17:21:26 +0800812 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000813 data >>= (shift * 8);
814 data &= 0xffff;
815
816 return (u16)data;
817}
818
819static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
820{
hayeswangc8826de2013-07-31 17:21:26 +0800821 u32 mask = 0xffff;
822 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000823 u16 byen = BYTE_EN_WORD;
824 u8 shift = index & 2;
825
826 data &= mask;
827
828 if (index & 2) {
829 byen <<= shift;
830 mask <<= (shift * 8);
831 data <<= (shift * 8);
832 index &= ~3;
833 }
834
hayeswangc8826de2013-07-31 17:21:26 +0800835 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000836
hayeswangc8826de2013-07-31 17:21:26 +0800837 data |= __le32_to_cpu(tmp) & ~mask;
838 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000839
hayeswangc8826de2013-07-31 17:21:26 +0800840 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000841}
842
843static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
844{
845 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800846 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000847 u8 shift = index & 3;
848
849 index &= ~3;
850
hayeswangc8826de2013-07-31 17:21:26 +0800851 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000852
hayeswangc8826de2013-07-31 17:21:26 +0800853 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000854 data >>= (shift * 8);
855 data &= 0xff;
856
857 return (u8)data;
858}
859
860static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
861{
hayeswangc8826de2013-07-31 17:21:26 +0800862 u32 mask = 0xff;
863 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000864 u16 byen = BYTE_EN_BYTE;
865 u8 shift = index & 3;
866
867 data &= mask;
868
869 if (index & 3) {
870 byen <<= shift;
871 mask <<= (shift * 8);
872 data <<= (shift * 8);
873 index &= ~3;
874 }
875
hayeswangc8826de2013-07-31 17:21:26 +0800876 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000877
hayeswangc8826de2013-07-31 17:21:26 +0800878 data |= __le32_to_cpu(tmp) & ~mask;
879 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000880
hayeswangc8826de2013-07-31 17:21:26 +0800881 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000882}
883
hayeswangac244d32014-01-02 11:22:40 +0800884static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
885{
886 u16 ocp_base, ocp_index;
887
888 ocp_base = addr & 0xf000;
889 if (ocp_base != tp->ocp_base) {
890 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
891 tp->ocp_base = ocp_base;
892 }
893
894 ocp_index = (addr & 0x0fff) | 0xb000;
895 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
896}
897
hayeswange3fe0b12014-01-02 11:22:39 +0800898static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
899{
900 u16 ocp_base, ocp_index;
901
902 ocp_base = addr & 0xf000;
903 if (ocp_base != tp->ocp_base) {
904 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
905 tp->ocp_base = ocp_base;
906 }
907
908 ocp_index = (addr & 0x0fff) | 0xb000;
909 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
910}
911
hayeswangac244d32014-01-02 11:22:40 +0800912static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
hayeswangac718b62013-05-02 16:01:25 +0000913{
hayeswangac244d32014-01-02 11:22:40 +0800914 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
hayeswangac718b62013-05-02 16:01:25 +0000915}
916
hayeswangac244d32014-01-02 11:22:40 +0800917static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
hayeswangac718b62013-05-02 16:01:25 +0000918{
hayeswangac244d32014-01-02 11:22:40 +0800919 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
hayeswangac718b62013-05-02 16:01:25 +0000920}
921
hayeswang43779f82014-01-02 11:25:10 +0800922static void sram_write(struct r8152 *tp, u16 addr, u16 data)
923{
924 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
925 ocp_reg_write(tp, OCP_SRAM_DATA, data);
926}
927
928static u16 sram_read(struct r8152 *tp, u16 addr)
929{
930 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
931 return ocp_reg_read(tp, OCP_SRAM_DATA);
932}
933
hayeswangac718b62013-05-02 16:01:25 +0000934static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
935{
936 struct r8152 *tp = netdev_priv(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +0800937 int ret;
hayeswangac718b62013-05-02 16:01:25 +0000938
hayeswang68714382014-04-11 17:54:31 +0800939 if (test_bit(RTL8152_UNPLUG, &tp->flags))
940 return -ENODEV;
941
hayeswangac718b62013-05-02 16:01:25 +0000942 if (phy_id != R8152_PHY_ID)
943 return -EINVAL;
944
hayeswang9a4be1b2014-02-18 21:49:07 +0800945 ret = usb_autopm_get_interface(tp->intf);
946 if (ret < 0)
947 goto out;
948
949 ret = r8152_mdio_read(tp, reg);
950
951 usb_autopm_put_interface(tp->intf);
952
953out:
954 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000955}
956
957static
958void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
959{
960 struct r8152 *tp = netdev_priv(netdev);
961
hayeswang68714382014-04-11 17:54:31 +0800962 if (test_bit(RTL8152_UNPLUG, &tp->flags))
963 return;
964
hayeswangac718b62013-05-02 16:01:25 +0000965 if (phy_id != R8152_PHY_ID)
966 return;
967
hayeswang9a4be1b2014-02-18 21:49:07 +0800968 if (usb_autopm_get_interface(tp->intf) < 0)
969 return;
970
hayeswangac718b62013-05-02 16:01:25 +0000971 r8152_mdio_write(tp, reg, val);
hayeswang9a4be1b2014-02-18 21:49:07 +0800972
973 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +0000974}
975
hayeswangb209af92014-08-25 15:53:00 +0800976static int
977r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
hayeswangebc2ec42013-08-14 20:54:38 +0800978
hayeswang8ba789a2014-09-04 16:15:41 +0800979static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
980{
981 struct r8152 *tp = netdev_priv(netdev);
982 struct sockaddr *addr = p;
983
984 if (!is_valid_ether_addr(addr->sa_data))
985 return -EADDRNOTAVAIL;
986
987 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
988
989 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
990 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
991 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
992
993 return 0;
994}
995
hayeswang179bb6d2014-09-04 16:15:42 +0800996static int set_ethernet_addr(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +0000997{
998 struct net_device *dev = tp->netdev;
hayeswang179bb6d2014-09-04 16:15:42 +0800999 struct sockaddr sa;
hayeswang8a91c822014-02-18 21:49:01 +08001000 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001001
hayeswang8a91c822014-02-18 21:49:01 +08001002 if (tp->version == RTL_VER_01)
hayeswang179bb6d2014-09-04 16:15:42 +08001003 ret = pla_ocp_read(tp, PLA_IDR, 8, sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001004 else
hayeswang179bb6d2014-09-04 16:15:42 +08001005 ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001006
1007 if (ret < 0) {
hayeswang179bb6d2014-09-04 16:15:42 +08001008 netif_err(tp, probe, dev, "Get ether addr fail\n");
1009 } else if (!is_valid_ether_addr(sa.sa_data)) {
1010 netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1011 sa.sa_data);
1012 eth_hw_addr_random(dev);
1013 ether_addr_copy(sa.sa_data, dev->dev_addr);
1014 ret = rtl8152_set_mac_address(dev, &sa);
1015 netif_info(tp, probe, dev, "Random ether addr %pM\n",
1016 sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001017 } else {
hayeswang179bb6d2014-09-04 16:15:42 +08001018 if (tp->version == RTL_VER_01)
1019 ether_addr_copy(dev->dev_addr, sa.sa_data);
1020 else
1021 ret = rtl8152_set_mac_address(dev, &sa);
hayeswangac718b62013-05-02 16:01:25 +00001022 }
hayeswang179bb6d2014-09-04 16:15:42 +08001023
1024 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001025}
1026
hayeswangac718b62013-05-02 16:01:25 +00001027static void read_bulk_callback(struct urb *urb)
1028{
hayeswangac718b62013-05-02 16:01:25 +00001029 struct net_device *netdev;
hayeswangac718b62013-05-02 16:01:25 +00001030 int status = urb->status;
hayeswangebc2ec42013-08-14 20:54:38 +08001031 struct rx_agg *agg;
1032 struct r8152 *tp;
hayeswangac718b62013-05-02 16:01:25 +00001033 int result;
hayeswangac718b62013-05-02 16:01:25 +00001034
hayeswangebc2ec42013-08-14 20:54:38 +08001035 agg = urb->context;
1036 if (!agg)
1037 return;
1038
1039 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001040 if (!tp)
1041 return;
hayeswangebc2ec42013-08-14 20:54:38 +08001042
hayeswangac718b62013-05-02 16:01:25 +00001043 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1044 return;
hayeswangebc2ec42013-08-14 20:54:38 +08001045
1046 if (!test_bit(WORK_ENABLE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00001047 return;
1048
hayeswangebc2ec42013-08-14 20:54:38 +08001049 netdev = tp->netdev;
hayeswang7559fb2f2013-08-16 16:09:38 +08001050
1051 /* When link down, the driver would cancel all bulks. */
1052 /* This avoid the re-submitting bulk */
hayeswangebc2ec42013-08-14 20:54:38 +08001053 if (!netif_carrier_ok(netdev))
1054 return;
1055
hayeswang9a4be1b2014-02-18 21:49:07 +08001056 usb_mark_last_busy(tp->udev);
1057
hayeswangac718b62013-05-02 16:01:25 +00001058 switch (status) {
1059 case 0:
hayeswangebc2ec42013-08-14 20:54:38 +08001060 if (urb->actual_length < ETH_ZLEN)
1061 break;
1062
hayeswang2685d412014-03-07 11:04:34 +08001063 spin_lock(&tp->rx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001064 list_add_tail(&agg->list, &tp->rx_done);
hayeswang2685d412014-03-07 11:04:34 +08001065 spin_unlock(&tp->rx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001066 tasklet_schedule(&tp->tl);
1067 return;
hayeswangac718b62013-05-02 16:01:25 +00001068 case -ESHUTDOWN:
1069 set_bit(RTL8152_UNPLUG, &tp->flags);
1070 netif_device_detach(tp->netdev);
hayeswangebc2ec42013-08-14 20:54:38 +08001071 return;
hayeswangac718b62013-05-02 16:01:25 +00001072 case -ENOENT:
1073 return; /* the urb is in unlink state */
1074 case -ETIME:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001075 if (net_ratelimit())
1076 netdev_warn(netdev, "maybe reset is needed?\n");
hayeswangebc2ec42013-08-14 20:54:38 +08001077 break;
hayeswangac718b62013-05-02 16:01:25 +00001078 default:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001079 if (net_ratelimit())
1080 netdev_warn(netdev, "Rx status %d\n", status);
hayeswangebc2ec42013-08-14 20:54:38 +08001081 break;
hayeswangac718b62013-05-02 16:01:25 +00001082 }
1083
hayeswangebc2ec42013-08-14 20:54:38 +08001084 result = r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangac718b62013-05-02 16:01:25 +00001085 if (result == -ENODEV) {
1086 netif_device_detach(tp->netdev);
1087 } else if (result) {
hayeswang2685d412014-03-07 11:04:34 +08001088 spin_lock(&tp->rx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001089 list_add_tail(&agg->list, &tp->rx_done);
hayeswang2685d412014-03-07 11:04:34 +08001090 spin_unlock(&tp->rx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001091 tasklet_schedule(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00001092 }
hayeswangac718b62013-05-02 16:01:25 +00001093}
1094
1095static void write_bulk_callback(struct urb *urb)
1096{
hayeswangebc2ec42013-08-14 20:54:38 +08001097 struct net_device_stats *stats;
hayeswangd104eaf2014-03-06 15:07:17 +08001098 struct net_device *netdev;
hayeswangebc2ec42013-08-14 20:54:38 +08001099 struct tx_agg *agg;
hayeswangac718b62013-05-02 16:01:25 +00001100 struct r8152 *tp;
1101 int status = urb->status;
1102
hayeswangebc2ec42013-08-14 20:54:38 +08001103 agg = urb->context;
1104 if (!agg)
1105 return;
1106
1107 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001108 if (!tp)
1109 return;
hayeswangebc2ec42013-08-14 20:54:38 +08001110
hayeswangd104eaf2014-03-06 15:07:17 +08001111 netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001112 stats = &netdev->stats;
hayeswangebc2ec42013-08-14 20:54:38 +08001113 if (status) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08001114 if (net_ratelimit())
hayeswangd104eaf2014-03-06 15:07:17 +08001115 netdev_warn(netdev, "Tx status %d\n", status);
hayeswangebc2ec42013-08-14 20:54:38 +08001116 stats->tx_errors += agg->skb_num;
1117 } else {
1118 stats->tx_packets += agg->skb_num;
1119 stats->tx_bytes += agg->skb_len;
1120 }
1121
hayeswang2685d412014-03-07 11:04:34 +08001122 spin_lock(&tp->tx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001123 list_add_tail(&agg->list, &tp->tx_free);
hayeswang2685d412014-03-07 11:04:34 +08001124 spin_unlock(&tp->tx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001125
hayeswang9a4be1b2014-02-18 21:49:07 +08001126 usb_autopm_put_interface_async(tp->intf);
1127
hayeswangd104eaf2014-03-06 15:07:17 +08001128 if (!netif_carrier_ok(netdev))
hayeswangac718b62013-05-02 16:01:25 +00001129 return;
hayeswangebc2ec42013-08-14 20:54:38 +08001130
1131 if (!test_bit(WORK_ENABLE, &tp->flags))
1132 return;
1133
1134 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1135 return;
1136
1137 if (!skb_queue_empty(&tp->tx_queue))
hayeswang0c3121f2014-03-07 11:04:36 +08001138 tasklet_schedule(&tp->tl);
hayeswangebc2ec42013-08-14 20:54:38 +08001139}
1140
hayeswang40a82912013-08-14 20:54:40 +08001141static void intr_callback(struct urb *urb)
1142{
1143 struct r8152 *tp;
hayeswang500b6d72013-11-20 17:30:57 +08001144 __le16 *d;
hayeswang40a82912013-08-14 20:54:40 +08001145 int status = urb->status;
1146 int res;
1147
1148 tp = urb->context;
1149 if (!tp)
1150 return;
1151
1152 if (!test_bit(WORK_ENABLE, &tp->flags))
1153 return;
1154
1155 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1156 return;
1157
1158 switch (status) {
1159 case 0: /* success */
1160 break;
1161 case -ECONNRESET: /* unlink */
1162 case -ESHUTDOWN:
1163 netif_device_detach(tp->netdev);
1164 case -ENOENT:
1165 return;
1166 case -EOVERFLOW:
1167 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1168 goto resubmit;
1169 /* -EPIPE: should clear the halt */
1170 default:
1171 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1172 goto resubmit;
1173 }
1174
1175 d = urb->transfer_buffer;
1176 if (INTR_LINK & __le16_to_cpu(d[0])) {
1177 if (!(tp->speed & LINK_STATUS)) {
1178 set_bit(RTL8152_LINK_CHG, &tp->flags);
1179 schedule_delayed_work(&tp->schedule, 0);
1180 }
1181 } else {
1182 if (tp->speed & LINK_STATUS) {
1183 set_bit(RTL8152_LINK_CHG, &tp->flags);
1184 schedule_delayed_work(&tp->schedule, 0);
1185 }
1186 }
1187
1188resubmit:
1189 res = usb_submit_urb(urb, GFP_ATOMIC);
1190 if (res == -ENODEV)
1191 netif_device_detach(tp->netdev);
1192 else if (res)
1193 netif_err(tp, intr, tp->netdev,
Hayes Wang4a8deae2014-01-07 11:18:22 +08001194 "can't resubmit intr, status %d\n", res);
hayeswang40a82912013-08-14 20:54:40 +08001195}
1196
hayeswangebc2ec42013-08-14 20:54:38 +08001197static inline void *rx_agg_align(void *data)
1198{
hayeswang8e1f51b2014-01-02 11:22:41 +08001199 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
hayeswangebc2ec42013-08-14 20:54:38 +08001200}
1201
1202static inline void *tx_agg_align(void *data)
1203{
hayeswang8e1f51b2014-01-02 11:22:41 +08001204 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
hayeswangebc2ec42013-08-14 20:54:38 +08001205}
1206
1207static void free_all_mem(struct r8152 *tp)
1208{
1209 int i;
1210
1211 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001212 usb_free_urb(tp->rx_info[i].urb);
1213 tp->rx_info[i].urb = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001214
hayeswang9629e3c2014-01-15 10:42:15 +08001215 kfree(tp->rx_info[i].buffer);
1216 tp->rx_info[i].buffer = NULL;
1217 tp->rx_info[i].head = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001218 }
1219
1220 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001221 usb_free_urb(tp->tx_info[i].urb);
1222 tp->tx_info[i].urb = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001223
hayeswang9629e3c2014-01-15 10:42:15 +08001224 kfree(tp->tx_info[i].buffer);
1225 tp->tx_info[i].buffer = NULL;
1226 tp->tx_info[i].head = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001227 }
hayeswang40a82912013-08-14 20:54:40 +08001228
hayeswang9629e3c2014-01-15 10:42:15 +08001229 usb_free_urb(tp->intr_urb);
1230 tp->intr_urb = NULL;
hayeswang40a82912013-08-14 20:54:40 +08001231
hayeswang9629e3c2014-01-15 10:42:15 +08001232 kfree(tp->intr_buff);
1233 tp->intr_buff = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001234}
1235
1236static int alloc_all_mem(struct r8152 *tp)
1237{
1238 struct net_device *netdev = tp->netdev;
hayeswang40a82912013-08-14 20:54:40 +08001239 struct usb_interface *intf = tp->intf;
1240 struct usb_host_interface *alt = intf->cur_altsetting;
1241 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
hayeswangebc2ec42013-08-14 20:54:38 +08001242 struct urb *urb;
1243 int node, i;
1244 u8 *buf;
1245
1246 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1247
1248 spin_lock_init(&tp->rx_lock);
1249 spin_lock_init(&tp->tx_lock);
1250 INIT_LIST_HEAD(&tp->rx_done);
1251 INIT_LIST_HEAD(&tp->tx_free);
1252 skb_queue_head_init(&tp->tx_queue);
1253
1254 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001255 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec42013-08-14 20:54:38 +08001256 if (!buf)
1257 goto err1;
1258
1259 if (buf != rx_agg_align(buf)) {
1260 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001261 buf = kmalloc_node(agg_buf_sz + RX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001262 node);
hayeswangebc2ec42013-08-14 20:54:38 +08001263 if (!buf)
1264 goto err1;
1265 }
1266
1267 urb = usb_alloc_urb(0, GFP_KERNEL);
1268 if (!urb) {
1269 kfree(buf);
1270 goto err1;
1271 }
1272
1273 INIT_LIST_HEAD(&tp->rx_info[i].list);
1274 tp->rx_info[i].context = tp;
1275 tp->rx_info[i].urb = urb;
1276 tp->rx_info[i].buffer = buf;
1277 tp->rx_info[i].head = rx_agg_align(buf);
1278 }
1279
1280 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001281 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec42013-08-14 20:54:38 +08001282 if (!buf)
1283 goto err1;
1284
1285 if (buf != tx_agg_align(buf)) {
1286 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001287 buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001288 node);
hayeswangebc2ec42013-08-14 20:54:38 +08001289 if (!buf)
1290 goto err1;
1291 }
1292
1293 urb = usb_alloc_urb(0, GFP_KERNEL);
1294 if (!urb) {
1295 kfree(buf);
1296 goto err1;
1297 }
1298
1299 INIT_LIST_HEAD(&tp->tx_info[i].list);
1300 tp->tx_info[i].context = tp;
1301 tp->tx_info[i].urb = urb;
1302 tp->tx_info[i].buffer = buf;
1303 tp->tx_info[i].head = tx_agg_align(buf);
1304
1305 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1306 }
1307
hayeswang40a82912013-08-14 20:54:40 +08001308 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1309 if (!tp->intr_urb)
1310 goto err1;
1311
1312 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1313 if (!tp->intr_buff)
1314 goto err1;
1315
1316 tp->intr_interval = (int)ep_intr->desc.bInterval;
1317 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
hayeswangb209af92014-08-25 15:53:00 +08001318 tp->intr_buff, INTBUFSIZE, intr_callback,
1319 tp, tp->intr_interval);
hayeswang40a82912013-08-14 20:54:40 +08001320
hayeswangebc2ec42013-08-14 20:54:38 +08001321 return 0;
1322
1323err1:
1324 free_all_mem(tp);
1325 return -ENOMEM;
1326}
1327
hayeswang0de98f62013-08-16 16:09:35 +08001328static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1329{
1330 struct tx_agg *agg = NULL;
1331 unsigned long flags;
1332
hayeswang21949ab2014-03-07 11:04:35 +08001333 if (list_empty(&tp->tx_free))
1334 return NULL;
1335
hayeswang0de98f62013-08-16 16:09:35 +08001336 spin_lock_irqsave(&tp->tx_lock, flags);
1337 if (!list_empty(&tp->tx_free)) {
1338 struct list_head *cursor;
1339
1340 cursor = tp->tx_free.next;
1341 list_del_init(cursor);
1342 agg = list_entry(cursor, struct tx_agg, list);
1343 }
1344 spin_unlock_irqrestore(&tp->tx_lock, flags);
1345
1346 return agg;
1347}
1348
hayeswang60c89072014-03-07 11:04:39 +08001349static inline __be16 get_protocol(struct sk_buff *skb)
hayeswang5bd23882013-08-14 20:54:39 +08001350{
hayeswang60c89072014-03-07 11:04:39 +08001351 __be16 protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001352
hayeswang60c89072014-03-07 11:04:39 +08001353 if (skb->protocol == htons(ETH_P_8021Q))
1354 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
1355 else
1356 protocol = skb->protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001357
hayeswang60c89072014-03-07 11:04:39 +08001358 return protocol;
1359}
1360
hayeswangb209af92014-08-25 15:53:00 +08001361/* r8152_csum_workaround()
hayeswang6128d1b2014-03-07 11:04:40 +08001362 * The hw limites the value the transport offset. When the offset is out of the
1363 * range, calculate the checksum by sw.
1364 */
1365static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1366 struct sk_buff_head *list)
1367{
1368 if (skb_shinfo(skb)->gso_size) {
1369 netdev_features_t features = tp->netdev->features;
1370 struct sk_buff_head seg_list;
1371 struct sk_buff *segs, *nskb;
1372
hayeswanga91d45f2014-07-11 16:48:27 +08001373 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
hayeswang6128d1b2014-03-07 11:04:40 +08001374 segs = skb_gso_segment(skb, features);
1375 if (IS_ERR(segs) || !segs)
1376 goto drop;
1377
1378 __skb_queue_head_init(&seg_list);
1379
1380 do {
1381 nskb = segs;
1382 segs = segs->next;
1383 nskb->next = NULL;
1384 __skb_queue_tail(&seg_list, nskb);
1385 } while (segs);
1386
1387 skb_queue_splice(&seg_list, list);
1388 dev_kfree_skb(skb);
1389 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1390 if (skb_checksum_help(skb) < 0)
1391 goto drop;
1392
1393 __skb_queue_head(list, skb);
1394 } else {
1395 struct net_device_stats *stats;
1396
1397drop:
1398 stats = &tp->netdev->stats;
1399 stats->tx_dropped++;
1400 dev_kfree_skb(skb);
1401 }
1402}
1403
hayeswangb209af92014-08-25 15:53:00 +08001404/* msdn_giant_send_check()
hayeswang6128d1b2014-03-07 11:04:40 +08001405 * According to the document of microsoft, the TCP Pseudo Header excludes the
1406 * packet length for IPv6 TCP large packets.
1407 */
1408static int msdn_giant_send_check(struct sk_buff *skb)
1409{
1410 const struct ipv6hdr *ipv6h;
1411 struct tcphdr *th;
hayeswangfcb308d2014-03-11 10:20:32 +08001412 int ret;
1413
1414 ret = skb_cow_head(skb, 0);
1415 if (ret)
1416 return ret;
hayeswang6128d1b2014-03-07 11:04:40 +08001417
1418 ipv6h = ipv6_hdr(skb);
1419 th = tcp_hdr(skb);
1420
1421 th->check = 0;
1422 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
1423
hayeswangfcb308d2014-03-11 10:20:32 +08001424 return ret;
hayeswang6128d1b2014-03-07 11:04:40 +08001425}
1426
hayeswangc5554292014-09-12 10:43:11 +08001427static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1428{
1429 if (vlan_tx_tag_present(skb)) {
1430 u32 opts2;
1431
1432 opts2 = TX_VLAN_TAG | swab16(vlan_tx_tag_get(skb));
1433 desc->opts2 |= cpu_to_le32(opts2);
1434 }
1435}
1436
1437static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1438{
1439 u32 opts2 = le32_to_cpu(desc->opts2);
1440
1441 if (opts2 & RX_VLAN_TAG)
1442 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1443 swab16(opts2 & 0xffff));
1444}
1445
hayeswang60c89072014-03-07 11:04:39 +08001446static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1447 struct sk_buff *skb, u32 len, u32 transport_offset)
1448{
1449 u32 mss = skb_shinfo(skb)->gso_size;
1450 u32 opts1, opts2 = 0;
1451 int ret = TX_CSUM_SUCCESS;
1452
1453 WARN_ON_ONCE(len > TX_LEN_MAX);
1454
1455 opts1 = len | TX_FS | TX_LS;
1456
1457 if (mss) {
hayeswang6128d1b2014-03-07 11:04:40 +08001458 if (transport_offset > GTTCPHO_MAX) {
1459 netif_warn(tp, tx_err, tp->netdev,
1460 "Invalid transport offset 0x%x for TSO\n",
1461 transport_offset);
1462 ret = TX_CSUM_TSO;
1463 goto unavailable;
1464 }
1465
hayeswang60c89072014-03-07 11:04:39 +08001466 switch (get_protocol(skb)) {
1467 case htons(ETH_P_IP):
1468 opts1 |= GTSENDV4;
1469 break;
1470
hayeswang6128d1b2014-03-07 11:04:40 +08001471 case htons(ETH_P_IPV6):
hayeswangfcb308d2014-03-11 10:20:32 +08001472 if (msdn_giant_send_check(skb)) {
1473 ret = TX_CSUM_TSO;
1474 goto unavailable;
1475 }
hayeswang6128d1b2014-03-07 11:04:40 +08001476 opts1 |= GTSENDV6;
hayeswang6128d1b2014-03-07 11:04:40 +08001477 break;
1478
hayeswang60c89072014-03-07 11:04:39 +08001479 default:
1480 WARN_ON_ONCE(1);
1481 break;
1482 }
1483
1484 opts1 |= transport_offset << GTTCPHO_SHIFT;
1485 opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
1486 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswang5bd23882013-08-14 20:54:39 +08001487 u8 ip_protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001488
hayeswang6128d1b2014-03-07 11:04:40 +08001489 if (transport_offset > TCPHO_MAX) {
1490 netif_warn(tp, tx_err, tp->netdev,
1491 "Invalid transport offset 0x%x\n",
1492 transport_offset);
1493 ret = TX_CSUM_NONE;
1494 goto unavailable;
1495 }
1496
hayeswang60c89072014-03-07 11:04:39 +08001497 switch (get_protocol(skb)) {
hayeswang5bd23882013-08-14 20:54:39 +08001498 case htons(ETH_P_IP):
1499 opts2 |= IPV4_CS;
1500 ip_protocol = ip_hdr(skb)->protocol;
1501 break;
1502
1503 case htons(ETH_P_IPV6):
1504 opts2 |= IPV6_CS;
1505 ip_protocol = ipv6_hdr(skb)->nexthdr;
1506 break;
1507
1508 default:
1509 ip_protocol = IPPROTO_RAW;
1510 break;
1511 }
1512
hayeswang60c89072014-03-07 11:04:39 +08001513 if (ip_protocol == IPPROTO_TCP)
hayeswang5bd23882013-08-14 20:54:39 +08001514 opts2 |= TCP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001515 else if (ip_protocol == IPPROTO_UDP)
hayeswang5bd23882013-08-14 20:54:39 +08001516 opts2 |= UDP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001517 else
hayeswang5bd23882013-08-14 20:54:39 +08001518 WARN_ON_ONCE(1);
hayeswang5bd23882013-08-14 20:54:39 +08001519
hayeswang60c89072014-03-07 11:04:39 +08001520 opts2 |= transport_offset << TCPHO_SHIFT;
hayeswang5bd23882013-08-14 20:54:39 +08001521 }
hayeswang60c89072014-03-07 11:04:39 +08001522
1523 desc->opts2 = cpu_to_le32(opts2);
1524 desc->opts1 = cpu_to_le32(opts1);
1525
hayeswang6128d1b2014-03-07 11:04:40 +08001526unavailable:
hayeswang60c89072014-03-07 11:04:39 +08001527 return ret;
hayeswang5bd23882013-08-14 20:54:39 +08001528}
1529
hayeswangb1379d92013-08-16 16:09:37 +08001530static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
1531{
hayeswangd84130a2014-02-18 21:49:02 +08001532 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang9a4be1b2014-02-18 21:49:07 +08001533 int remain, ret;
hayeswangb1379d92013-08-16 16:09:37 +08001534 u8 *tx_data;
1535
hayeswangd84130a2014-02-18 21:49:02 +08001536 __skb_queue_head_init(&skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001537 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001538 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001539 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001540
hayeswangb1379d92013-08-16 16:09:37 +08001541 tx_data = agg->head;
hayeswangb209af92014-08-25 15:53:00 +08001542 agg->skb_num = 0;
1543 agg->skb_len = 0;
hayeswang52aec122014-09-02 10:27:52 +08001544 remain = agg_buf_sz;
hayeswangb1379d92013-08-16 16:09:37 +08001545
hayeswang7937f9e2013-11-20 17:30:54 +08001546 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
hayeswangb1379d92013-08-16 16:09:37 +08001547 struct tx_desc *tx_desc;
1548 struct sk_buff *skb;
1549 unsigned int len;
hayeswang60c89072014-03-07 11:04:39 +08001550 u32 offset;
hayeswangb1379d92013-08-16 16:09:37 +08001551
hayeswangd84130a2014-02-18 21:49:02 +08001552 skb = __skb_dequeue(&skb_head);
hayeswangb1379d92013-08-16 16:09:37 +08001553 if (!skb)
1554 break;
1555
hayeswang60c89072014-03-07 11:04:39 +08001556 len = skb->len + sizeof(*tx_desc);
1557
1558 if (len > remain) {
hayeswangd84130a2014-02-18 21:49:02 +08001559 __skb_queue_head(&skb_head, skb);
hayeswangb1379d92013-08-16 16:09:37 +08001560 break;
1561 }
1562
hayeswang7937f9e2013-11-20 17:30:54 +08001563 tx_data = tx_agg_align(tx_data);
hayeswangb1379d92013-08-16 16:09:37 +08001564 tx_desc = (struct tx_desc *)tx_data;
hayeswang60c89072014-03-07 11:04:39 +08001565
1566 offset = (u32)skb_transport_offset(skb);
1567
hayeswang6128d1b2014-03-07 11:04:40 +08001568 if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
1569 r8152_csum_workaround(tp, skb, &skb_head);
1570 continue;
1571 }
hayeswang60c89072014-03-07 11:04:39 +08001572
hayeswangc5554292014-09-12 10:43:11 +08001573 rtl_tx_vlan_tag(tx_desc, skb);
1574
hayeswangb1379d92013-08-16 16:09:37 +08001575 tx_data += sizeof(*tx_desc);
1576
hayeswang60c89072014-03-07 11:04:39 +08001577 len = skb->len;
1578 if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
1579 struct net_device_stats *stats = &tp->netdev->stats;
1580
1581 stats->tx_dropped++;
1582 dev_kfree_skb_any(skb);
1583 tx_data -= sizeof(*tx_desc);
1584 continue;
1585 }
hayeswangb1379d92013-08-16 16:09:37 +08001586
hayeswang7937f9e2013-11-20 17:30:54 +08001587 tx_data += len;
hayeswang60c89072014-03-07 11:04:39 +08001588 agg->skb_len += len;
1589 agg->skb_num++;
1590
1591 dev_kfree_skb_any(skb);
1592
hayeswang52aec122014-09-02 10:27:52 +08001593 remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
hayeswangb1379d92013-08-16 16:09:37 +08001594 }
1595
hayeswangd84130a2014-02-18 21:49:02 +08001596 if (!skb_queue_empty(&skb_head)) {
hayeswang0c3121f2014-03-07 11:04:36 +08001597 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001598 skb_queue_splice(&skb_head, tx_queue);
hayeswang0c3121f2014-03-07 11:04:36 +08001599 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001600 }
1601
hayeswang0c3121f2014-03-07 11:04:36 +08001602 netif_tx_lock(tp->netdev);
hayeswangdd1b1192013-11-20 17:30:56 +08001603
1604 if (netif_queue_stopped(tp->netdev) &&
1605 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
1606 netif_wake_queue(tp->netdev);
1607
hayeswang0c3121f2014-03-07 11:04:36 +08001608 netif_tx_unlock(tp->netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001609
hayeswang0c3121f2014-03-07 11:04:36 +08001610 ret = usb_autopm_get_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001611 if (ret < 0)
1612 goto out_tx_fill;
hayeswangdd1b1192013-11-20 17:30:56 +08001613
hayeswangb1379d92013-08-16 16:09:37 +08001614 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
1615 agg->head, (int)(tx_data - (u8 *)agg->head),
1616 (usb_complete_t)write_bulk_callback, agg);
1617
hayeswang0c3121f2014-03-07 11:04:36 +08001618 ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
hayeswang9a4be1b2014-02-18 21:49:07 +08001619 if (ret < 0)
hayeswang0c3121f2014-03-07 11:04:36 +08001620 usb_autopm_put_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001621
1622out_tx_fill:
1623 return ret;
hayeswangb1379d92013-08-16 16:09:37 +08001624}
1625
hayeswang565cab02014-03-07 11:04:38 +08001626static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
1627{
1628 u8 checksum = CHECKSUM_NONE;
1629 u32 opts2, opts3;
1630
1631 if (tp->version == RTL_VER_01)
1632 goto return_result;
1633
1634 opts2 = le32_to_cpu(rx_desc->opts2);
1635 opts3 = le32_to_cpu(rx_desc->opts3);
1636
1637 if (opts2 & RD_IPV4_CS) {
1638 if (opts3 & IPF)
1639 checksum = CHECKSUM_NONE;
1640 else if ((opts2 & RD_UDP_CS) && (opts3 & UDPF))
1641 checksum = CHECKSUM_NONE;
1642 else if ((opts2 & RD_TCP_CS) && (opts3 & TCPF))
1643 checksum = CHECKSUM_NONE;
1644 else
1645 checksum = CHECKSUM_UNNECESSARY;
hayeswang6128d1b2014-03-07 11:04:40 +08001646 } else if (RD_IPV6_CS) {
1647 if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1648 checksum = CHECKSUM_UNNECESSARY;
1649 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
1650 checksum = CHECKSUM_UNNECESSARY;
hayeswang565cab02014-03-07 11:04:38 +08001651 }
1652
1653return_result:
1654 return checksum;
1655}
1656
hayeswangebc2ec42013-08-14 20:54:38 +08001657static void rx_bottom(struct r8152 *tp)
1658{
hayeswanga5a4f462013-08-16 16:09:34 +08001659 unsigned long flags;
hayeswangd84130a2014-02-18 21:49:02 +08001660 struct list_head *cursor, *next, rx_queue;
hayeswangebc2ec42013-08-14 20:54:38 +08001661
hayeswangd84130a2014-02-18 21:49:02 +08001662 if (list_empty(&tp->rx_done))
1663 return;
1664
1665 INIT_LIST_HEAD(&rx_queue);
hayeswanga5a4f462013-08-16 16:09:34 +08001666 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangd84130a2014-02-18 21:49:02 +08001667 list_splice_init(&tp->rx_done, &rx_queue);
1668 spin_unlock_irqrestore(&tp->rx_lock, flags);
1669
1670 list_for_each_safe(cursor, next, &rx_queue) {
hayeswang43a44782013-08-16 16:09:36 +08001671 struct rx_desc *rx_desc;
1672 struct rx_agg *agg;
hayeswang43a44782013-08-16 16:09:36 +08001673 int len_used = 0;
1674 struct urb *urb;
1675 u8 *rx_data;
1676 int ret;
1677
hayeswangebc2ec42013-08-14 20:54:38 +08001678 list_del_init(cursor);
hayeswangebc2ec42013-08-14 20:54:38 +08001679
1680 agg = list_entry(cursor, struct rx_agg, list);
1681 urb = agg->urb;
hayeswang0de98f62013-08-16 16:09:35 +08001682 if (urb->actual_length < ETH_ZLEN)
1683 goto submit;
hayeswangebc2ec42013-08-14 20:54:38 +08001684
hayeswangebc2ec42013-08-14 20:54:38 +08001685 rx_desc = agg->head;
1686 rx_data = agg->head;
hayeswang7937f9e2013-11-20 17:30:54 +08001687 len_used += sizeof(struct rx_desc);
hayeswangebc2ec42013-08-14 20:54:38 +08001688
hayeswang7937f9e2013-11-20 17:30:54 +08001689 while (urb->actual_length > len_used) {
hayeswang43a44782013-08-16 16:09:36 +08001690 struct net_device *netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001691 struct net_device_stats *stats = &netdev->stats;
hayeswang7937f9e2013-11-20 17:30:54 +08001692 unsigned int pkt_len;
hayeswang43a44782013-08-16 16:09:36 +08001693 struct sk_buff *skb;
1694
hayeswang7937f9e2013-11-20 17:30:54 +08001695 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
hayeswangebc2ec42013-08-14 20:54:38 +08001696 if (pkt_len < ETH_ZLEN)
1697 break;
1698
hayeswang7937f9e2013-11-20 17:30:54 +08001699 len_used += pkt_len;
1700 if (urb->actual_length < len_used)
1701 break;
1702
hayeswang8e1f51b2014-01-02 11:22:41 +08001703 pkt_len -= CRC_SIZE;
hayeswangebc2ec42013-08-14 20:54:38 +08001704 rx_data += sizeof(struct rx_desc);
1705
1706 skb = netdev_alloc_skb_ip_align(netdev, pkt_len);
1707 if (!skb) {
1708 stats->rx_dropped++;
hayeswang5e2f7482014-03-07 11:04:37 +08001709 goto find_next_rx;
hayeswangebc2ec42013-08-14 20:54:38 +08001710 }
hayeswang565cab02014-03-07 11:04:38 +08001711
1712 skb->ip_summed = r8152_rx_csum(tp, rx_desc);
hayeswangebc2ec42013-08-14 20:54:38 +08001713 memcpy(skb->data, rx_data, pkt_len);
1714 skb_put(skb, pkt_len);
1715 skb->protocol = eth_type_trans(skb, netdev);
hayeswangc5554292014-09-12 10:43:11 +08001716 rtl_rx_vlan_tag(rx_desc, skb);
hayeswang9d9aafa2014-02-18 21:49:09 +08001717 netif_receive_skb(skb);
hayeswangebc2ec42013-08-14 20:54:38 +08001718 stats->rx_packets++;
1719 stats->rx_bytes += pkt_len;
1720
hayeswang5e2f7482014-03-07 11:04:37 +08001721find_next_rx:
hayeswang8e1f51b2014-01-02 11:22:41 +08001722 rx_data = rx_agg_align(rx_data + pkt_len + CRC_SIZE);
hayeswangebc2ec42013-08-14 20:54:38 +08001723 rx_desc = (struct rx_desc *)rx_data;
hayeswangebc2ec42013-08-14 20:54:38 +08001724 len_used = (int)(rx_data - (u8 *)agg->head);
hayeswang7937f9e2013-11-20 17:30:54 +08001725 len_used += sizeof(struct rx_desc);
hayeswangebc2ec42013-08-14 20:54:38 +08001726 }
1727
hayeswang0de98f62013-08-16 16:09:35 +08001728submit:
hayeswangebc2ec42013-08-14 20:54:38 +08001729 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangebc2ec42013-08-14 20:54:38 +08001730 if (ret && ret != -ENODEV) {
hayeswangd84130a2014-02-18 21:49:02 +08001731 spin_lock_irqsave(&tp->rx_lock, flags);
1732 list_add_tail(&agg->list, &tp->rx_done);
1733 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec42013-08-14 20:54:38 +08001734 tasklet_schedule(&tp->tl);
1735 }
1736 }
hayeswangebc2ec42013-08-14 20:54:38 +08001737}
1738
1739static void tx_bottom(struct r8152 *tp)
1740{
hayeswangebc2ec42013-08-14 20:54:38 +08001741 int res;
1742
hayeswangb1379d92013-08-16 16:09:37 +08001743 do {
1744 struct tx_agg *agg;
hayeswangebc2ec42013-08-14 20:54:38 +08001745
hayeswangb1379d92013-08-16 16:09:37 +08001746 if (skb_queue_empty(&tp->tx_queue))
hayeswangebc2ec42013-08-14 20:54:38 +08001747 break;
1748
hayeswangb1379d92013-08-16 16:09:37 +08001749 agg = r8152_get_tx_agg(tp);
1750 if (!agg)
hayeswangebc2ec42013-08-14 20:54:38 +08001751 break;
hayeswangb1379d92013-08-16 16:09:37 +08001752
1753 res = r8152_tx_agg_fill(tp, agg);
1754 if (res) {
hayeswang05e0f1a2014-03-06 15:07:18 +08001755 struct net_device *netdev = tp->netdev;
hayeswangb1379d92013-08-16 16:09:37 +08001756
1757 if (res == -ENODEV) {
1758 netif_device_detach(netdev);
1759 } else {
hayeswang05e0f1a2014-03-06 15:07:18 +08001760 struct net_device_stats *stats = &netdev->stats;
1761 unsigned long flags;
1762
hayeswangb1379d92013-08-16 16:09:37 +08001763 netif_warn(tp, tx_err, netdev,
1764 "failed tx_urb %d\n", res);
1765 stats->tx_dropped += agg->skb_num;
hayeswangdb8515e2014-03-06 15:07:16 +08001766
hayeswangb1379d92013-08-16 16:09:37 +08001767 spin_lock_irqsave(&tp->tx_lock, flags);
1768 list_add_tail(&agg->list, &tp->tx_free);
1769 spin_unlock_irqrestore(&tp->tx_lock, flags);
1770 }
hayeswangebc2ec42013-08-14 20:54:38 +08001771 }
hayeswangb1379d92013-08-16 16:09:37 +08001772 } while (res == 0);
hayeswangebc2ec42013-08-14 20:54:38 +08001773}
1774
1775static void bottom_half(unsigned long data)
1776{
1777 struct r8152 *tp;
1778
1779 tp = (struct r8152 *)data;
1780
1781 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1782 return;
1783
1784 if (!test_bit(WORK_ENABLE, &tp->flags))
1785 return;
1786
hayeswang7559fb2f2013-08-16 16:09:38 +08001787 /* When link down, the driver would cancel all bulks. */
1788 /* This avoid the re-submitting bulk */
hayeswangebc2ec42013-08-14 20:54:38 +08001789 if (!netif_carrier_ok(tp->netdev))
1790 return;
1791
1792 rx_bottom(tp);
hayeswang0c3121f2014-03-07 11:04:36 +08001793 tx_bottom(tp);
hayeswangebc2ec42013-08-14 20:54:38 +08001794}
1795
1796static
1797int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
1798{
1799 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
hayeswang52aec122014-09-02 10:27:52 +08001800 agg->head, agg_buf_sz,
hayeswangb209af92014-08-25 15:53:00 +08001801 (usb_complete_t)read_bulk_callback, agg);
hayeswangebc2ec42013-08-14 20:54:38 +08001802
1803 return usb_submit_urb(agg->urb, mem_flags);
hayeswangac718b62013-05-02 16:01:25 +00001804}
1805
hayeswang00a5e362014-02-18 21:48:59 +08001806static void rtl_drop_queued_tx(struct r8152 *tp)
1807{
1808 struct net_device_stats *stats = &tp->netdev->stats;
hayeswangd84130a2014-02-18 21:49:02 +08001809 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang00a5e362014-02-18 21:48:59 +08001810 struct sk_buff *skb;
1811
hayeswangd84130a2014-02-18 21:49:02 +08001812 if (skb_queue_empty(tx_queue))
1813 return;
1814
1815 __skb_queue_head_init(&skb_head);
hayeswang2685d412014-03-07 11:04:34 +08001816 spin_lock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001817 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang2685d412014-03-07 11:04:34 +08001818 spin_unlock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001819
1820 while ((skb = __skb_dequeue(&skb_head))) {
hayeswang00a5e362014-02-18 21:48:59 +08001821 dev_kfree_skb(skb);
1822 stats->tx_dropped++;
1823 }
1824}
1825
hayeswangac718b62013-05-02 16:01:25 +00001826static void rtl8152_tx_timeout(struct net_device *netdev)
1827{
1828 struct r8152 *tp = netdev_priv(netdev);
hayeswangebc2ec42013-08-14 20:54:38 +08001829 int i;
1830
Hayes Wang4a8deae2014-01-07 11:18:22 +08001831 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
hayeswangebc2ec42013-08-14 20:54:38 +08001832 for (i = 0; i < RTL8152_MAX_TX; i++)
1833 usb_unlink_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00001834}
1835
1836static void rtl8152_set_rx_mode(struct net_device *netdev)
1837{
1838 struct r8152 *tp = netdev_priv(netdev);
1839
hayeswang40a82912013-08-14 20:54:40 +08001840 if (tp->speed & LINK_STATUS) {
hayeswangac718b62013-05-02 16:01:25 +00001841 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08001842 schedule_delayed_work(&tp->schedule, 0);
1843 }
hayeswangac718b62013-05-02 16:01:25 +00001844}
1845
1846static void _rtl8152_set_rx_mode(struct net_device *netdev)
1847{
1848 struct r8152 *tp = netdev_priv(netdev);
hayeswang31787f52013-07-31 17:21:25 +08001849 u32 mc_filter[2]; /* Multicast hash filter */
1850 __le32 tmp[2];
hayeswangac718b62013-05-02 16:01:25 +00001851 u32 ocp_data;
1852
hayeswangac718b62013-05-02 16:01:25 +00001853 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
1854 netif_stop_queue(netdev);
1855 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
1856 ocp_data &= ~RCR_ACPT_ALL;
1857 ocp_data |= RCR_AB | RCR_APM;
1858
1859 if (netdev->flags & IFF_PROMISC) {
1860 /* Unconditionally log net taps. */
1861 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
1862 ocp_data |= RCR_AM | RCR_AAP;
hayeswangb209af92014-08-25 15:53:00 +08001863 mc_filter[1] = 0xffffffff;
1864 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00001865 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
1866 (netdev->flags & IFF_ALLMULTI)) {
1867 /* Too many to filter perfectly -- accept all multicasts. */
1868 ocp_data |= RCR_AM;
hayeswangb209af92014-08-25 15:53:00 +08001869 mc_filter[1] = 0xffffffff;
1870 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00001871 } else {
1872 struct netdev_hw_addr *ha;
1873
hayeswangb209af92014-08-25 15:53:00 +08001874 mc_filter[1] = 0;
1875 mc_filter[0] = 0;
hayeswangac718b62013-05-02 16:01:25 +00001876 netdev_for_each_mc_addr(ha, netdev) {
1877 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
hayeswangb209af92014-08-25 15:53:00 +08001878
hayeswangac718b62013-05-02 16:01:25 +00001879 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
1880 ocp_data |= RCR_AM;
1881 }
1882 }
1883
hayeswang31787f52013-07-31 17:21:25 +08001884 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
1885 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
hayeswangac718b62013-05-02 16:01:25 +00001886
hayeswang31787f52013-07-31 17:21:25 +08001887 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
hayeswangac718b62013-05-02 16:01:25 +00001888 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
1889 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00001890}
1891
1892static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
hayeswangb209af92014-08-25 15:53:00 +08001893 struct net_device *netdev)
hayeswangac718b62013-05-02 16:01:25 +00001894{
1895 struct r8152 *tp = netdev_priv(netdev);
hayeswangac718b62013-05-02 16:01:25 +00001896
hayeswangac718b62013-05-02 16:01:25 +00001897 skb_tx_timestamp(skb);
hayeswangebc2ec42013-08-14 20:54:38 +08001898
hayeswang61598782013-11-20 17:30:55 +08001899 skb_queue_tail(&tp->tx_queue, skb);
hayeswangebc2ec42013-08-14 20:54:38 +08001900
hayeswang0c3121f2014-03-07 11:04:36 +08001901 if (!list_empty(&tp->tx_free)) {
1902 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
1903 set_bit(SCHEDULE_TASKLET, &tp->flags);
1904 schedule_delayed_work(&tp->schedule, 0);
1905 } else {
1906 usb_mark_last_busy(tp->udev);
1907 tasklet_schedule(&tp->tl);
1908 }
hayeswangb209af92014-08-25 15:53:00 +08001909 } else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
hayeswangdd1b1192013-11-20 17:30:56 +08001910 netif_stop_queue(netdev);
hayeswangb209af92014-08-25 15:53:00 +08001911 }
hayeswangdd1b1192013-11-20 17:30:56 +08001912
hayeswangac718b62013-05-02 16:01:25 +00001913 return NETDEV_TX_OK;
1914}
1915
1916static void r8152b_reset_packet_filter(struct r8152 *tp)
1917{
1918 u32 ocp_data;
1919
1920 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
1921 ocp_data &= ~FMC_FCR_MCU_EN;
1922 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
1923 ocp_data |= FMC_FCR_MCU_EN;
1924 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
1925}
1926
1927static void rtl8152_nic_reset(struct r8152 *tp)
1928{
1929 int i;
1930
1931 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
1932
1933 for (i = 0; i < 1000; i++) {
1934 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
1935 break;
hayeswangb209af92014-08-25 15:53:00 +08001936 usleep_range(100, 400);
hayeswangac718b62013-05-02 16:01:25 +00001937 }
1938}
1939
hayeswangdd1b1192013-11-20 17:30:56 +08001940static void set_tx_qlen(struct r8152 *tp)
1941{
1942 struct net_device *netdev = tp->netdev;
1943
hayeswang52aec122014-09-02 10:27:52 +08001944 tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + VLAN_HLEN +
1945 sizeof(struct tx_desc));
hayeswangdd1b1192013-11-20 17:30:56 +08001946}
1947
hayeswangac718b62013-05-02 16:01:25 +00001948static inline u8 rtl8152_get_speed(struct r8152 *tp)
1949{
1950 return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
1951}
1952
hayeswang507605a2014-01-02 11:22:43 +08001953static void rtl_set_eee_plus(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001954{
hayeswangebc2ec42013-08-14 20:54:38 +08001955 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00001956 u8 speed;
1957
1958 speed = rtl8152_get_speed(tp);
hayeswangebc2ec42013-08-14 20:54:38 +08001959 if (speed & _10bps) {
hayeswangac718b62013-05-02 16:01:25 +00001960 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec42013-08-14 20:54:38 +08001961 ocp_data |= EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00001962 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
1963 } else {
1964 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec42013-08-14 20:54:38 +08001965 ocp_data &= ~EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00001966 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
1967 }
hayeswang507605a2014-01-02 11:22:43 +08001968}
1969
hayeswang00a5e362014-02-18 21:48:59 +08001970static void rxdy_gated_en(struct r8152 *tp, bool enable)
1971{
1972 u32 ocp_data;
1973
1974 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
1975 if (enable)
1976 ocp_data |= RXDY_GATED_EN;
1977 else
1978 ocp_data &= ~RXDY_GATED_EN;
1979 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
1980}
1981
hayeswang507605a2014-01-02 11:22:43 +08001982static int rtl_enable(struct r8152 *tp)
1983{
1984 u32 ocp_data;
1985 int i, ret;
hayeswangac718b62013-05-02 16:01:25 +00001986
1987 r8152b_reset_packet_filter(tp);
1988
1989 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
1990 ocp_data |= CR_RE | CR_TE;
1991 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
1992
hayeswang00a5e362014-02-18 21:48:59 +08001993 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00001994
hayeswangebc2ec42013-08-14 20:54:38 +08001995 INIT_LIST_HEAD(&tp->rx_done);
1996 ret = 0;
1997 for (i = 0; i < RTL8152_MAX_RX; i++) {
1998 INIT_LIST_HEAD(&tp->rx_info[i].list);
1999 ret |= r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
2000 }
hayeswangac718b62013-05-02 16:01:25 +00002001
hayeswangebc2ec42013-08-14 20:54:38 +08002002 return ret;
hayeswangac718b62013-05-02 16:01:25 +00002003}
2004
hayeswang507605a2014-01-02 11:22:43 +08002005static int rtl8152_enable(struct r8152 *tp)
2006{
hayeswang68714382014-04-11 17:54:31 +08002007 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2008 return -ENODEV;
2009
hayeswang507605a2014-01-02 11:22:43 +08002010 set_tx_qlen(tp);
2011 rtl_set_eee_plus(tp);
2012
2013 return rtl_enable(tp);
2014}
2015
hayeswang43779f82014-01-02 11:25:10 +08002016static void r8153_set_rx_agg(struct r8152 *tp)
2017{
2018 u8 speed;
2019
2020 speed = rtl8152_get_speed(tp);
2021 if (speed & _1000bps) {
2022 if (tp->udev->speed == USB_SPEED_SUPER) {
2023 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
2024 RX_THR_SUPPER);
2025 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2026 EARLY_AGG_SUPPER);
2027 } else {
2028 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
2029 RX_THR_HIGH);
2030 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2031 EARLY_AGG_HIGH);
2032 }
2033 } else {
2034 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_SLOW);
2035 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2036 EARLY_AGG_SLOW);
2037 }
2038}
2039
2040static int rtl8153_enable(struct r8152 *tp)
2041{
hayeswang68714382014-04-11 17:54:31 +08002042 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2043 return -ENODEV;
2044
hayeswang43779f82014-01-02 11:25:10 +08002045 set_tx_qlen(tp);
2046 rtl_set_eee_plus(tp);
2047 r8153_set_rx_agg(tp);
2048
2049 return rtl_enable(tp);
2050}
2051
hayeswangd70b1132014-09-19 15:17:18 +08002052static void rtl_disable(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002053{
hayeswangebc2ec42013-08-14 20:54:38 +08002054 u32 ocp_data;
2055 int i;
hayeswangac718b62013-05-02 16:01:25 +00002056
hayeswang68714382014-04-11 17:54:31 +08002057 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2058 rtl_drop_queued_tx(tp);
2059 return;
2060 }
2061
hayeswangac718b62013-05-02 16:01:25 +00002062 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2063 ocp_data &= ~RCR_ACPT_ALL;
2064 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2065
hayeswang00a5e362014-02-18 21:48:59 +08002066 rtl_drop_queued_tx(tp);
hayeswangebc2ec42013-08-14 20:54:38 +08002067
2068 for (i = 0; i < RTL8152_MAX_TX; i++)
2069 usb_kill_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002070
hayeswang00a5e362014-02-18 21:48:59 +08002071 rxdy_gated_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002072
2073 for (i = 0; i < 1000; i++) {
2074 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2075 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2076 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002077 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002078 }
2079
2080 for (i = 0; i < 1000; i++) {
2081 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2082 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002083 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002084 }
2085
hayeswangebc2ec42013-08-14 20:54:38 +08002086 for (i = 0; i < RTL8152_MAX_RX; i++)
2087 usb_kill_urb(tp->rx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002088
2089 rtl8152_nic_reset(tp);
2090}
2091
hayeswang00a5e362014-02-18 21:48:59 +08002092static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2093{
2094 u32 ocp_data;
2095
2096 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2097 if (enable)
2098 ocp_data |= POWER_CUT;
2099 else
2100 ocp_data &= ~POWER_CUT;
2101 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2102
2103 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2104 ocp_data &= ~RESUME_INDICATE;
2105 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
hayeswang00a5e362014-02-18 21:48:59 +08002106}
2107
hayeswangc5554292014-09-12 10:43:11 +08002108static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2109{
2110 u32 ocp_data;
2111
2112 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2113 if (enable)
2114 ocp_data |= CPCR_RX_VLAN;
2115 else
2116 ocp_data &= ~CPCR_RX_VLAN;
2117 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2118}
2119
2120static int rtl8152_set_features(struct net_device *dev,
2121 netdev_features_t features)
2122{
2123 netdev_features_t changed = features ^ dev->features;
2124 struct r8152 *tp = netdev_priv(dev);
2125
2126 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2127 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2128 rtl_rx_vlan_en(tp, true);
2129 else
2130 rtl_rx_vlan_en(tp, false);
2131 }
2132
2133 return 0;
2134}
2135
hayeswang21ff2e82014-02-18 21:49:06 +08002136#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2137
2138static u32 __rtl_get_wol(struct r8152 *tp)
2139{
2140 u32 ocp_data;
2141 u32 wolopts = 0;
2142
2143 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2144 if (!(ocp_data & LAN_WAKE_EN))
2145 return 0;
2146
2147 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2148 if (ocp_data & LINK_ON_WAKE_EN)
2149 wolopts |= WAKE_PHY;
2150
2151 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2152 if (ocp_data & UWF_EN)
2153 wolopts |= WAKE_UCAST;
2154 if (ocp_data & BWF_EN)
2155 wolopts |= WAKE_BCAST;
2156 if (ocp_data & MWF_EN)
2157 wolopts |= WAKE_MCAST;
2158
2159 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2160 if (ocp_data & MAGIC_EN)
2161 wolopts |= WAKE_MAGIC;
2162
2163 return wolopts;
2164}
2165
2166static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
2167{
2168 u32 ocp_data;
2169
2170 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2171
2172 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2173 ocp_data &= ~LINK_ON_WAKE_EN;
2174 if (wolopts & WAKE_PHY)
2175 ocp_data |= LINK_ON_WAKE_EN;
2176 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2177
2178 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2179 ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN | LAN_WAKE_EN);
2180 if (wolopts & WAKE_UCAST)
2181 ocp_data |= UWF_EN;
2182 if (wolopts & WAKE_BCAST)
2183 ocp_data |= BWF_EN;
2184 if (wolopts & WAKE_MCAST)
2185 ocp_data |= MWF_EN;
2186 if (wolopts & WAKE_ANY)
2187 ocp_data |= LAN_WAKE_EN;
2188 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
2189
2190 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2191
2192 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2193 ocp_data &= ~MAGIC_EN;
2194 if (wolopts & WAKE_MAGIC)
2195 ocp_data |= MAGIC_EN;
2196 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
2197
2198 if (wolopts & WAKE_ANY)
2199 device_set_wakeup_enable(&tp->udev->dev, true);
2200 else
2201 device_set_wakeup_enable(&tp->udev->dev, false);
2202}
2203
hayeswang9a4be1b2014-02-18 21:49:07 +08002204static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
2205{
2206 if (enable) {
2207 u32 ocp_data;
2208
2209 __rtl_set_wol(tp, WAKE_ANY);
2210
2211 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2212
2213 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2214 ocp_data |= LINK_OFF_WAKE_EN;
2215 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2216
2217 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2218 } else {
2219 __rtl_set_wol(tp, tp->saved_wolopts);
2220 }
2221}
2222
hayeswangaa66a5f2014-02-18 21:49:04 +08002223static void rtl_phy_reset(struct r8152 *tp)
2224{
2225 u16 data;
2226 int i;
2227
2228 clear_bit(PHY_RESET, &tp->flags);
2229
2230 data = r8152_mdio_read(tp, MII_BMCR);
2231
2232 /* don't reset again before the previous one complete */
2233 if (data & BMCR_RESET)
2234 return;
2235
2236 data |= BMCR_RESET;
2237 r8152_mdio_write(tp, MII_BMCR, data);
2238
2239 for (i = 0; i < 50; i++) {
2240 msleep(20);
2241 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
2242 break;
2243 }
2244}
2245
hayeswang43499682014-02-18 21:48:58 +08002246static void rtl_clear_bp(struct r8152 *tp)
2247{
2248 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_0, 0);
2249 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_2, 0);
2250 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_4, 0);
2251 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_6, 0);
2252 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_0, 0);
2253 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_2, 0);
2254 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_4, 0);
2255 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_6, 0);
hayeswang8ddfa072014-09-09 11:40:28 +08002256 usleep_range(3000, 6000);
hayeswang43499682014-02-18 21:48:58 +08002257 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_BA, 0);
2258 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_BA, 0);
2259}
2260
2261static void r8153_clear_bp(struct r8152 *tp)
2262{
2263 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_BP_EN, 0);
2264 ocp_write_byte(tp, MCU_TYPE_USB, USB_BP_EN, 0);
2265 rtl_clear_bp(tp);
2266}
2267
2268static void r8153_teredo_off(struct r8152 *tp)
2269{
2270 u32 ocp_data;
2271
2272 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2273 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK | OOB_TEREDO_EN);
2274 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2275
2276 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
2277 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
2278 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
2279}
2280
2281static void r8152b_disable_aldps(struct r8152 *tp)
2282{
2283 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA | DIS_SDSAVE);
2284 msleep(20);
2285}
2286
2287static inline void r8152b_enable_aldps(struct r8152 *tp)
2288{
2289 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
2290 LINKENA | DIS_SDSAVE);
2291}
2292
hayeswangd70b1132014-09-19 15:17:18 +08002293static void rtl8152_disable(struct r8152 *tp)
2294{
2295 r8152b_disable_aldps(tp);
2296 rtl_disable(tp);
2297 r8152b_enable_aldps(tp);
2298}
2299
hayeswang43499682014-02-18 21:48:58 +08002300static void r8152b_hw_phy_cfg(struct r8152 *tp)
2301{
hayeswangf0cbe0a2014-02-18 21:49:03 +08002302 u16 data;
2303
2304 data = r8152_mdio_read(tp, MII_BMCR);
2305 if (data & BMCR_PDOWN) {
2306 data &= ~BMCR_PDOWN;
2307 r8152_mdio_write(tp, MII_BMCR, data);
2308 }
2309
hayeswang7e9da482014-02-18 21:49:05 +08002310 rtl_clear_bp(tp);
2311
hayeswangaa66a5f2014-02-18 21:49:04 +08002312 set_bit(PHY_RESET, &tp->flags);
hayeswang43499682014-02-18 21:48:58 +08002313}
2314
hayeswangac718b62013-05-02 16:01:25 +00002315static void r8152b_exit_oob(struct r8152 *tp)
2316{
hayeswangdb8515e2014-03-06 15:07:16 +08002317 u32 ocp_data;
2318 int i;
hayeswangac718b62013-05-02 16:01:25 +00002319
2320 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2321 ocp_data &= ~RCR_ACPT_ALL;
2322 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2323
hayeswang00a5e362014-02-18 21:48:59 +08002324 rxdy_gated_en(tp, true);
hayeswangda9bd112014-02-18 21:49:08 +08002325 r8153_teredo_off(tp);
hayeswang7e9da482014-02-18 21:49:05 +08002326 r8152b_hw_phy_cfg(tp);
hayeswangac718b62013-05-02 16:01:25 +00002327
2328 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2329 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
2330
2331 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2332 ocp_data &= ~NOW_IS_OOB;
2333 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2334
2335 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2336 ocp_data &= ~MCU_BORW_EN;
2337 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2338
2339 for (i = 0; i < 1000; i++) {
2340 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2341 if (ocp_data & LINK_LIST_READY)
2342 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002343 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002344 }
2345
2346 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2347 ocp_data |= RE_INIT_LL;
2348 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2349
2350 for (i = 0; i < 1000; i++) {
2351 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2352 if (ocp_data & LINK_LIST_READY)
2353 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002354 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002355 }
2356
2357 rtl8152_nic_reset(tp);
2358
2359 /* rx share fifo credit full threshold */
2360 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
2361
hayeswanga3cc4652014-07-24 16:37:43 +08002362 if (tp->udev->speed == USB_SPEED_FULL ||
2363 tp->udev->speed == USB_SPEED_LOW) {
hayeswangac718b62013-05-02 16:01:25 +00002364 /* rx share fifo credit near full threshold */
2365 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
2366 RXFIFO_THR2_FULL);
2367 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
2368 RXFIFO_THR3_FULL);
2369 } else {
2370 /* rx share fifo credit near full threshold */
2371 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
2372 RXFIFO_THR2_HIGH);
2373 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
2374 RXFIFO_THR3_HIGH);
2375 }
2376
2377 /* TX share fifo free credit full threshold */
2378 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
2379
2380 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
hayeswang8e1f51b2014-01-02 11:22:41 +08002381 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
hayeswangac718b62013-05-02 16:01:25 +00002382 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
2383 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
2384
hayeswangc5554292014-09-12 10:43:11 +08002385 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswangac718b62013-05-02 16:01:25 +00002386
2387 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
2388
2389 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
2390 ocp_data |= TCR0_AUTO_FIFO;
2391 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
2392}
2393
2394static void r8152b_enter_oob(struct r8152 *tp)
2395{
hayeswang45f4a192014-01-06 17:08:41 +08002396 u32 ocp_data;
2397 int i;
hayeswangac718b62013-05-02 16:01:25 +00002398
2399 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2400 ocp_data &= ~NOW_IS_OOB;
2401 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2402
2403 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
2404 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
2405 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
2406
hayeswangd70b1132014-09-19 15:17:18 +08002407 rtl_disable(tp);
hayeswangac718b62013-05-02 16:01:25 +00002408
2409 for (i = 0; i < 1000; i++) {
2410 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2411 if (ocp_data & LINK_LIST_READY)
2412 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002413 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002414 }
2415
2416 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2417 ocp_data |= RE_INIT_LL;
2418 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2419
2420 for (i = 0; i < 1000; i++) {
2421 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2422 if (ocp_data & LINK_LIST_READY)
2423 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002424 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002425 }
2426
2427 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
2428
hayeswangc5554292014-09-12 10:43:11 +08002429 rtl_rx_vlan_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002430
2431 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
2432 ocp_data |= ALDPS_PROXY_MODE;
2433 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
2434
2435 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2436 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
2437 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2438
hayeswang00a5e362014-02-18 21:48:59 +08002439 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002440
2441 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2442 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
2443 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2444}
2445
hayeswang43779f82014-01-02 11:25:10 +08002446static void r8153_hw_phy_cfg(struct r8152 *tp)
2447{
2448 u32 ocp_data;
2449 u16 data;
2450
2451 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
hayeswangf0cbe0a2014-02-18 21:49:03 +08002452 data = r8152_mdio_read(tp, MII_BMCR);
2453 if (data & BMCR_PDOWN) {
2454 data &= ~BMCR_PDOWN;
2455 r8152_mdio_write(tp, MII_BMCR, data);
2456 }
hayeswang43779f82014-01-02 11:25:10 +08002457
hayeswang7e9da482014-02-18 21:49:05 +08002458 r8153_clear_bp(tp);
2459
hayeswang43779f82014-01-02 11:25:10 +08002460 if (tp->version == RTL_VER_03) {
2461 data = ocp_reg_read(tp, OCP_EEE_CFG);
2462 data &= ~CTAP_SHORT_EN;
2463 ocp_reg_write(tp, OCP_EEE_CFG, data);
2464 }
2465
2466 data = ocp_reg_read(tp, OCP_POWER_CFG);
2467 data |= EEE_CLKDIV_EN;
2468 ocp_reg_write(tp, OCP_POWER_CFG, data);
2469
2470 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
2471 data |= EN_10M_BGOFF;
2472 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
2473 data = ocp_reg_read(tp, OCP_POWER_CFG);
2474 data |= EN_10M_PLLOFF;
2475 ocp_reg_write(tp, OCP_POWER_CFG, data);
2476 data = sram_read(tp, SRAM_IMPEDANCE);
2477 data &= ~RX_DRIVING_MASK;
2478 sram_write(tp, SRAM_IMPEDANCE, data);
2479
2480 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
2481 ocp_data |= PFM_PWM_SWITCH;
2482 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
2483
2484 data = sram_read(tp, SRAM_LPF_CFG);
2485 data |= LPF_AUTO_TUNE;
2486 sram_write(tp, SRAM_LPF_CFG, data);
2487
2488 data = sram_read(tp, SRAM_10M_AMP1);
2489 data |= GDAC_IB_UPALL;
2490 sram_write(tp, SRAM_10M_AMP1, data);
2491 data = sram_read(tp, SRAM_10M_AMP2);
2492 data |= AMP_DN;
2493 sram_write(tp, SRAM_10M_AMP2, data);
hayeswangaa66a5f2014-02-18 21:49:04 +08002494
2495 set_bit(PHY_RESET, &tp->flags);
hayeswang43779f82014-01-02 11:25:10 +08002496}
2497
hayeswangb9702722014-02-18 21:49:00 +08002498static void r8153_u1u2en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002499{
2500 u8 u1u2[8];
2501
2502 if (enable)
2503 memset(u1u2, 0xff, sizeof(u1u2));
2504 else
2505 memset(u1u2, 0x00, sizeof(u1u2));
2506
2507 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
2508}
2509
hayeswangb9702722014-02-18 21:49:00 +08002510static void r8153_u2p3en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002511{
2512 u32 ocp_data;
2513
2514 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
2515 if (enable)
2516 ocp_data |= U2P3_ENABLE;
2517 else
2518 ocp_data &= ~U2P3_ENABLE;
2519 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
2520}
2521
hayeswangb9702722014-02-18 21:49:00 +08002522static void r8153_power_cut_en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002523{
2524 u32 ocp_data;
2525
2526 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2527 if (enable)
2528 ocp_data |= PWR_EN | PHASE2_EN;
2529 else
2530 ocp_data &= ~(PWR_EN | PHASE2_EN);
2531 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2532
2533 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2534 ocp_data &= ~PCUT_STATUS;
2535 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2536}
2537
hayeswang43779f82014-01-02 11:25:10 +08002538static void r8153_first_init(struct r8152 *tp)
2539{
2540 u32 ocp_data;
2541 int i;
2542
hayeswang00a5e362014-02-18 21:48:59 +08002543 rxdy_gated_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08002544 r8153_teredo_off(tp);
2545
2546 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2547 ocp_data &= ~RCR_ACPT_ALL;
2548 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2549
2550 r8153_hw_phy_cfg(tp);
2551
2552 rtl8152_nic_reset(tp);
2553
2554 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2555 ocp_data &= ~NOW_IS_OOB;
2556 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2557
2558 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2559 ocp_data &= ~MCU_BORW_EN;
2560 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2561
2562 for (i = 0; i < 1000; i++) {
2563 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2564 if (ocp_data & LINK_LIST_READY)
2565 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002566 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002567 }
2568
2569 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2570 ocp_data |= RE_INIT_LL;
2571 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2572
2573 for (i = 0; i < 1000; i++) {
2574 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2575 if (ocp_data & LINK_LIST_READY)
2576 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002577 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002578 }
2579
hayeswangc5554292014-09-12 10:43:11 +08002580 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswang43779f82014-01-02 11:25:10 +08002581
hayeswang69b4b7a2014-07-10 10:58:54 +08002582 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8153_RMS);
2583 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
hayeswang43779f82014-01-02 11:25:10 +08002584
2585 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
2586 ocp_data |= TCR0_AUTO_FIFO;
2587 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
2588
2589 rtl8152_nic_reset(tp);
2590
2591 /* rx share fifo credit full threshold */
2592 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
2593 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
2594 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
2595 /* TX share fifo free credit full threshold */
2596 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
2597
hayeswang9629e3c2014-01-15 10:42:15 +08002598 /* rx aggregation */
hayeswang43779f82014-01-02 11:25:10 +08002599 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
2600 ocp_data &= ~RX_AGG_DISABLE;
2601 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2602}
2603
2604static void r8153_enter_oob(struct r8152 *tp)
2605{
2606 u32 ocp_data;
2607 int i;
2608
2609 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2610 ocp_data &= ~NOW_IS_OOB;
2611 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2612
hayeswangd70b1132014-09-19 15:17:18 +08002613 rtl_disable(tp);
hayeswang43779f82014-01-02 11:25:10 +08002614
2615 for (i = 0; i < 1000; i++) {
2616 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2617 if (ocp_data & LINK_LIST_READY)
2618 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002619 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002620 }
2621
2622 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2623 ocp_data |= RE_INIT_LL;
2624 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2625
2626 for (i = 0; i < 1000; i++) {
2627 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2628 if (ocp_data & LINK_LIST_READY)
2629 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002630 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002631 }
2632
hayeswang69b4b7a2014-07-10 10:58:54 +08002633 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8153_RMS);
hayeswang43779f82014-01-02 11:25:10 +08002634
hayeswang43779f82014-01-02 11:25:10 +08002635 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2636 ocp_data &= ~TEREDO_WAKE_MASK;
2637 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2638
hayeswangc5554292014-09-12 10:43:11 +08002639 rtl_rx_vlan_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08002640
2641 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
2642 ocp_data |= ALDPS_PROXY_MODE;
2643 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
2644
2645 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2646 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
2647 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2648
hayeswang00a5e362014-02-18 21:48:59 +08002649 rxdy_gated_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08002650
2651 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2652 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
2653 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2654}
2655
2656static void r8153_disable_aldps(struct r8152 *tp)
2657{
2658 u16 data;
2659
2660 data = ocp_reg_read(tp, OCP_POWER_CFG);
2661 data &= ~EN_ALDPS;
2662 ocp_reg_write(tp, OCP_POWER_CFG, data);
2663 msleep(20);
2664}
2665
2666static void r8153_enable_aldps(struct r8152 *tp)
2667{
2668 u16 data;
2669
2670 data = ocp_reg_read(tp, OCP_POWER_CFG);
2671 data |= EN_ALDPS;
2672 ocp_reg_write(tp, OCP_POWER_CFG, data);
2673}
2674
hayeswangd70b1132014-09-19 15:17:18 +08002675static void rtl8153_disable(struct r8152 *tp)
2676{
2677 r8153_disable_aldps(tp);
2678 rtl_disable(tp);
2679 r8153_enable_aldps(tp);
2680}
2681
hayeswangac718b62013-05-02 16:01:25 +00002682static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
2683{
hayeswang43779f82014-01-02 11:25:10 +08002684 u16 bmcr, anar, gbcr;
hayeswangac718b62013-05-02 16:01:25 +00002685 int ret = 0;
2686
2687 cancel_delayed_work_sync(&tp->schedule);
2688 anar = r8152_mdio_read(tp, MII_ADVERTISE);
2689 anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
2690 ADVERTISE_100HALF | ADVERTISE_100FULL);
hayeswang43779f82014-01-02 11:25:10 +08002691 if (tp->mii.supports_gmii) {
2692 gbcr = r8152_mdio_read(tp, MII_CTRL1000);
2693 gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
2694 } else {
2695 gbcr = 0;
2696 }
hayeswangac718b62013-05-02 16:01:25 +00002697
2698 if (autoneg == AUTONEG_DISABLE) {
2699 if (speed == SPEED_10) {
2700 bmcr = 0;
2701 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2702 } else if (speed == SPEED_100) {
2703 bmcr = BMCR_SPEED100;
2704 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang43779f82014-01-02 11:25:10 +08002705 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
2706 bmcr = BMCR_SPEED1000;
2707 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
hayeswangac718b62013-05-02 16:01:25 +00002708 } else {
2709 ret = -EINVAL;
2710 goto out;
2711 }
2712
2713 if (duplex == DUPLEX_FULL)
2714 bmcr |= BMCR_FULLDPLX;
2715 } else {
2716 if (speed == SPEED_10) {
2717 if (duplex == DUPLEX_FULL)
2718 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2719 else
2720 anar |= ADVERTISE_10HALF;
2721 } else if (speed == SPEED_100) {
2722 if (duplex == DUPLEX_FULL) {
2723 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2724 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
2725 } else {
2726 anar |= ADVERTISE_10HALF;
2727 anar |= ADVERTISE_100HALF;
2728 }
hayeswang43779f82014-01-02 11:25:10 +08002729 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
2730 if (duplex == DUPLEX_FULL) {
2731 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2732 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
2733 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
2734 } else {
2735 anar |= ADVERTISE_10HALF;
2736 anar |= ADVERTISE_100HALF;
2737 gbcr |= ADVERTISE_1000HALF;
2738 }
hayeswangac718b62013-05-02 16:01:25 +00002739 } else {
2740 ret = -EINVAL;
2741 goto out;
2742 }
2743
2744 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
2745 }
2746
hayeswangaa66a5f2014-02-18 21:49:04 +08002747 if (test_bit(PHY_RESET, &tp->flags))
2748 bmcr |= BMCR_RESET;
2749
hayeswang43779f82014-01-02 11:25:10 +08002750 if (tp->mii.supports_gmii)
2751 r8152_mdio_write(tp, MII_CTRL1000, gbcr);
2752
hayeswangac718b62013-05-02 16:01:25 +00002753 r8152_mdio_write(tp, MII_ADVERTISE, anar);
2754 r8152_mdio_write(tp, MII_BMCR, bmcr);
2755
hayeswangaa66a5f2014-02-18 21:49:04 +08002756 if (test_bit(PHY_RESET, &tp->flags)) {
2757 int i;
2758
2759 clear_bit(PHY_RESET, &tp->flags);
2760 for (i = 0; i < 50; i++) {
2761 msleep(20);
2762 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
2763 break;
2764 }
2765 }
2766
hayeswangac718b62013-05-02 16:01:25 +00002767out:
hayeswangac718b62013-05-02 16:01:25 +00002768
2769 return ret;
2770}
2771
hayeswangd70b1132014-09-19 15:17:18 +08002772static void rtl8152_up(struct r8152 *tp)
2773{
2774 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2775 return;
2776
2777 r8152b_disable_aldps(tp);
2778 r8152b_exit_oob(tp);
2779 r8152b_enable_aldps(tp);
2780}
2781
hayeswangac718b62013-05-02 16:01:25 +00002782static void rtl8152_down(struct r8152 *tp)
2783{
hayeswang68714382014-04-11 17:54:31 +08002784 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2785 rtl_drop_queued_tx(tp);
2786 return;
2787 }
2788
hayeswang00a5e362014-02-18 21:48:59 +08002789 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002790 r8152b_disable_aldps(tp);
2791 r8152b_enter_oob(tp);
2792 r8152b_enable_aldps(tp);
2793}
2794
hayeswangd70b1132014-09-19 15:17:18 +08002795static void rtl8153_up(struct r8152 *tp)
2796{
2797 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2798 return;
2799
2800 r8153_disable_aldps(tp);
2801 r8153_first_init(tp);
2802 r8153_enable_aldps(tp);
2803}
2804
hayeswang43779f82014-01-02 11:25:10 +08002805static void rtl8153_down(struct r8152 *tp)
2806{
hayeswang68714382014-04-11 17:54:31 +08002807 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2808 rtl_drop_queued_tx(tp);
2809 return;
2810 }
2811
hayeswangb9702722014-02-18 21:49:00 +08002812 r8153_u1u2en(tp, false);
2813 r8153_power_cut_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08002814 r8153_disable_aldps(tp);
2815 r8153_enter_oob(tp);
2816 r8153_enable_aldps(tp);
2817}
2818
hayeswangac718b62013-05-02 16:01:25 +00002819static void set_carrier(struct r8152 *tp)
2820{
2821 struct net_device *netdev = tp->netdev;
2822 u8 speed;
2823
hayeswang40a82912013-08-14 20:54:40 +08002824 clear_bit(RTL8152_LINK_CHG, &tp->flags);
hayeswangac718b62013-05-02 16:01:25 +00002825 speed = rtl8152_get_speed(tp);
2826
2827 if (speed & LINK_STATUS) {
2828 if (!(tp->speed & LINK_STATUS)) {
hayeswangc81229c2014-01-02 11:22:42 +08002829 tp->rtl_ops.enable(tp);
hayeswangac718b62013-05-02 16:01:25 +00002830 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
2831 netif_carrier_on(netdev);
2832 }
2833 } else {
2834 if (tp->speed & LINK_STATUS) {
2835 netif_carrier_off(netdev);
hayeswangebc2ec42013-08-14 20:54:38 +08002836 tasklet_disable(&tp->tl);
hayeswangc81229c2014-01-02 11:22:42 +08002837 tp->rtl_ops.disable(tp);
hayeswangebc2ec42013-08-14 20:54:38 +08002838 tasklet_enable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00002839 }
2840 }
2841 tp->speed = speed;
2842}
2843
2844static void rtl_work_func_t(struct work_struct *work)
2845{
2846 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
2847
hayeswang9a4be1b2014-02-18 21:49:07 +08002848 if (usb_autopm_get_interface(tp->intf) < 0)
2849 return;
2850
hayeswangac718b62013-05-02 16:01:25 +00002851 if (!test_bit(WORK_ENABLE, &tp->flags))
2852 goto out1;
2853
2854 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2855 goto out1;
2856
hayeswang40a82912013-08-14 20:54:40 +08002857 if (test_bit(RTL8152_LINK_CHG, &tp->flags))
2858 set_carrier(tp);
hayeswangac718b62013-05-02 16:01:25 +00002859
2860 if (test_bit(RTL8152_SET_RX_MODE, &tp->flags))
2861 _rtl8152_set_rx_mode(tp->netdev);
2862
hayeswang0c3121f2014-03-07 11:04:36 +08002863 if (test_bit(SCHEDULE_TASKLET, &tp->flags) &&
2864 (tp->speed & LINK_STATUS)) {
2865 clear_bit(SCHEDULE_TASKLET, &tp->flags);
2866 tasklet_schedule(&tp->tl);
2867 }
hayeswangaa66a5f2014-02-18 21:49:04 +08002868
2869 if (test_bit(PHY_RESET, &tp->flags))
2870 rtl_phy_reset(tp);
2871
hayeswangac718b62013-05-02 16:01:25 +00002872out1:
hayeswang9a4be1b2014-02-18 21:49:07 +08002873 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002874}
2875
2876static int rtl8152_open(struct net_device *netdev)
2877{
2878 struct r8152 *tp = netdev_priv(netdev);
2879 int res = 0;
2880
hayeswang7e9da482014-02-18 21:49:05 +08002881 res = alloc_all_mem(tp);
2882 if (res)
2883 goto out;
2884
hayeswang9a4be1b2014-02-18 21:49:07 +08002885 res = usb_autopm_get_interface(tp->intf);
2886 if (res < 0) {
2887 free_all_mem(tp);
2888 goto out;
2889 }
2890
2891 /* The WORK_ENABLE may be set when autoresume occurs */
2892 if (test_bit(WORK_ENABLE, &tp->flags)) {
2893 clear_bit(WORK_ENABLE, &tp->flags);
2894 usb_kill_urb(tp->intr_urb);
2895 cancel_delayed_work_sync(&tp->schedule);
2896 if (tp->speed & LINK_STATUS)
2897 tp->rtl_ops.disable(tp);
2898 }
2899
hayeswang7e9da482014-02-18 21:49:05 +08002900 tp->rtl_ops.up(tp);
2901
hayeswang43779f82014-01-02 11:25:10 +08002902 rtl8152_set_speed(tp, AUTONEG_ENABLE,
2903 tp->mii.supports_gmii ? SPEED_1000 : SPEED_100,
2904 DUPLEX_FULL);
hayeswang40a82912013-08-14 20:54:40 +08002905 tp->speed = 0;
2906 netif_carrier_off(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002907 netif_start_queue(netdev);
2908 set_bit(WORK_ENABLE, &tp->flags);
hayeswangdb8515e2014-03-06 15:07:16 +08002909
hayeswang3d55f442014-02-06 11:55:48 +08002910 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
2911 if (res) {
2912 if (res == -ENODEV)
2913 netif_device_detach(tp->netdev);
2914 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
2915 res);
hayeswang7e9da482014-02-18 21:49:05 +08002916 free_all_mem(tp);
hayeswang3d55f442014-02-06 11:55:48 +08002917 }
2918
hayeswang9a4be1b2014-02-18 21:49:07 +08002919 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002920
hayeswang7e9da482014-02-18 21:49:05 +08002921out:
hayeswangac718b62013-05-02 16:01:25 +00002922 return res;
2923}
2924
2925static int rtl8152_close(struct net_device *netdev)
2926{
2927 struct r8152 *tp = netdev_priv(netdev);
2928 int res = 0;
2929
2930 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang3d55f442014-02-06 11:55:48 +08002931 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00002932 cancel_delayed_work_sync(&tp->schedule);
2933 netif_stop_queue(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08002934
2935 res = usb_autopm_get_interface(tp->intf);
2936 if (res < 0) {
2937 rtl_drop_queued_tx(tp);
2938 } else {
hayeswangb209af92014-08-25 15:53:00 +08002939 /* The autosuspend may have been enabled and wouldn't
hayeswang9a4be1b2014-02-18 21:49:07 +08002940 * be disable when autoresume occurs, because the
2941 * netif_running() would be false.
2942 */
2943 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
2944 rtl_runtime_suspend_enable(tp, false);
2945 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
2946 }
2947
2948 tasklet_disable(&tp->tl);
2949 tp->rtl_ops.down(tp);
2950 tasklet_enable(&tp->tl);
2951 usb_autopm_put_interface(tp->intf);
2952 }
hayeswangac718b62013-05-02 16:01:25 +00002953
hayeswang7e9da482014-02-18 21:49:05 +08002954 free_all_mem(tp);
2955
hayeswangac718b62013-05-02 16:01:25 +00002956 return res;
2957}
2958
hayeswangd24f6132014-09-25 20:54:01 +08002959static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
hayeswangac718b62013-05-02 16:01:25 +00002960{
hayeswangd24f6132014-09-25 20:54:01 +08002961 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
2962 ocp_reg_write(tp, OCP_EEE_DATA, reg);
2963 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
2964}
2965
2966static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
2967{
2968 u16 data;
2969
2970 r8152_mmd_indirect(tp, dev, reg);
2971 data = ocp_reg_read(tp, OCP_EEE_DATA);
2972 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2973
2974 return data;
2975}
2976
2977static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
2978{
2979 r8152_mmd_indirect(tp, dev, reg);
2980 ocp_reg_write(tp, OCP_EEE_DATA, data);
2981 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2982}
2983
2984static void r8152_eee_en(struct r8152 *tp, bool enable)
2985{
2986 u16 config1, config2, config3;
hayeswang45f4a192014-01-06 17:08:41 +08002987 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002988
2989 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
hayeswangd24f6132014-09-25 20:54:01 +08002990 config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
2991 config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
2992 config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
2993
2994 if (enable) {
2995 ocp_data |= EEE_RX_EN | EEE_TX_EN;
2996 config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
2997 config1 |= sd_rise_time(1);
2998 config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
2999 config3 |= fast_snr(42);
3000 } else {
3001 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3002 config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
3003 RX_QUIET_EN);
3004 config1 |= sd_rise_time(7);
3005 config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
3006 config3 |= fast_snr(511);
3007 }
3008
hayeswangac718b62013-05-02 16:01:25 +00003009 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
hayeswangd24f6132014-09-25 20:54:01 +08003010 ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
3011 ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
3012 ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
3013}
3014
3015static void r8152b_enable_eee(struct r8152 *tp)
3016{
3017 r8152_eee_en(tp, true);
3018 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, MDIO_EEE_100TX);
3019}
3020
3021static void r8153_eee_en(struct r8152 *tp, bool enable)
3022{
3023 u32 ocp_data;
3024 u16 config;
3025
3026 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3027 config = ocp_reg_read(tp, OCP_EEE_CFG);
3028
3029 if (enable) {
3030 ocp_data |= EEE_RX_EN | EEE_TX_EN;
3031 config |= EEE10_EN;
3032 } else {
3033 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3034 config &= ~EEE10_EN;
3035 }
3036
3037 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
3038 ocp_reg_write(tp, OCP_EEE_CFG, config);
hayeswangac718b62013-05-02 16:01:25 +00003039}
3040
hayeswang43779f82014-01-02 11:25:10 +08003041static void r8153_enable_eee(struct r8152 *tp)
3042{
hayeswangd24f6132014-09-25 20:54:01 +08003043 r8153_eee_en(tp, true);
3044 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
hayeswang43779f82014-01-02 11:25:10 +08003045}
3046
hayeswangac718b62013-05-02 16:01:25 +00003047static void r8152b_enable_fc(struct r8152 *tp)
3048{
3049 u16 anar;
3050
3051 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3052 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3053 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3054}
3055
hayeswang4f1d4d52014-03-11 16:24:19 +08003056static void rtl_tally_reset(struct r8152 *tp)
3057{
3058 u32 ocp_data;
3059
3060 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
3061 ocp_data |= TALLY_RESET;
3062 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
3063}
3064
hayeswangac718b62013-05-02 16:01:25 +00003065static void r8152b_init(struct r8152 *tp)
3066{
hayeswangebc2ec42013-08-14 20:54:38 +08003067 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00003068
hayeswang68714382014-04-11 17:54:31 +08003069 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3070 return;
3071
hayeswangd70b1132014-09-19 15:17:18 +08003072 r8152b_disable_aldps(tp);
3073
hayeswangac718b62013-05-02 16:01:25 +00003074 if (tp->version == RTL_VER_01) {
3075 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
3076 ocp_data &= ~LED_MODE_MASK;
3077 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
3078 }
3079
hayeswang00a5e362014-02-18 21:48:59 +08003080 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003081
hayeswangac718b62013-05-02 16:01:25 +00003082 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3083 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
3084 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3085 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
3086 ocp_data &= ~MCU_CLK_RATIO_MASK;
3087 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
3088 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
3089 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
3090 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
3091 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
3092
3093 r8152b_enable_eee(tp);
3094 r8152b_enable_aldps(tp);
3095 r8152b_enable_fc(tp);
hayeswang4f1d4d52014-03-11 16:24:19 +08003096 rtl_tally_reset(tp);
hayeswangac718b62013-05-02 16:01:25 +00003097
hayeswangebc2ec42013-08-14 20:54:38 +08003098 /* enable rx aggregation */
hayeswangac718b62013-05-02 16:01:25 +00003099 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
hayeswangebc2ec42013-08-14 20:54:38 +08003100 ocp_data &= ~RX_AGG_DISABLE;
hayeswangac718b62013-05-02 16:01:25 +00003101 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
3102}
3103
hayeswang43779f82014-01-02 11:25:10 +08003104static void r8153_init(struct r8152 *tp)
3105{
3106 u32 ocp_data;
3107 int i;
3108
hayeswang68714382014-04-11 17:54:31 +08003109 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3110 return;
3111
hayeswangd70b1132014-09-19 15:17:18 +08003112 r8153_disable_aldps(tp);
hayeswangb9702722014-02-18 21:49:00 +08003113 r8153_u1u2en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003114
3115 for (i = 0; i < 500; i++) {
3116 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
3117 AUTOLOAD_DONE)
3118 break;
3119 msleep(20);
3120 }
3121
3122 for (i = 0; i < 500; i++) {
3123 ocp_data = ocp_reg_read(tp, OCP_PHY_STATUS) & PHY_STAT_MASK;
3124 if (ocp_data == PHY_STAT_LAN_ON || ocp_data == PHY_STAT_PWRDN)
3125 break;
3126 msleep(20);
3127 }
3128
hayeswangb9702722014-02-18 21:49:00 +08003129 r8153_u2p3en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003130
3131 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
3132 ocp_data &= ~TIMER11_EN;
3133 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
3134
hayeswang43779f82014-01-02 11:25:10 +08003135 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
3136 ocp_data &= ~LED_MODE_MASK;
3137 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
3138
3139 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL);
3140 ocp_data &= ~LPM_TIMER_MASK;
3141 if (tp->udev->speed == USB_SPEED_SUPER)
3142 ocp_data |= LPM_TIMER_500US;
3143 else
3144 ocp_data |= LPM_TIMER_500MS;
3145 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
3146
3147 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
3148 ocp_data &= ~SEN_VAL_MASK;
3149 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
3150 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
3151
hayeswangb9702722014-02-18 21:49:00 +08003152 r8153_power_cut_en(tp, false);
3153 r8153_u1u2en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003154
hayeswang43779f82014-01-02 11:25:10 +08003155 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ALDPS_SPDWN_RATIO);
3156 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, EEE_SPDWN_RATIO);
3157 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
3158 PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
3159 U1U2_SPDWN_EN | L1_SPDWN_EN);
3160 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
3161 PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
3162 TP100_SPDWN_EN | TP500_SPDWN_EN | TP1000_SPDWN_EN |
3163 EEE_SPDWN_EN);
3164
3165 r8153_enable_eee(tp);
3166 r8153_enable_aldps(tp);
3167 r8152b_enable_fc(tp);
hayeswang4f1d4d52014-03-11 16:24:19 +08003168 rtl_tally_reset(tp);
hayeswang43779f82014-01-02 11:25:10 +08003169}
3170
hayeswangac718b62013-05-02 16:01:25 +00003171static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
3172{
3173 struct r8152 *tp = usb_get_intfdata(intf);
3174
hayeswang9a4be1b2014-02-18 21:49:07 +08003175 if (PMSG_IS_AUTO(message))
3176 set_bit(SELECTIVE_SUSPEND, &tp->flags);
3177 else
3178 netif_device_detach(tp->netdev);
hayeswangac718b62013-05-02 16:01:25 +00003179
3180 if (netif_running(tp->netdev)) {
3181 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08003182 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00003183 cancel_delayed_work_sync(&tp->schedule);
hayeswang9a4be1b2014-02-18 21:49:07 +08003184 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3185 rtl_runtime_suspend_enable(tp, true);
3186 } else {
3187 tasklet_disable(&tp->tl);
3188 tp->rtl_ops.down(tp);
3189 tasklet_enable(&tp->tl);
3190 }
hayeswangac718b62013-05-02 16:01:25 +00003191 }
3192
hayeswangac718b62013-05-02 16:01:25 +00003193 return 0;
3194}
3195
3196static int rtl8152_resume(struct usb_interface *intf)
3197{
3198 struct r8152 *tp = usb_get_intfdata(intf);
3199
hayeswang9a4be1b2014-02-18 21:49:07 +08003200 if (!test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3201 tp->rtl_ops.init(tp);
3202 netif_device_attach(tp->netdev);
3203 }
3204
hayeswangac718b62013-05-02 16:01:25 +00003205 if (netif_running(tp->netdev)) {
hayeswang9a4be1b2014-02-18 21:49:07 +08003206 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3207 rtl_runtime_suspend_enable(tp, false);
3208 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
3209 if (tp->speed & LINK_STATUS)
3210 tp->rtl_ops.disable(tp);
3211 } else {
3212 tp->rtl_ops.up(tp);
3213 rtl8152_set_speed(tp, AUTONEG_ENABLE,
hayeswangb209af92014-08-25 15:53:00 +08003214 tp->mii.supports_gmii ?
3215 SPEED_1000 : SPEED_100,
3216 DUPLEX_FULL);
hayeswang9a4be1b2014-02-18 21:49:07 +08003217 }
hayeswang40a82912013-08-14 20:54:40 +08003218 tp->speed = 0;
3219 netif_carrier_off(tp->netdev);
hayeswangac718b62013-05-02 16:01:25 +00003220 set_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08003221 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
hayeswangac718b62013-05-02 16:01:25 +00003222 }
3223
3224 return 0;
3225}
3226
hayeswang21ff2e82014-02-18 21:49:06 +08003227static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3228{
3229 struct r8152 *tp = netdev_priv(dev);
3230
hayeswang9a4be1b2014-02-18 21:49:07 +08003231 if (usb_autopm_get_interface(tp->intf) < 0)
3232 return;
3233
hayeswang21ff2e82014-02-18 21:49:06 +08003234 wol->supported = WAKE_ANY;
3235 wol->wolopts = __rtl_get_wol(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003236
3237 usb_autopm_put_interface(tp->intf);
hayeswang21ff2e82014-02-18 21:49:06 +08003238}
3239
3240static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3241{
3242 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003243 int ret;
3244
3245 ret = usb_autopm_get_interface(tp->intf);
3246 if (ret < 0)
3247 goto out_set_wol;
hayeswang21ff2e82014-02-18 21:49:06 +08003248
3249 __rtl_set_wol(tp, wol->wolopts);
3250 tp->saved_wolopts = wol->wolopts & WAKE_ANY;
3251
hayeswang9a4be1b2014-02-18 21:49:07 +08003252 usb_autopm_put_interface(tp->intf);
3253
3254out_set_wol:
3255 return ret;
hayeswang21ff2e82014-02-18 21:49:06 +08003256}
3257
hayeswanga5ec27c2014-02-18 21:49:11 +08003258static u32 rtl8152_get_msglevel(struct net_device *dev)
3259{
3260 struct r8152 *tp = netdev_priv(dev);
3261
3262 return tp->msg_enable;
3263}
3264
3265static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
3266{
3267 struct r8152 *tp = netdev_priv(dev);
3268
3269 tp->msg_enable = value;
3270}
3271
hayeswangac718b62013-05-02 16:01:25 +00003272static void rtl8152_get_drvinfo(struct net_device *netdev,
3273 struct ethtool_drvinfo *info)
3274{
3275 struct r8152 *tp = netdev_priv(netdev);
3276
hayeswangb0b46c72014-08-26 10:08:23 +08003277 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
3278 strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
hayeswangac718b62013-05-02 16:01:25 +00003279 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
3280}
3281
3282static
3283int rtl8152_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
3284{
3285 struct r8152 *tp = netdev_priv(netdev);
3286
3287 if (!tp->mii.mdio_read)
3288 return -EOPNOTSUPP;
3289
3290 return mii_ethtool_gset(&tp->mii, cmd);
3291}
3292
3293static int rtl8152_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
3294{
3295 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003296 int ret;
hayeswangac718b62013-05-02 16:01:25 +00003297
hayeswang9a4be1b2014-02-18 21:49:07 +08003298 ret = usb_autopm_get_interface(tp->intf);
3299 if (ret < 0)
3300 goto out;
3301
3302 ret = rtl8152_set_speed(tp, cmd->autoneg, cmd->speed, cmd->duplex);
3303
3304 usb_autopm_put_interface(tp->intf);
3305
3306out:
3307 return ret;
hayeswangac718b62013-05-02 16:01:25 +00003308}
3309
hayeswang4f1d4d52014-03-11 16:24:19 +08003310static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
3311 "tx_packets",
3312 "rx_packets",
3313 "tx_errors",
3314 "rx_errors",
3315 "rx_missed",
3316 "align_errors",
3317 "tx_single_collisions",
3318 "tx_multi_collisions",
3319 "rx_unicast",
3320 "rx_broadcast",
3321 "rx_multicast",
3322 "tx_aborted",
3323 "tx_underrun",
3324};
3325
3326static int rtl8152_get_sset_count(struct net_device *dev, int sset)
3327{
3328 switch (sset) {
3329 case ETH_SS_STATS:
3330 return ARRAY_SIZE(rtl8152_gstrings);
3331 default:
3332 return -EOPNOTSUPP;
3333 }
3334}
3335
3336static void rtl8152_get_ethtool_stats(struct net_device *dev,
3337 struct ethtool_stats *stats, u64 *data)
3338{
3339 struct r8152 *tp = netdev_priv(dev);
3340 struct tally_counter tally;
3341
hayeswang0b030242014-07-08 14:49:28 +08003342 if (usb_autopm_get_interface(tp->intf) < 0)
3343 return;
3344
hayeswang4f1d4d52014-03-11 16:24:19 +08003345 generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
3346
hayeswang0b030242014-07-08 14:49:28 +08003347 usb_autopm_put_interface(tp->intf);
3348
hayeswang4f1d4d52014-03-11 16:24:19 +08003349 data[0] = le64_to_cpu(tally.tx_packets);
3350 data[1] = le64_to_cpu(tally.rx_packets);
3351 data[2] = le64_to_cpu(tally.tx_errors);
3352 data[3] = le32_to_cpu(tally.rx_errors);
3353 data[4] = le16_to_cpu(tally.rx_missed);
3354 data[5] = le16_to_cpu(tally.align_errors);
3355 data[6] = le32_to_cpu(tally.tx_one_collision);
3356 data[7] = le32_to_cpu(tally.tx_multi_collision);
3357 data[8] = le64_to_cpu(tally.rx_unicast);
3358 data[9] = le64_to_cpu(tally.rx_broadcast);
3359 data[10] = le32_to_cpu(tally.rx_multicast);
3360 data[11] = le16_to_cpu(tally.tx_aborted);
3361 data[12] = le16_to_cpu(tally.tx_underun);
3362}
3363
3364static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3365{
3366 switch (stringset) {
3367 case ETH_SS_STATS:
3368 memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
3369 break;
3370 }
3371}
3372
hayeswangdf35d282014-09-25 20:54:02 +08003373static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
3374{
3375 u32 ocp_data, lp, adv, supported = 0;
3376 u16 val;
3377
3378 val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
3379 supported = mmd_eee_cap_to_ethtool_sup_t(val);
3380
3381 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
3382 adv = mmd_eee_adv_to_ethtool_adv_t(val);
3383
3384 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
3385 lp = mmd_eee_adv_to_ethtool_adv_t(val);
3386
3387 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3388 ocp_data &= EEE_RX_EN | EEE_TX_EN;
3389
3390 eee->eee_enabled = !!ocp_data;
3391 eee->eee_active = !!(supported & adv & lp);
3392 eee->supported = supported;
3393 eee->advertised = adv;
3394 eee->lp_advertised = lp;
3395
3396 return 0;
3397}
3398
3399static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
3400{
3401 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
3402
3403 r8152_eee_en(tp, eee->eee_enabled);
3404
3405 if (!eee->eee_enabled)
3406 val = 0;
3407
3408 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3409
3410 return 0;
3411}
3412
3413static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
3414{
3415 u32 ocp_data, lp, adv, supported = 0;
3416 u16 val;
3417
3418 val = ocp_reg_read(tp, OCP_EEE_ABLE);
3419 supported = mmd_eee_cap_to_ethtool_sup_t(val);
3420
3421 val = ocp_reg_read(tp, OCP_EEE_ADV);
3422 adv = mmd_eee_adv_to_ethtool_adv_t(val);
3423
3424 val = ocp_reg_read(tp, OCP_EEE_LPABLE);
3425 lp = mmd_eee_adv_to_ethtool_adv_t(val);
3426
3427 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3428 ocp_data &= EEE_RX_EN | EEE_TX_EN;
3429
3430 eee->eee_enabled = !!ocp_data;
3431 eee->eee_active = !!(supported & adv & lp);
3432 eee->supported = supported;
3433 eee->advertised = adv;
3434 eee->lp_advertised = lp;
3435
3436 return 0;
3437}
3438
3439static int r8153_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
3440{
3441 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
3442
3443 r8153_eee_en(tp, eee->eee_enabled);
3444
3445 if (!eee->eee_enabled)
3446 val = 0;
3447
3448 ocp_reg_write(tp, OCP_EEE_ADV, val);
3449
3450 return 0;
3451}
3452
3453static int
3454rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
3455{
3456 struct r8152 *tp = netdev_priv(net);
3457 int ret;
3458
3459 ret = usb_autopm_get_interface(tp->intf);
3460 if (ret < 0)
3461 goto out;
3462
3463 ret = tp->rtl_ops.eee_get(tp, edata);
3464
3465 usb_autopm_put_interface(tp->intf);
3466
3467out:
3468 return ret;
3469}
3470
3471static int
3472rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
3473{
3474 struct r8152 *tp = netdev_priv(net);
3475 int ret;
3476
3477 ret = usb_autopm_get_interface(tp->intf);
3478 if (ret < 0)
3479 goto out;
3480
3481 ret = tp->rtl_ops.eee_set(tp, edata);
3482
3483 usb_autopm_put_interface(tp->intf);
3484
3485out:
3486 return ret;
3487}
3488
hayeswangac718b62013-05-02 16:01:25 +00003489static struct ethtool_ops ops = {
3490 .get_drvinfo = rtl8152_get_drvinfo,
3491 .get_settings = rtl8152_get_settings,
3492 .set_settings = rtl8152_set_settings,
3493 .get_link = ethtool_op_get_link,
hayeswanga5ec27c2014-02-18 21:49:11 +08003494 .get_msglevel = rtl8152_get_msglevel,
3495 .set_msglevel = rtl8152_set_msglevel,
hayeswang21ff2e82014-02-18 21:49:06 +08003496 .get_wol = rtl8152_get_wol,
3497 .set_wol = rtl8152_set_wol,
hayeswang4f1d4d52014-03-11 16:24:19 +08003498 .get_strings = rtl8152_get_strings,
3499 .get_sset_count = rtl8152_get_sset_count,
3500 .get_ethtool_stats = rtl8152_get_ethtool_stats,
hayeswangdf35d282014-09-25 20:54:02 +08003501 .get_eee = rtl_ethtool_get_eee,
3502 .set_eee = rtl_ethtool_set_eee,
hayeswangac718b62013-05-02 16:01:25 +00003503};
3504
3505static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
3506{
3507 struct r8152 *tp = netdev_priv(netdev);
3508 struct mii_ioctl_data *data = if_mii(rq);
hayeswang9a4be1b2014-02-18 21:49:07 +08003509 int res;
3510
hayeswang68714382014-04-11 17:54:31 +08003511 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3512 return -ENODEV;
3513
hayeswang9a4be1b2014-02-18 21:49:07 +08003514 res = usb_autopm_get_interface(tp->intf);
3515 if (res < 0)
3516 goto out;
hayeswangac718b62013-05-02 16:01:25 +00003517
3518 switch (cmd) {
3519 case SIOCGMIIPHY:
3520 data->phy_id = R8152_PHY_ID; /* Internal PHY */
3521 break;
3522
3523 case SIOCGMIIREG:
3524 data->val_out = r8152_mdio_read(tp, data->reg_num);
3525 break;
3526
3527 case SIOCSMIIREG:
3528 if (!capable(CAP_NET_ADMIN)) {
3529 res = -EPERM;
3530 break;
3531 }
3532 r8152_mdio_write(tp, data->reg_num, data->val_in);
3533 break;
3534
3535 default:
3536 res = -EOPNOTSUPP;
3537 }
3538
hayeswang9a4be1b2014-02-18 21:49:07 +08003539 usb_autopm_put_interface(tp->intf);
3540
3541out:
hayeswangac718b62013-05-02 16:01:25 +00003542 return res;
3543}
3544
hayeswang69b4b7a2014-07-10 10:58:54 +08003545static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
3546{
3547 struct r8152 *tp = netdev_priv(dev);
3548
3549 switch (tp->version) {
3550 case RTL_VER_01:
3551 case RTL_VER_02:
3552 return eth_change_mtu(dev, new_mtu);
3553 default:
3554 break;
3555 }
3556
3557 if (new_mtu < 68 || new_mtu > RTL8153_MAX_MTU)
3558 return -EINVAL;
3559
3560 dev->mtu = new_mtu;
3561
3562 return 0;
3563}
3564
hayeswangac718b62013-05-02 16:01:25 +00003565static const struct net_device_ops rtl8152_netdev_ops = {
3566 .ndo_open = rtl8152_open,
3567 .ndo_stop = rtl8152_close,
3568 .ndo_do_ioctl = rtl8152_ioctl,
3569 .ndo_start_xmit = rtl8152_start_xmit,
3570 .ndo_tx_timeout = rtl8152_tx_timeout,
hayeswangc5554292014-09-12 10:43:11 +08003571 .ndo_set_features = rtl8152_set_features,
hayeswangac718b62013-05-02 16:01:25 +00003572 .ndo_set_rx_mode = rtl8152_set_rx_mode,
3573 .ndo_set_mac_address = rtl8152_set_mac_address,
hayeswang69b4b7a2014-07-10 10:58:54 +08003574 .ndo_change_mtu = rtl8152_change_mtu,
hayeswangac718b62013-05-02 16:01:25 +00003575 .ndo_validate_addr = eth_validate_addr,
3576};
3577
3578static void r8152b_get_version(struct r8152 *tp)
3579{
3580 u32 ocp_data;
3581 u16 version;
3582
3583 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR1);
3584 version = (u16)(ocp_data & VERSION_MASK);
3585
3586 switch (version) {
3587 case 0x4c00:
3588 tp->version = RTL_VER_01;
3589 break;
3590 case 0x4c10:
3591 tp->version = RTL_VER_02;
3592 break;
hayeswang43779f82014-01-02 11:25:10 +08003593 case 0x5c00:
3594 tp->version = RTL_VER_03;
3595 tp->mii.supports_gmii = 1;
3596 break;
3597 case 0x5c10:
3598 tp->version = RTL_VER_04;
3599 tp->mii.supports_gmii = 1;
3600 break;
3601 case 0x5c20:
3602 tp->version = RTL_VER_05;
3603 tp->mii.supports_gmii = 1;
3604 break;
hayeswangac718b62013-05-02 16:01:25 +00003605 default:
3606 netif_info(tp, probe, tp->netdev,
3607 "Unknown version 0x%04x\n", version);
3608 break;
3609 }
3610}
3611
hayeswange3fe0b12014-01-02 11:22:39 +08003612static void rtl8152_unload(struct r8152 *tp)
3613{
hayeswang68714382014-04-11 17:54:31 +08003614 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3615 return;
3616
hayeswang00a5e362014-02-18 21:48:59 +08003617 if (tp->version != RTL_VER_01)
3618 r8152_power_cut_en(tp, true);
hayeswange3fe0b12014-01-02 11:22:39 +08003619}
3620
hayeswang43779f82014-01-02 11:25:10 +08003621static void rtl8153_unload(struct r8152 *tp)
3622{
hayeswang68714382014-04-11 17:54:31 +08003623 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3624 return;
3625
hayeswangb9702722014-02-18 21:49:00 +08003626 r8153_power_cut_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003627}
3628
hayeswang31ca1de2014-01-06 17:08:43 +08003629static int rtl_ops_init(struct r8152 *tp, const struct usb_device_id *id)
hayeswangc81229c2014-01-02 11:22:42 +08003630{
3631 struct rtl_ops *ops = &tp->rtl_ops;
hayeswang31ca1de2014-01-06 17:08:43 +08003632 int ret = -ENODEV;
hayeswangc81229c2014-01-02 11:22:42 +08003633
3634 switch (id->idVendor) {
3635 case VENDOR_ID_REALTEK:
3636 switch (id->idProduct) {
3637 case PRODUCT_ID_RTL8152:
3638 ops->init = r8152b_init;
3639 ops->enable = rtl8152_enable;
3640 ops->disable = rtl8152_disable;
hayeswangd70b1132014-09-19 15:17:18 +08003641 ops->up = rtl8152_up;
hayeswangc81229c2014-01-02 11:22:42 +08003642 ops->down = rtl8152_down;
3643 ops->unload = rtl8152_unload;
hayeswangdf35d282014-09-25 20:54:02 +08003644 ops->eee_get = r8152_get_eee;
3645 ops->eee_set = r8152_set_eee;
hayeswang31ca1de2014-01-06 17:08:43 +08003646 ret = 0;
hayeswangc81229c2014-01-02 11:22:42 +08003647 break;
hayeswang43779f82014-01-02 11:25:10 +08003648 case PRODUCT_ID_RTL8153:
3649 ops->init = r8153_init;
3650 ops->enable = rtl8153_enable;
hayeswangd70b1132014-09-19 15:17:18 +08003651 ops->disable = rtl8153_disable;
3652 ops->up = rtl8153_up;
hayeswang43779f82014-01-02 11:25:10 +08003653 ops->down = rtl8153_down;
3654 ops->unload = rtl8153_unload;
hayeswangdf35d282014-09-25 20:54:02 +08003655 ops->eee_get = r8153_get_eee;
3656 ops->eee_set = r8153_set_eee;
hayeswang31ca1de2014-01-06 17:08:43 +08003657 ret = 0;
hayeswang43779f82014-01-02 11:25:10 +08003658 break;
3659 default:
hayeswang43779f82014-01-02 11:25:10 +08003660 break;
3661 }
3662 break;
3663
3664 case VENDOR_ID_SAMSUNG:
3665 switch (id->idProduct) {
3666 case PRODUCT_ID_SAMSUNG:
3667 ops->init = r8153_init;
3668 ops->enable = rtl8153_enable;
hayeswangd70b1132014-09-19 15:17:18 +08003669 ops->disable = rtl8153_disable;
3670 ops->up = rtl8153_up;
hayeswang43779f82014-01-02 11:25:10 +08003671 ops->down = rtl8153_down;
3672 ops->unload = rtl8153_unload;
hayeswangdf35d282014-09-25 20:54:02 +08003673 ops->eee_get = r8153_get_eee;
3674 ops->eee_set = r8153_set_eee;
hayeswang31ca1de2014-01-06 17:08:43 +08003675 ret = 0;
hayeswang43779f82014-01-02 11:25:10 +08003676 break;
hayeswangc81229c2014-01-02 11:22:42 +08003677 default:
hayeswangc81229c2014-01-02 11:22:42 +08003678 break;
3679 }
3680 break;
3681
3682 default:
hayeswangc81229c2014-01-02 11:22:42 +08003683 break;
3684 }
3685
hayeswang31ca1de2014-01-06 17:08:43 +08003686 if (ret)
3687 netif_err(tp, probe, tp->netdev, "Unknown Device\n");
3688
hayeswangc81229c2014-01-02 11:22:42 +08003689 return ret;
3690}
3691
hayeswangac718b62013-05-02 16:01:25 +00003692static int rtl8152_probe(struct usb_interface *intf,
3693 const struct usb_device_id *id)
3694{
3695 struct usb_device *udev = interface_to_usbdev(intf);
3696 struct r8152 *tp;
3697 struct net_device *netdev;
hayeswangebc2ec42013-08-14 20:54:38 +08003698 int ret;
hayeswangac718b62013-05-02 16:01:25 +00003699
hayeswang10c32712014-03-04 20:47:48 +08003700 if (udev->actconfig->desc.bConfigurationValue != 1) {
3701 usb_driver_set_configuration(udev, 1);
3702 return -ENODEV;
3703 }
3704
3705 usb_reset_device(udev);
hayeswangac718b62013-05-02 16:01:25 +00003706 netdev = alloc_etherdev(sizeof(struct r8152));
3707 if (!netdev) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08003708 dev_err(&intf->dev, "Out of memory\n");
hayeswangac718b62013-05-02 16:01:25 +00003709 return -ENOMEM;
3710 }
3711
hayeswangebc2ec42013-08-14 20:54:38 +08003712 SET_NETDEV_DEV(netdev, &intf->dev);
hayeswangac718b62013-05-02 16:01:25 +00003713 tp = netdev_priv(netdev);
3714 tp->msg_enable = 0x7FFF;
3715
hayeswange3ad4122014-01-06 17:08:42 +08003716 tp->udev = udev;
3717 tp->netdev = netdev;
3718 tp->intf = intf;
3719
hayeswang31ca1de2014-01-06 17:08:43 +08003720 ret = rtl_ops_init(tp, id);
3721 if (ret)
3722 goto out;
hayeswangc81229c2014-01-02 11:22:42 +08003723
hayeswangebc2ec42013-08-14 20:54:38 +08003724 tasklet_init(&tp->tl, bottom_half, (unsigned long)tp);
hayeswangac718b62013-05-02 16:01:25 +00003725 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
3726
hayeswangac718b62013-05-02 16:01:25 +00003727 netdev->netdev_ops = &rtl8152_netdev_ops;
3728 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
hayeswang5bd23882013-08-14 20:54:39 +08003729
hayeswang60c89072014-03-07 11:04:39 +08003730 netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1b2014-03-07 11:04:40 +08003731 NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
hayeswangc5554292014-09-12 10:43:11 +08003732 NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
3733 NETIF_F_HW_VLAN_CTAG_TX;
hayeswang60c89072014-03-07 11:04:39 +08003734 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1b2014-03-07 11:04:40 +08003735 NETIF_F_TSO | NETIF_F_FRAGLIST |
hayeswangc5554292014-09-12 10:43:11 +08003736 NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
3737 NETIF_F_HW_VLAN_CTAG_RX |
3738 NETIF_F_HW_VLAN_CTAG_TX;
3739 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
3740 NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
3741 NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswangdb8515e2014-03-06 15:07:16 +08003742
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003743 netdev->ethtool_ops = &ops;
hayeswang60c89072014-03-07 11:04:39 +08003744 netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
hayeswangac718b62013-05-02 16:01:25 +00003745
3746 tp->mii.dev = netdev;
3747 tp->mii.mdio_read = read_mii_word;
3748 tp->mii.mdio_write = write_mii_word;
3749 tp->mii.phy_id_mask = 0x3f;
3750 tp->mii.reg_num_mask = 0x1f;
3751 tp->mii.phy_id = R8152_PHY_ID;
3752 tp->mii.supports_gmii = 0;
3753
hayeswang9a4be1b2014-02-18 21:49:07 +08003754 intf->needs_remote_wakeup = 1;
3755
hayeswangac718b62013-05-02 16:01:25 +00003756 r8152b_get_version(tp);
hayeswangc81229c2014-01-02 11:22:42 +08003757 tp->rtl_ops.init(tp);
hayeswangac718b62013-05-02 16:01:25 +00003758 set_ethernet_addr(tp);
3759
hayeswangac718b62013-05-02 16:01:25 +00003760 usb_set_intfdata(intf, tp);
hayeswangac718b62013-05-02 16:01:25 +00003761
hayeswangebc2ec42013-08-14 20:54:38 +08003762 ret = register_netdev(netdev);
3763 if (ret != 0) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08003764 netif_err(tp, probe, netdev, "couldn't register the device\n");
hayeswangebc2ec42013-08-14 20:54:38 +08003765 goto out1;
hayeswangac718b62013-05-02 16:01:25 +00003766 }
3767
hayeswang21ff2e82014-02-18 21:49:06 +08003768 tp->saved_wolopts = __rtl_get_wol(tp);
3769 if (tp->saved_wolopts)
3770 device_set_wakeup_enable(&udev->dev, true);
3771 else
3772 device_set_wakeup_enable(&udev->dev, false);
3773
Hayes Wang4a8deae2014-01-07 11:18:22 +08003774 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
hayeswangac718b62013-05-02 16:01:25 +00003775
3776 return 0;
3777
hayeswangac718b62013-05-02 16:01:25 +00003778out1:
hayeswangebc2ec42013-08-14 20:54:38 +08003779 usb_set_intfdata(intf, NULL);
hayeswangac718b62013-05-02 16:01:25 +00003780out:
3781 free_netdev(netdev);
hayeswangebc2ec42013-08-14 20:54:38 +08003782 return ret;
hayeswangac718b62013-05-02 16:01:25 +00003783}
3784
hayeswangac718b62013-05-02 16:01:25 +00003785static void rtl8152_disconnect(struct usb_interface *intf)
3786{
3787 struct r8152 *tp = usb_get_intfdata(intf);
3788
3789 usb_set_intfdata(intf, NULL);
3790 if (tp) {
3791 set_bit(RTL8152_UNPLUG, &tp->flags);
3792 tasklet_kill(&tp->tl);
3793 unregister_netdev(tp->netdev);
hayeswangc81229c2014-01-02 11:22:42 +08003794 tp->rtl_ops.unload(tp);
hayeswangac718b62013-05-02 16:01:25 +00003795 free_netdev(tp->netdev);
3796 }
3797}
3798
3799/* table of devices that work with this driver */
3800static struct usb_device_id rtl8152_table[] = {
hayeswang10c32712014-03-04 20:47:48 +08003801 {USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8152)},
3802 {USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8153)},
3803 {USB_DEVICE(VENDOR_ID_SAMSUNG, PRODUCT_ID_SAMSUNG)},
hayeswangac718b62013-05-02 16:01:25 +00003804 {}
3805};
3806
3807MODULE_DEVICE_TABLE(usb, rtl8152_table);
3808
3809static struct usb_driver rtl8152_driver = {
3810 .name = MODULENAME,
hayeswangebc2ec42013-08-14 20:54:38 +08003811 .id_table = rtl8152_table,
hayeswangac718b62013-05-02 16:01:25 +00003812 .probe = rtl8152_probe,
3813 .disconnect = rtl8152_disconnect,
hayeswangac718b62013-05-02 16:01:25 +00003814 .suspend = rtl8152_suspend,
hayeswangebc2ec42013-08-14 20:54:38 +08003815 .resume = rtl8152_resume,
3816 .reset_resume = rtl8152_resume,
hayeswang9a4be1b2014-02-18 21:49:07 +08003817 .supports_autosuspend = 1,
hayeswanga6347822014-02-18 21:49:10 +08003818 .disable_hub_initiated_lpm = 1,
hayeswangac718b62013-05-02 16:01:25 +00003819};
3820
Sachin Kamatb4236daa2013-05-16 17:48:08 +00003821module_usb_driver(rtl8152_driver);
hayeswangac718b62013-05-02 16:01:25 +00003822
3823MODULE_AUTHOR(DRIVER_AUTHOR);
3824MODULE_DESCRIPTION(DRIVER_DESC);
3825MODULE_LICENSE("GPL");