blob: 1decca98008f508939eba1f32e80a1dd3fcfab0d [file] [log] [blame]
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301/*
Peter De Schrijverdba40722013-04-03 17:40:36 +03002 * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05303 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#include <linux/slab.h>
18#include <linux/io.h>
19#include <linux/delay.h>
20#include <linux/err.h>
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053021#include <linux/clk.h>
Stephen Boyd584ac4e2015-06-19 15:00:46 -070022#include <linux/clk-provider.h>
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053023
24#include "clk.h"
25
26#define PLL_BASE_BYPASS BIT(31)
27#define PLL_BASE_ENABLE BIT(30)
28#define PLL_BASE_REF_ENABLE BIT(29)
29#define PLL_BASE_OVERRIDE BIT(28)
30
31#define PLL_BASE_DIVP_SHIFT 20
32#define PLL_BASE_DIVP_WIDTH 3
33#define PLL_BASE_DIVN_SHIFT 8
34#define PLL_BASE_DIVN_WIDTH 10
35#define PLL_BASE_DIVM_SHIFT 0
36#define PLL_BASE_DIVM_WIDTH 5
37#define PLLU_POST_DIVP_MASK 0x1
38
39#define PLL_MISC_DCCON_SHIFT 20
40#define PLL_MISC_CPCON_SHIFT 8
41#define PLL_MISC_CPCON_WIDTH 4
42#define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
43#define PLL_MISC_LFCON_SHIFT 4
44#define PLL_MISC_LFCON_WIDTH 4
45#define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
46#define PLL_MISC_VCOCON_SHIFT 0
47#define PLL_MISC_VCOCON_WIDTH 4
48#define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
49
50#define OUT_OF_TABLE_CPCON 8
51
52#define PMC_PLLP_WB0_OVERRIDE 0xf8
53#define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
54#define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
55
56#define PLL_POST_LOCK_DELAY 50
57
58#define PLLDU_LFCON_SET_DIVN 600
59
60#define PLLE_BASE_DIVCML_SHIFT 24
Thierry Redingd0f02ce2014-04-04 15:55:13 +020061#define PLLE_BASE_DIVCML_MASK 0xf
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053062#define PLLE_BASE_DIVP_SHIFT 16
Thierry Redingd0f02ce2014-04-04 15:55:13 +020063#define PLLE_BASE_DIVP_WIDTH 6
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053064#define PLLE_BASE_DIVN_SHIFT 8
65#define PLLE_BASE_DIVN_WIDTH 8
66#define PLLE_BASE_DIVM_SHIFT 0
67#define PLLE_BASE_DIVM_WIDTH 8
Rhyland Kleindd322f02015-06-18 17:28:28 -040068#define PLLE_BASE_ENABLE BIT(31)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053069
70#define PLLE_MISC_SETUP_BASE_SHIFT 16
71#define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
72#define PLLE_MISC_LOCK_ENABLE BIT(9)
73#define PLLE_MISC_READY BIT(15)
74#define PLLE_MISC_SETUP_EX_SHIFT 2
75#define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
76#define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
77 PLLE_MISC_SETUP_EX_MASK)
78#define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
79
80#define PLLE_SS_CTRL 0x68
Peter De Schrijver642fb0c2013-09-26 18:30:01 +030081#define PLLE_SS_CNTL_BYPASS_SS BIT(10)
82#define PLLE_SS_CNTL_INTERP_RESET BIT(11)
83#define PLLE_SS_CNTL_SSC_BYP BIT(12)
84#define PLLE_SS_CNTL_CENTER BIT(14)
85#define PLLE_SS_CNTL_INVERT BIT(15)
86#define PLLE_SS_DISABLE (PLLE_SS_CNTL_BYPASS_SS | PLLE_SS_CNTL_INTERP_RESET |\
87 PLLE_SS_CNTL_SSC_BYP)
88#define PLLE_SS_MAX_MASK 0x1ff
89#define PLLE_SS_MAX_VAL 0x25
90#define PLLE_SS_INC_MASK (0xff << 16)
91#define PLLE_SS_INC_VAL (0x1 << 16)
92#define PLLE_SS_INCINTRV_MASK (0x3f << 24)
93#define PLLE_SS_INCINTRV_VAL (0x20 << 24)
94#define PLLE_SS_COEFFICIENTS_MASK \
95 (PLLE_SS_MAX_MASK | PLLE_SS_INC_MASK | PLLE_SS_INCINTRV_MASK)
96#define PLLE_SS_COEFFICIENTS_VAL \
97 (PLLE_SS_MAX_VAL | PLLE_SS_INC_VAL | PLLE_SS_INCINTRV_VAL)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053098
Peter De Schrijverc1d19392013-04-03 17:40:41 +030099#define PLLE_AUX_PLLP_SEL BIT(2)
Jim Lin2cfe1672014-05-14 17:32:57 -0700100#define PLLE_AUX_USE_LOCKDET BIT(3)
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300101#define PLLE_AUX_ENABLE_SWCTL BIT(4)
Jim Lin2cfe1672014-05-14 17:32:57 -0700102#define PLLE_AUX_SS_SWCTL BIT(6)
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300103#define PLLE_AUX_SEQ_ENABLE BIT(24)
Jim Lin2cfe1672014-05-14 17:32:57 -0700104#define PLLE_AUX_SEQ_START_STATE BIT(25)
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300105#define PLLE_AUX_PLLRE_SEL BIT(28)
Rhyland Kleindd322f02015-06-18 17:28:28 -0400106#define PLLE_AUX_SS_SEQ_INCLUDE BIT(31)
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300107
Jim Lin2cfe1672014-05-14 17:32:57 -0700108#define XUSBIO_PLL_CFG0 0x51c
109#define XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0)
110#define XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL BIT(2)
111#define XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET BIT(6)
112#define XUSBIO_PLL_CFG0_SEQ_ENABLE BIT(24)
113#define XUSBIO_PLL_CFG0_SEQ_START_STATE BIT(25)
114
Mikko Perttunen37ab3662014-06-18 17:23:23 +0300115#define SATA_PLL_CFG0 0x490
116#define SATA_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0)
Mikko Perttunen0e548d50b2014-07-08 09:30:15 +0200117#define SATA_PLL_CFG0_PADPLL_USE_LOCKDET BIT(2)
118#define SATA_PLL_CFG0_SEQ_ENABLE BIT(24)
119#define SATA_PLL_CFG0_SEQ_START_STATE BIT(25)
Mikko Perttunen37ab3662014-06-18 17:23:23 +0300120
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300121#define PLLE_MISC_PLLE_PTS BIT(8)
122#define PLLE_MISC_IDDQ_SW_VALUE BIT(13)
123#define PLLE_MISC_IDDQ_SW_CTRL BIT(14)
124#define PLLE_MISC_VREG_BG_CTRL_SHIFT 4
125#define PLLE_MISC_VREG_BG_CTRL_MASK (3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
126#define PLLE_MISC_VREG_CTRL_SHIFT 2
127#define PLLE_MISC_VREG_CTRL_MASK (2 << PLLE_MISC_VREG_CTRL_SHIFT)
128
129#define PLLCX_MISC_STROBE BIT(31)
130#define PLLCX_MISC_RESET BIT(30)
131#define PLLCX_MISC_SDM_DIV_SHIFT 28
132#define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
133#define PLLCX_MISC_FILT_DIV_SHIFT 26
134#define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
135#define PLLCX_MISC_ALPHA_SHIFT 18
136#define PLLCX_MISC_DIV_LOW_RANGE \
137 ((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
138 (0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
139#define PLLCX_MISC_DIV_HIGH_RANGE \
140 ((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
141 (0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
142#define PLLCX_MISC_COEF_LOW_RANGE \
143 ((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
144#define PLLCX_MISC_KA_SHIFT 2
145#define PLLCX_MISC_KB_SHIFT 9
146#define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
147 (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
148 PLLCX_MISC_DIV_LOW_RANGE | \
149 PLLCX_MISC_RESET)
150#define PLLCX_MISC1_DEFAULT 0x000d2308
151#define PLLCX_MISC2_DEFAULT 0x30211200
152#define PLLCX_MISC3_DEFAULT 0x200
153
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530154#define PMC_SATA_PWRGT 0x1ac
155#define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
156#define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
157
Peter De Schrijver798e9102013-09-09 13:22:55 +0300158#define PLLSS_MISC_KCP 0
159#define PLLSS_MISC_KVCO 0
160#define PLLSS_MISC_SETUP 0
161#define PLLSS_EN_SDM 0
162#define PLLSS_EN_SSC 0
163#define PLLSS_EN_DITHER2 0
164#define PLLSS_EN_DITHER 1
165#define PLLSS_SDM_RESET 0
166#define PLLSS_CLAMP 0
167#define PLLSS_SDM_SSC_MAX 0
168#define PLLSS_SDM_SSC_MIN 0
169#define PLLSS_SDM_SSC_STEP 0
170#define PLLSS_SDM_DIN 0
171#define PLLSS_MISC_DEFAULT ((PLLSS_MISC_KCP << 25) | \
172 (PLLSS_MISC_KVCO << 24) | \
173 PLLSS_MISC_SETUP)
174#define PLLSS_CFG_DEFAULT ((PLLSS_EN_SDM << 31) | \
175 (PLLSS_EN_SSC << 30) | \
176 (PLLSS_EN_DITHER2 << 29) | \
177 (PLLSS_EN_DITHER << 28) | \
178 (PLLSS_SDM_RESET) << 27 | \
179 (PLLSS_CLAMP << 22))
180#define PLLSS_CTRL1_DEFAULT \
181 ((PLLSS_SDM_SSC_MAX << 16) | PLLSS_SDM_SSC_MIN)
182#define PLLSS_CTRL2_DEFAULT \
183 ((PLLSS_SDM_SSC_STEP << 16) | PLLSS_SDM_DIN)
184#define PLLSS_LOCK_OVERRIDE BIT(24)
185#define PLLSS_REF_SRC_SEL_SHIFT 25
186#define PLLSS_REF_SRC_SEL_MASK (3 << PLLSS_REF_SRC_SEL_SHIFT)
187
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530188#define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
189#define pll_readl_base(p) pll_readl(p->params->base_reg, p)
190#define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300191#define pll_override_readl(offset, p) readl_relaxed(p->pmc + offset)
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400192#define pll_readl_sdm_din(p) pll_readl(p->params->sdm_din_reg, p)
193#define pll_readl_sdm_ctrl(p) pll_readl(p->params->sdm_ctrl_reg, p)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530194
195#define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
196#define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
197#define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300198#define pll_override_writel(val, offset, p) writel(val, p->pmc + offset)
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400199#define pll_writel_sdm_din(val, p) pll_writel(val, p->params->sdm_din_reg, p)
200#define pll_writel_sdm_ctrl(val, p) pll_writel(val, p->params->sdm_ctrl_reg, p)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530201
202#define mask(w) ((1 << (w)) - 1)
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300203#define divm_mask(p) mask(p->params->div_nmp->divm_width)
204#define divn_mask(p) mask(p->params->div_nmp->divn_width)
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300205#define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300206 mask(p->params->div_nmp->divp_width))
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400207#define sdm_din_mask(p) p->params->sdm_din_mask
208#define sdm_en_mask(p) p->params->sdm_ctrl_en_mask
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530209
Thierry Redingc61e4e72014-04-04 15:55:14 +0200210#define divm_shift(p) (p)->params->div_nmp->divm_shift
211#define divn_shift(p) (p)->params->div_nmp->divn_shift
212#define divp_shift(p) (p)->params->div_nmp->divp_shift
213
214#define divm_mask_shifted(p) (divm_mask(p) << divm_shift(p))
215#define divn_mask_shifted(p) (divn_mask(p) << divn_shift(p))
216#define divp_mask_shifted(p) (divp_mask(p) << divp_shift(p))
217
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530218#define divm_max(p) (divm_mask(p))
219#define divn_max(p) (divn_mask(p))
220#define divp_max(p) (1 << (divp_mask(p)))
221
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400222#define sdin_din_to_data(din) ((u16)((din) ? : 0xFFFFU))
223#define sdin_data_to_din(dat) (((dat) == 0xFFFFU) ? 0 : (s16)dat)
224
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300225static struct div_nmp default_nmp = {
226 .divn_shift = PLL_BASE_DIVN_SHIFT,
227 .divn_width = PLL_BASE_DIVN_WIDTH,
228 .divm_shift = PLL_BASE_DIVM_SHIFT,
229 .divm_width = PLL_BASE_DIVM_WIDTH,
230 .divp_shift = PLL_BASE_DIVP_SHIFT,
231 .divp_width = PLL_BASE_DIVP_WIDTH,
232};
233
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530234static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
235{
236 u32 val;
237
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300238 if (!(pll->params->flags & TEGRA_PLL_USE_LOCK))
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530239 return;
240
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300241 if (!(pll->params->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
Peter De Schrijver7ba28812013-04-03 17:40:38 +0300242 return;
243
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530244 val = pll_readl_misc(pll);
245 val |= BIT(pll->params->lock_enable_bit_idx);
246 pll_writel_misc(val, pll);
247}
248
Peter De Schrijverdba40722013-04-03 17:40:36 +0300249static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530250{
251 int i;
Peter De Schrijver3e727712013-04-03 17:40:40 +0300252 u32 val, lock_mask;
Peter De Schrijverdba40722013-04-03 17:40:36 +0300253 void __iomem *lock_addr;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530254
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300255 if (!(pll->params->flags & TEGRA_PLL_USE_LOCK)) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530256 udelay(pll->params->lock_delay);
257 return 0;
258 }
259
Peter De Schrijverdba40722013-04-03 17:40:36 +0300260 lock_addr = pll->clk_base;
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300261 if (pll->params->flags & TEGRA_PLL_LOCK_MISC)
Peter De Schrijverdba40722013-04-03 17:40:36 +0300262 lock_addr += pll->params->misc_reg;
263 else
264 lock_addr += pll->params->base_reg;
265
Peter De Schrijver3e727712013-04-03 17:40:40 +0300266 lock_mask = pll->params->lock_mask;
Peter De Schrijverdba40722013-04-03 17:40:36 +0300267
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530268 for (i = 0; i < pll->params->lock_delay; i++) {
269 val = readl_relaxed(lock_addr);
Peter De Schrijver3e727712013-04-03 17:40:40 +0300270 if ((val & lock_mask) == lock_mask) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530271 udelay(PLL_POST_LOCK_DELAY);
272 return 0;
273 }
274 udelay(2); /* timeout = 2 * lock time */
275 }
276
277 pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
Stephen Boyd836ee0f2015-08-12 11:42:23 -0700278 clk_hw_get_name(&pll->hw));
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530279
280 return -1;
281}
282
Rhyland Klein6583a632015-06-18 17:28:19 -0400283int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll)
284{
285 return clk_pll_wait_for_lock(pll);
286}
287
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530288static int clk_pll_is_enabled(struct clk_hw *hw)
289{
290 struct tegra_clk_pll *pll = to_clk_pll(hw);
291 u32 val;
292
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300293 if (pll->params->flags & TEGRA_PLLM) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530294 val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
295 if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
296 return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
297 }
298
299 val = pll_readl_base(pll);
300
301 return val & PLL_BASE_ENABLE ? 1 : 0;
302}
303
Peter De Schrijverdba40722013-04-03 17:40:36 +0300304static void _clk_pll_enable(struct clk_hw *hw)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530305{
306 struct tegra_clk_pll *pll = to_clk_pll(hw);
307 u32 val;
308
Rhyland Klein7db864c2015-06-18 17:28:20 -0400309 if (pll->params->iddq_reg) {
310 val = pll_readl(pll->params->iddq_reg, pll);
311 val &= ~BIT(pll->params->iddq_bit_idx);
312 pll_writel(val, pll->params->iddq_reg, pll);
313 udelay(2);
314 }
315
Bill Huangfde207e2015-06-18 17:28:26 -0400316 if (pll->params->reset_reg) {
317 val = pll_readl(pll->params->reset_reg, pll);
318 val &= ~BIT(pll->params->reset_bit_idx);
319 pll_writel(val, pll->params->reset_reg, pll);
320 }
321
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530322 clk_pll_enable_lock(pll);
323
324 val = pll_readl_base(pll);
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300325 if (pll->params->flags & TEGRA_PLL_BYPASS)
Peter De Schrijverdd935872013-04-03 17:40:37 +0300326 val &= ~PLL_BASE_BYPASS;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530327 val |= PLL_BASE_ENABLE;
328 pll_writel_base(val, pll);
329
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300330 if (pll->params->flags & TEGRA_PLLM) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530331 val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
332 val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
333 writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
334 }
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530335}
336
337static void _clk_pll_disable(struct clk_hw *hw)
338{
339 struct tegra_clk_pll *pll = to_clk_pll(hw);
340 u32 val;
341
342 val = pll_readl_base(pll);
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300343 if (pll->params->flags & TEGRA_PLL_BYPASS)
Peter De Schrijverdd935872013-04-03 17:40:37 +0300344 val &= ~PLL_BASE_BYPASS;
345 val &= ~PLL_BASE_ENABLE;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530346 pll_writel_base(val, pll);
347
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300348 if (pll->params->flags & TEGRA_PLLM) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530349 val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
350 val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
351 writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
352 }
Rhyland Klein7db864c2015-06-18 17:28:20 -0400353
Bill Huangfde207e2015-06-18 17:28:26 -0400354 if (pll->params->reset_reg) {
355 val = pll_readl(pll->params->reset_reg, pll);
356 val |= BIT(pll->params->reset_bit_idx);
357 pll_writel(val, pll->params->reset_reg, pll);
358 }
359
Rhyland Klein7db864c2015-06-18 17:28:20 -0400360 if (pll->params->iddq_reg) {
361 val = pll_readl(pll->params->iddq_reg, pll);
362 val |= BIT(pll->params->iddq_bit_idx);
363 pll_writel(val, pll->params->iddq_reg, pll);
364 udelay(2);
365 }
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530366}
367
368static int clk_pll_enable(struct clk_hw *hw)
369{
370 struct tegra_clk_pll *pll = to_clk_pll(hw);
371 unsigned long flags = 0;
372 int ret;
373
374 if (pll->lock)
375 spin_lock_irqsave(pll->lock, flags);
376
Peter De Schrijverdba40722013-04-03 17:40:36 +0300377 _clk_pll_enable(hw);
378
379 ret = clk_pll_wait_for_lock(pll);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530380
381 if (pll->lock)
382 spin_unlock_irqrestore(pll->lock, flags);
383
384 return ret;
385}
386
387static void clk_pll_disable(struct clk_hw *hw)
388{
389 struct tegra_clk_pll *pll = to_clk_pll(hw);
390 unsigned long flags = 0;
391
392 if (pll->lock)
393 spin_lock_irqsave(pll->lock, flags);
394
395 _clk_pll_disable(hw);
396
397 if (pll->lock)
398 spin_unlock_irqrestore(pll->lock, flags);
399}
400
Peter De Schrijver053b5252013-06-05 15:56:41 +0300401static int _p_div_to_hw(struct clk_hw *hw, u8 p_div)
402{
403 struct tegra_clk_pll *pll = to_clk_pll(hw);
Thierry Reding385f9ad2015-11-19 16:34:06 +0100404 const struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
Peter De Schrijver053b5252013-06-05 15:56:41 +0300405
406 if (p_tohw) {
407 while (p_tohw->pdiv) {
408 if (p_div <= p_tohw->pdiv)
409 return p_tohw->hw_val;
410 p_tohw++;
411 }
412 return -EINVAL;
413 }
414 return -EINVAL;
415}
416
417static int _hw_to_p_div(struct clk_hw *hw, u8 p_div_hw)
418{
419 struct tegra_clk_pll *pll = to_clk_pll(hw);
Thierry Reding385f9ad2015-11-19 16:34:06 +0100420 const struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
Peter De Schrijver053b5252013-06-05 15:56:41 +0300421
422 if (p_tohw) {
423 while (p_tohw->pdiv) {
424 if (p_div_hw == p_tohw->hw_val)
425 return p_tohw->pdiv;
426 p_tohw++;
427 }
428 return -EINVAL;
429 }
430
431 return 1 << p_div_hw;
432}
433
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530434static int _get_table_rate(struct clk_hw *hw,
435 struct tegra_clk_pll_freq_table *cfg,
436 unsigned long rate, unsigned long parent_rate)
437{
438 struct tegra_clk_pll *pll = to_clk_pll(hw);
439 struct tegra_clk_pll_freq_table *sel;
Rhyland Klein86c679a2015-06-18 17:28:34 -0400440 int p;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530441
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300442 for (sel = pll->params->freq_table; sel->input_rate != 0; sel++)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530443 if (sel->input_rate == parent_rate &&
444 sel->output_rate == rate)
445 break;
446
447 if (sel->input_rate == 0)
448 return -EINVAL;
449
Rhyland Klein86c679a2015-06-18 17:28:34 -0400450 if (pll->params->pdiv_tohw) {
451 p = _p_div_to_hw(hw, sel->p);
452 if (p < 0)
453 return p;
454 } else {
455 p = ilog2(sel->p);
456 }
457
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530458 cfg->input_rate = sel->input_rate;
459 cfg->output_rate = sel->output_rate;
460 cfg->m = sel->m;
461 cfg->n = sel->n;
Rhyland Klein86c679a2015-06-18 17:28:34 -0400462 cfg->p = p;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530463 cfg->cpcon = sel->cpcon;
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400464 cfg->sdm_data = sel->sdm_data;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530465
466 return 0;
467}
468
469static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
470 unsigned long rate, unsigned long parent_rate)
471{
472 struct tegra_clk_pll *pll = to_clk_pll(hw);
473 unsigned long cfreq;
474 u32 p_div = 0;
Peter De Schrijver053b5252013-06-05 15:56:41 +0300475 int ret;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530476
477 switch (parent_rate) {
478 case 12000000:
479 case 26000000:
480 cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
481 break;
482 case 13000000:
483 cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
484 break;
485 case 16800000:
486 case 19200000:
487 cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
488 break;
489 case 9600000:
490 case 28800000:
491 /*
492 * PLL_P_OUT1 rate is not listed in PLLA table
493 */
Thierry Redinge52d7c02015-11-18 14:04:20 +0100494 cfreq = parent_rate / (parent_rate / 1000000);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530495 break;
496 default:
497 pr_err("%s Unexpected reference rate %lu\n",
498 __func__, parent_rate);
499 BUG();
500 }
501
502 /* Raise VCO to guarantee 0.5% accuracy */
503 for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
504 cfg->output_rate <<= 1)
505 p_div++;
506
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530507 cfg->m = parent_rate / cfreq;
508 cfg->n = cfg->output_rate / cfreq;
509 cfg->cpcon = OUT_OF_TABLE_CPCON;
510
511 if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
Peter De Schrijverdba40722013-04-03 17:40:36 +0300512 (1 << p_div) > divp_max(pll)
513 || cfg->output_rate > pll->params->vco_max) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530514 return -EINVAL;
515 }
516
Thierry Reding00c674e2013-11-18 16:11:35 +0100517 cfg->output_rate >>= p_div;
518
Peter De Schrijver053b5252013-06-05 15:56:41 +0300519 if (pll->params->pdiv_tohw) {
520 ret = _p_div_to_hw(hw, 1 << p_div);
521 if (ret < 0)
522 return ret;
523 else
524 cfg->p = ret;
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300525 } else
526 cfg->p = p_div;
Peter De Schrijverdba40722013-04-03 17:40:36 +0300527
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530528 return 0;
529}
530
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400531/*
532 * SDM (Sigma Delta Modulator) divisor is 16-bit 2's complement signed number
533 * within (-2^12 ... 2^12-1) range. Represented in PLL data structure as
534 * unsigned 16-bit value, with "0" divisor mapped to 0xFFFF. Data "0" is used
535 * to indicate that SDM is disabled.
536 *
537 * Effective ndiv value when SDM is enabled: ndiv + 1/2 + sdm_din/2^13
538 */
539static void clk_pll_set_sdm_data(struct clk_hw *hw,
540 struct tegra_clk_pll_freq_table *cfg)
541{
542 struct tegra_clk_pll *pll = to_clk_pll(hw);
543 u32 val;
544 bool enabled;
545
546 if (!pll->params->sdm_din_reg)
547 return;
548
549 if (cfg->sdm_data) {
550 val = pll_readl_sdm_din(pll) & (~sdm_din_mask(pll));
551 val |= sdin_data_to_din(cfg->sdm_data) & sdm_din_mask(pll);
552 pll_writel_sdm_din(val, pll);
553 }
554
555 val = pll_readl_sdm_ctrl(pll);
556 enabled = (val & sdm_en_mask(pll));
557
558 if (cfg->sdm_data == 0 && enabled)
559 val &= ~pll->params->sdm_ctrl_en_mask;
560
561 if (cfg->sdm_data != 0 && !enabled)
562 val |= pll->params->sdm_ctrl_en_mask;
563
564 pll_writel_sdm_ctrl(val, pll);
565}
566
Peter De Schrijverdba40722013-04-03 17:40:36 +0300567static void _update_pll_mnp(struct tegra_clk_pll *pll,
568 struct tegra_clk_pll_freq_table *cfg)
569{
570 u32 val;
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300571 struct tegra_clk_pll_params *params = pll->params;
572 struct div_nmp *div_nmp = params->div_nmp;
Peter De Schrijverdba40722013-04-03 17:40:36 +0300573
Rhyland Klein69297152015-06-18 17:28:29 -0400574 if ((params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300575 (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
576 PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
577 val = pll_override_readl(params->pmc_divp_reg, pll);
578 val &= ~(divp_mask(pll) << div_nmp->override_divp_shift);
579 val |= cfg->p << div_nmp->override_divp_shift;
580 pll_override_writel(val, params->pmc_divp_reg, pll);
Peter De Schrijverdba40722013-04-03 17:40:36 +0300581
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300582 val = pll_override_readl(params->pmc_divnm_reg, pll);
583 val &= ~(divm_mask(pll) << div_nmp->override_divm_shift) |
584 ~(divn_mask(pll) << div_nmp->override_divn_shift);
585 val |= (cfg->m << div_nmp->override_divm_shift) |
586 (cfg->n << div_nmp->override_divn_shift);
587 pll_override_writel(val, params->pmc_divnm_reg, pll);
588 } else {
589 val = pll_readl_base(pll);
Peter De Schrijverdba40722013-04-03 17:40:36 +0300590
Thierry Redingc61e4e72014-04-04 15:55:14 +0200591 val &= ~(divm_mask_shifted(pll) | divn_mask_shifted(pll) |
592 divp_mask_shifted(pll));
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300593
Thierry Redingc61e4e72014-04-04 15:55:14 +0200594 val |= (cfg->m << divm_shift(pll)) |
595 (cfg->n << divn_shift(pll)) |
596 (cfg->p << divp_shift(pll));
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300597
598 pll_writel_base(val, pll);
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400599
600 clk_pll_set_sdm_data(&pll->hw, cfg);
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300601 }
Peter De Schrijverdba40722013-04-03 17:40:36 +0300602}
603
604static void _get_pll_mnp(struct tegra_clk_pll *pll,
605 struct tegra_clk_pll_freq_table *cfg)
606{
607 u32 val;
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300608 struct tegra_clk_pll_params *params = pll->params;
609 struct div_nmp *div_nmp = params->div_nmp;
Peter De Schrijverdba40722013-04-03 17:40:36 +0300610
Rhyland Klein69297152015-06-18 17:28:29 -0400611 if ((params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300612 (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
613 PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
614 val = pll_override_readl(params->pmc_divp_reg, pll);
615 cfg->p = (val >> div_nmp->override_divp_shift) & divp_mask(pll);
Peter De Schrijverdba40722013-04-03 17:40:36 +0300616
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300617 val = pll_override_readl(params->pmc_divnm_reg, pll);
618 cfg->m = (val >> div_nmp->override_divm_shift) & divm_mask(pll);
619 cfg->n = (val >> div_nmp->override_divn_shift) & divn_mask(pll);
620 } else {
621 val = pll_readl_base(pll);
622
623 cfg->m = (val >> div_nmp->divm_shift) & divm_mask(pll);
624 cfg->n = (val >> div_nmp->divn_shift) & divn_mask(pll);
625 cfg->p = (val >> div_nmp->divp_shift) & divp_mask(pll);
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400626
627 if (pll->params->sdm_din_reg) {
628 if (sdm_en_mask(pll) & pll_readl_sdm_ctrl(pll)) {
629 val = pll_readl_sdm_din(pll);
630 val &= sdm_din_mask(pll);
631 cfg->sdm_data = sdin_din_to_data(val);
632 }
633 }
Peter De Schrijver408a24f2013-06-06 13:47:31 +0300634 }
Peter De Schrijverdba40722013-04-03 17:40:36 +0300635}
636
637static void _update_pll_cpcon(struct tegra_clk_pll *pll,
638 struct tegra_clk_pll_freq_table *cfg,
639 unsigned long rate)
640{
641 u32 val;
642
643 val = pll_readl_misc(pll);
644
645 val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
646 val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
647
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300648 if (pll->params->flags & TEGRA_PLL_SET_LFCON) {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300649 val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
650 if (cfg->n >= PLLDU_LFCON_SET_DIVN)
651 val |= 1 << PLL_MISC_LFCON_SHIFT;
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300652 } else if (pll->params->flags & TEGRA_PLL_SET_DCCON) {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300653 val &= ~(1 << PLL_MISC_DCCON_SHIFT);
654 if (rate >= (pll->params->vco_max >> 1))
655 val |= 1 << PLL_MISC_DCCON_SHIFT;
656 }
657
658 pll_writel_misc(val, pll);
659}
660
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530661static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
662 unsigned long rate)
663{
664 struct tegra_clk_pll *pll = to_clk_pll(hw);
Bill Huangb9851142015-06-18 17:28:31 -0400665 struct tegra_clk_pll_freq_table old_cfg;
Peter De Schrijverdba40722013-04-03 17:40:36 +0300666 int state, ret = 0;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530667
668 state = clk_pll_is_enabled(hw);
669
Bill Huangb9851142015-06-18 17:28:31 -0400670 _get_pll_mnp(pll, &old_cfg);
671
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530672 if (state)
Peter De Schrijverdba40722013-04-03 17:40:36 +0300673 _clk_pll_disable(hw);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530674
Bill Huangb9851142015-06-18 17:28:31 -0400675 if (!pll->params->defaults_set && pll->params->set_defaults)
676 pll->params->set_defaults(pll);
677
Peter De Schrijverdba40722013-04-03 17:40:36 +0300678 _update_pll_mnp(pll, cfg);
679
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300680 if (pll->params->flags & TEGRA_PLL_HAS_CPCON)
Peter De Schrijverdba40722013-04-03 17:40:36 +0300681 _update_pll_cpcon(pll, cfg, rate);
682
683 if (state) {
684 _clk_pll_enable(hw);
685 ret = clk_pll_wait_for_lock(pll);
686 }
687
688 return ret;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530689}
690
691static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
692 unsigned long parent_rate)
693{
694 struct tegra_clk_pll *pll = to_clk_pll(hw);
Peter De Schrijverdba40722013-04-03 17:40:36 +0300695 struct tegra_clk_pll_freq_table cfg, old_cfg;
696 unsigned long flags = 0;
697 int ret = 0;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530698
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300699 if (pll->params->flags & TEGRA_PLL_FIXED) {
700 if (rate != pll->params->fixed_rate) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530701 pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
Stephen Boyd836ee0f2015-08-12 11:42:23 -0700702 __func__, clk_hw_get_name(hw),
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300703 pll->params->fixed_rate, rate);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530704 return -EINVAL;
705 }
706 return 0;
707 }
708
709 if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
Rhyland Klein407254d2015-06-18 17:28:25 -0400710 pll->params->calc_rate(hw, &cfg, rate, parent_rate)) {
Thierry Reding8ba4b3b92013-11-27 17:26:03 +0100711 pr_err("%s: Failed to set %s rate %lu\n", __func__,
Stephen Boyd836ee0f2015-08-12 11:42:23 -0700712 clk_hw_get_name(hw), rate);
Peter De Schrijver053b5252013-06-05 15:56:41 +0300713 WARN_ON(1);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530714 return -EINVAL;
Peter De Schrijver053b5252013-06-05 15:56:41 +0300715 }
Peter De Schrijverdba40722013-04-03 17:40:36 +0300716 if (pll->lock)
717 spin_lock_irqsave(pll->lock, flags);
718
719 _get_pll_mnp(pll, &old_cfg);
720
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400721 if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p ||
722 old_cfg.sdm_data != cfg.sdm_data)
Peter De Schrijverdba40722013-04-03 17:40:36 +0300723 ret = _program_pll(hw, &cfg, rate);
724
725 if (pll->lock)
726 spin_unlock_irqrestore(pll->lock, flags);
727
728 return ret;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530729}
730
731static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
732 unsigned long *prate)
733{
734 struct tegra_clk_pll *pll = to_clk_pll(hw);
735 struct tegra_clk_pll_freq_table cfg;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530736
Danny Huang267b62a2015-06-18 17:28:27 -0400737 if (pll->params->flags & TEGRA_PLL_FIXED) {
Rhyland Klein69297152015-06-18 17:28:29 -0400738 /* PLLM/MB are used for memory; we do not change rate */
739 if (pll->params->flags & (TEGRA_PLLM | TEGRA_PLLMB))
Danny Huang267b62a2015-06-18 17:28:27 -0400740 return clk_hw_get_rate(hw);
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300741 return pll->params->fixed_rate;
Danny Huang267b62a2015-06-18 17:28:27 -0400742 }
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530743
744 if (_get_table_rate(hw, &cfg, rate, *prate) &&
Rhyland Klein407254d2015-06-18 17:28:25 -0400745 pll->params->calc_rate(hw, &cfg, rate, *prate))
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530746 return -EINVAL;
747
Peter De Schrijver053b5252013-06-05 15:56:41 +0300748 return cfg.output_rate;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530749}
750
751static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
752 unsigned long parent_rate)
753{
754 struct tegra_clk_pll *pll = to_clk_pll(hw);
Peter De Schrijverdba40722013-04-03 17:40:36 +0300755 struct tegra_clk_pll_freq_table cfg;
756 u32 val;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530757 u64 rate = parent_rate;
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300758 int pdiv;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530759
Peter De Schrijverdba40722013-04-03 17:40:36 +0300760 val = pll_readl_base(pll);
761
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300762 if ((pll->params->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530763 return parent_rate;
764
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300765 if ((pll->params->flags & TEGRA_PLL_FIXED) &&
Rhyland Klein69297152015-06-18 17:28:29 -0400766 !(pll->params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300767 !(val & PLL_BASE_OVERRIDE)) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530768 struct tegra_clk_pll_freq_table sel;
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300769 if (_get_table_rate(hw, &sel, pll->params->fixed_rate,
770 parent_rate)) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530771 pr_err("Clock %s has unknown fixed frequency\n",
Stephen Boyd836ee0f2015-08-12 11:42:23 -0700772 clk_hw_get_name(hw));
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530773 BUG();
774 }
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300775 return pll->params->fixed_rate;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530776 }
777
Peter De Schrijverdba40722013-04-03 17:40:36 +0300778 _get_pll_mnp(pll, &cfg);
779
Peter De Schrijver053b5252013-06-05 15:56:41 +0300780 pdiv = _hw_to_p_div(hw, cfg.p);
781 if (pdiv < 0) {
Rhyland Klein204c85d2015-06-18 17:28:21 -0400782 WARN(1, "Clock %s has invalid pdiv value : 0x%x\n",
783 __clk_get_name(hw->clk), cfg.p);
Peter De Schrijver053b5252013-06-05 15:56:41 +0300784 pdiv = 1;
785 }
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300786
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400787 if (pll->params->set_gain)
788 pll->params->set_gain(&cfg);
789
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300790 cfg.m *= pdiv;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530791
Peter De Schrijverdba40722013-04-03 17:40:36 +0300792 rate *= cfg.n;
793 do_div(rate, cfg.m);
794
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530795 return rate;
796}
797
798static int clk_plle_training(struct tegra_clk_pll *pll)
799{
800 u32 val;
801 unsigned long timeout;
802
803 if (!pll->pmc)
804 return -ENOSYS;
805
806 /*
807 * PLLE is already disabled, and setup cleared;
808 * create falling edge on PLLE IDDQ input.
809 */
810 val = readl(pll->pmc + PMC_SATA_PWRGT);
811 val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
812 writel(val, pll->pmc + PMC_SATA_PWRGT);
813
814 val = readl(pll->pmc + PMC_SATA_PWRGT);
815 val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
816 writel(val, pll->pmc + PMC_SATA_PWRGT);
817
818 val = readl(pll->pmc + PMC_SATA_PWRGT);
819 val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
820 writel(val, pll->pmc + PMC_SATA_PWRGT);
821
822 val = pll_readl_misc(pll);
823
824 timeout = jiffies + msecs_to_jiffies(100);
825 while (1) {
826 val = pll_readl_misc(pll);
827 if (val & PLLE_MISC_READY)
828 break;
829 if (time_after(jiffies, timeout)) {
830 pr_err("%s: timeout waiting for PLLE\n", __func__);
831 return -EBUSY;
832 }
833 udelay(300);
834 }
835
836 return 0;
837}
838
839static int clk_plle_enable(struct clk_hw *hw)
840{
841 struct tegra_clk_pll *pll = to_clk_pll(hw);
842 unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
843 struct tegra_clk_pll_freq_table sel;
844 u32 val;
845 int err;
846
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300847 if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530848 return -EINVAL;
849
850 clk_pll_disable(hw);
851
852 val = pll_readl_misc(pll);
853 val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
854 pll_writel_misc(val, pll);
855
856 val = pll_readl_misc(pll);
857 if (!(val & PLLE_MISC_READY)) {
858 err = clk_plle_training(pll);
859 if (err)
860 return err;
861 }
862
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300863 if (pll->params->flags & TEGRA_PLLE_CONFIGURE) {
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530864 /* configure dividers */
865 val = pll_readl_base(pll);
Thierry Redingc61e4e72014-04-04 15:55:14 +0200866 val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
867 divm_mask_shifted(pll));
Thierry Redingd0f02ce2014-04-04 15:55:13 +0200868 val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
Thierry Redingc61e4e72014-04-04 15:55:14 +0200869 val |= sel.m << divm_shift(pll);
870 val |= sel.n << divn_shift(pll);
871 val |= sel.p << divp_shift(pll);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530872 val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
873 pll_writel_base(val, pll);
874 }
875
876 val = pll_readl_misc(pll);
877 val |= PLLE_MISC_SETUP_VALUE;
878 val |= PLLE_MISC_LOCK_ENABLE;
879 pll_writel_misc(val, pll);
880
881 val = readl(pll->clk_base + PLLE_SS_CTRL);
Thierry Redingd0f02ce2014-04-04 15:55:13 +0200882 val &= ~PLLE_SS_COEFFICIENTS_MASK;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530883 val |= PLLE_SS_DISABLE;
884 writel(val, pll->clk_base + PLLE_SS_CTRL);
885
Thierry Reding4ccc4022014-04-04 15:55:15 +0200886 val = pll_readl_base(pll);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530887 val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
888 pll_writel_base(val, pll);
889
Peter De Schrijverdba40722013-04-03 17:40:36 +0300890 clk_pll_wait_for_lock(pll);
891
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530892 return 0;
893}
894
895static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
896 unsigned long parent_rate)
897{
898 struct tegra_clk_pll *pll = to_clk_pll(hw);
899 u32 val = pll_readl_base(pll);
900 u32 divn = 0, divm = 0, divp = 0;
901 u64 rate = parent_rate;
902
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300903 divp = (val >> pll->params->div_nmp->divp_shift) & (divp_mask(pll));
904 divn = (val >> pll->params->div_nmp->divn_shift) & (divn_mask(pll));
905 divm = (val >> pll->params->div_nmp->divm_shift) & (divm_mask(pll));
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530906 divm *= divp;
907
908 rate *= divn;
909 do_div(rate, divm);
910 return rate;
911}
912
913const struct clk_ops tegra_clk_pll_ops = {
914 .is_enabled = clk_pll_is_enabled,
915 .enable = clk_pll_enable,
916 .disable = clk_pll_disable,
917 .recalc_rate = clk_pll_recalc_rate,
918 .round_rate = clk_pll_round_rate,
919 .set_rate = clk_pll_set_rate,
920};
921
922const struct clk_ops tegra_clk_plle_ops = {
923 .recalc_rate = clk_plle_recalc_rate,
924 .is_enabled = clk_pll_is_enabled,
925 .disable = clk_pll_disable,
926 .enable = clk_plle_enable,
927};
928
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300929static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
930 unsigned long parent_rate)
931{
Rhyland Klein407254d2015-06-18 17:28:25 -0400932 u16 mdiv = parent_rate / pll_params->cf_min;
933
934 if (pll_params->flags & TEGRA_MDIV_NEW)
935 return (!pll_params->mdiv_default ? mdiv :
936 min(mdiv, pll_params->mdiv_default));
937
938 if (pll_params->mdiv_default)
939 return pll_params->mdiv_default;
940
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300941 if (parent_rate > pll_params->cf_max)
942 return 2;
943 else
944 return 1;
945}
946
Rhyland Klein86c679a2015-06-18 17:28:34 -0400947static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
948 struct tegra_clk_pll_freq_table *cfg,
949 unsigned long rate, unsigned long parent_rate)
950{
951 struct tegra_clk_pll *pll = to_clk_pll(hw);
952 unsigned int p;
953 int p_div;
954
955 if (!rate)
956 return -EINVAL;
957
958 p = DIV_ROUND_UP(pll->params->vco_min, rate);
959 cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
960 cfg->output_rate = rate * p;
961 cfg->n = cfg->output_rate * cfg->m / parent_rate;
962 cfg->input_rate = parent_rate;
963
964 p_div = _p_div_to_hw(hw, p);
965 if (p_div < 0)
966 return p_div;
967
968 cfg->p = p_div;
969
970 if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
971 return -EINVAL;
972
973 return 0;
974}
975
976#if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
977 defined(CONFIG_ARCH_TEGRA_124_SOC) || \
Rhyland Kleindd322f02015-06-18 17:28:28 -0400978 defined(CONFIG_ARCH_TEGRA_132_SOC) || \
979 defined(CONFIG_ARCH_TEGRA_210_SOC)
Rhyland Klein86c679a2015-06-18 17:28:34 -0400980
Rhyland Klein407254d2015-06-18 17:28:25 -0400981u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate)
982{
983 struct tegra_clk_pll *pll = to_clk_pll(hw);
984
985 return (u16)_pll_fixed_mdiv(pll->params, input_rate);
986}
987
Peter De Schrijver04edb092013-09-06 14:37:37 +0300988static unsigned long _clip_vco_min(unsigned long vco_min,
989 unsigned long parent_rate)
990{
991 return DIV_ROUND_UP(vco_min, parent_rate) * parent_rate;
992}
993
994static int _setup_dynamic_ramp(struct tegra_clk_pll_params *pll_params,
995 void __iomem *clk_base,
996 unsigned long parent_rate)
997{
998 u32 val;
999 u32 step_a, step_b;
1000
1001 switch (parent_rate) {
1002 case 12000000:
1003 case 13000000:
1004 case 26000000:
1005 step_a = 0x2B;
1006 step_b = 0x0B;
1007 break;
1008 case 16800000:
1009 step_a = 0x1A;
1010 step_b = 0x09;
1011 break;
1012 case 19200000:
1013 step_a = 0x12;
1014 step_b = 0x08;
1015 break;
1016 default:
1017 pr_err("%s: Unexpected reference rate %lu\n",
1018 __func__, parent_rate);
1019 WARN_ON(1);
1020 return -EINVAL;
1021 }
1022
1023 val = step_a << pll_params->stepa_shift;
1024 val |= step_b << pll_params->stepb_shift;
1025 writel_relaxed(val, clk_base + pll_params->dyn_ramp_reg);
1026
1027 return 0;
1028}
1029
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001030static int _pll_ramp_calc_pll(struct clk_hw *hw,
1031 struct tegra_clk_pll_freq_table *cfg,
1032 unsigned long rate, unsigned long parent_rate)
1033{
1034 struct tegra_clk_pll *pll = to_clk_pll(hw);
Rhyland Klein86c679a2015-06-18 17:28:34 -04001035 int err = 0;
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001036
1037 err = _get_table_rate(hw, cfg, rate, parent_rate);
1038 if (err < 0)
1039 err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
Peter De Schrijver053b5252013-06-05 15:56:41 +03001040 else {
1041 if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001042 WARN_ON(1);
1043 err = -EINVAL;
1044 goto out;
Peter De Schrijver053b5252013-06-05 15:56:41 +03001045 }
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001046 }
1047
Peter De Schrijver053b5252013-06-05 15:56:41 +03001048 if (cfg->p > pll->params->max_p)
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001049 err = -EINVAL;
1050
1051out:
1052 return err;
1053}
1054
1055static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
1056 unsigned long parent_rate)
1057{
1058 struct tegra_clk_pll *pll = to_clk_pll(hw);
1059 struct tegra_clk_pll_freq_table cfg, old_cfg;
1060 unsigned long flags = 0;
Thierry Reding44a6f3db2015-02-18 16:25:16 +01001061 int ret;
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001062
1063 ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
1064 if (ret < 0)
1065 return ret;
1066
1067 if (pll->lock)
1068 spin_lock_irqsave(pll->lock, flags);
1069
1070 _get_pll_mnp(pll, &old_cfg);
1071
Peter De Schrijver053b5252013-06-05 15:56:41 +03001072 if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001073 ret = _program_pll(hw, &cfg, rate);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001074
1075 if (pll->lock)
1076 spin_unlock_irqrestore(pll->lock, flags);
1077
1078 return ret;
1079}
1080
1081static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
1082 unsigned long *prate)
1083{
Rhyland Kleind907f4b2015-06-18 17:28:24 -04001084 struct tegra_clk_pll *pll = to_clk_pll(hw);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001085 struct tegra_clk_pll_freq_table cfg;
Thierry Reding44a6f3db2015-02-18 16:25:16 +01001086 int ret, p_div;
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001087 u64 output_rate = *prate;
1088
1089 ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
1090 if (ret < 0)
1091 return ret;
1092
Peter De Schrijver053b5252013-06-05 15:56:41 +03001093 p_div = _hw_to_p_div(hw, cfg.p);
1094 if (p_div < 0)
1095 return p_div;
1096
Rhyland Kleind907f4b2015-06-18 17:28:24 -04001097 if (pll->params->set_gain)
1098 pll->params->set_gain(&cfg);
1099
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001100 output_rate *= cfg.n;
Peter De Schrijver053b5252013-06-05 15:56:41 +03001101 do_div(output_rate, cfg.m * p_div);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001102
1103 return output_rate;
1104}
1105
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001106static void _pllcx_strobe(struct tegra_clk_pll *pll)
1107{
1108 u32 val;
1109
1110 val = pll_readl_misc(pll);
1111 val |= PLLCX_MISC_STROBE;
1112 pll_writel_misc(val, pll);
1113 udelay(2);
1114
1115 val &= ~PLLCX_MISC_STROBE;
1116 pll_writel_misc(val, pll);
1117}
1118
1119static int clk_pllc_enable(struct clk_hw *hw)
1120{
1121 struct tegra_clk_pll *pll = to_clk_pll(hw);
1122 u32 val;
Thierry Reding44a6f3db2015-02-18 16:25:16 +01001123 int ret;
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001124 unsigned long flags = 0;
1125
1126 if (pll->lock)
1127 spin_lock_irqsave(pll->lock, flags);
1128
1129 _clk_pll_enable(hw);
1130 udelay(2);
1131
1132 val = pll_readl_misc(pll);
1133 val &= ~PLLCX_MISC_RESET;
1134 pll_writel_misc(val, pll);
1135 udelay(2);
1136
1137 _pllcx_strobe(pll);
1138
1139 ret = clk_pll_wait_for_lock(pll);
1140
1141 if (pll->lock)
1142 spin_unlock_irqrestore(pll->lock, flags);
1143
1144 return ret;
1145}
1146
1147static void _clk_pllc_disable(struct clk_hw *hw)
1148{
1149 struct tegra_clk_pll *pll = to_clk_pll(hw);
1150 u32 val;
1151
1152 _clk_pll_disable(hw);
1153
1154 val = pll_readl_misc(pll);
1155 val |= PLLCX_MISC_RESET;
1156 pll_writel_misc(val, pll);
1157 udelay(2);
1158}
1159
1160static void clk_pllc_disable(struct clk_hw *hw)
1161{
1162 struct tegra_clk_pll *pll = to_clk_pll(hw);
1163 unsigned long flags = 0;
1164
1165 if (pll->lock)
1166 spin_lock_irqsave(pll->lock, flags);
1167
1168 _clk_pllc_disable(hw);
1169
1170 if (pll->lock)
1171 spin_unlock_irqrestore(pll->lock, flags);
1172}
1173
1174static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
1175 unsigned long input_rate, u32 n)
1176{
1177 u32 val, n_threshold;
1178
1179 switch (input_rate) {
1180 case 12000000:
1181 n_threshold = 70;
1182 break;
1183 case 13000000:
1184 case 26000000:
1185 n_threshold = 71;
1186 break;
1187 case 16800000:
1188 n_threshold = 55;
1189 break;
1190 case 19200000:
1191 n_threshold = 48;
1192 break;
1193 default:
1194 pr_err("%s: Unexpected reference rate %lu\n",
1195 __func__, input_rate);
1196 return -EINVAL;
1197 }
1198
1199 val = pll_readl_misc(pll);
1200 val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
1201 val |= n <= n_threshold ?
1202 PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
1203 pll_writel_misc(val, pll);
1204
1205 return 0;
1206}
1207
1208static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
1209 unsigned long parent_rate)
1210{
Peter De Schrijver053b5252013-06-05 15:56:41 +03001211 struct tegra_clk_pll_freq_table cfg, old_cfg;
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001212 struct tegra_clk_pll *pll = to_clk_pll(hw);
1213 unsigned long flags = 0;
1214 int state, ret = 0;
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001215
1216 if (pll->lock)
1217 spin_lock_irqsave(pll->lock, flags);
1218
1219 ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
1220 if (ret < 0)
1221 goto out;
1222
Peter De Schrijver053b5252013-06-05 15:56:41 +03001223 _get_pll_mnp(pll, &old_cfg);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001224
Peter De Schrijver053b5252013-06-05 15:56:41 +03001225 if (cfg.m != old_cfg.m) {
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001226 WARN_ON(1);
1227 goto out;
1228 }
1229
Peter De Schrijver053b5252013-06-05 15:56:41 +03001230 if (old_cfg.n == cfg.n && old_cfg.p == cfg.p)
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001231 goto out;
1232
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001233 state = clk_pll_is_enabled(hw);
1234 if (state)
1235 _clk_pllc_disable(hw);
1236
1237 ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
1238 if (ret < 0)
1239 goto out;
1240
1241 _update_pll_mnp(pll, &cfg);
1242
1243 if (state)
1244 ret = clk_pllc_enable(hw);
1245
1246out:
1247 if (pll->lock)
1248 spin_unlock_irqrestore(pll->lock, flags);
1249
1250 return ret;
1251}
1252
1253static long _pllre_calc_rate(struct tegra_clk_pll *pll,
1254 struct tegra_clk_pll_freq_table *cfg,
1255 unsigned long rate, unsigned long parent_rate)
1256{
1257 u16 m, n;
1258 u64 output_rate = parent_rate;
1259
1260 m = _pll_fixed_mdiv(pll->params, parent_rate);
1261 n = rate * m / parent_rate;
1262
1263 output_rate *= n;
1264 do_div(output_rate, m);
1265
1266 if (cfg) {
1267 cfg->m = m;
1268 cfg->n = n;
1269 }
1270
1271 return output_rate;
1272}
Thierry Reding6bb18c52014-08-01 10:44:20 +02001273
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001274static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
1275 unsigned long parent_rate)
1276{
1277 struct tegra_clk_pll_freq_table cfg, old_cfg;
1278 struct tegra_clk_pll *pll = to_clk_pll(hw);
1279 unsigned long flags = 0;
1280 int state, ret = 0;
1281
1282 if (pll->lock)
1283 spin_lock_irqsave(pll->lock, flags);
1284
1285 _pllre_calc_rate(pll, &cfg, rate, parent_rate);
1286 _get_pll_mnp(pll, &old_cfg);
1287 cfg.p = old_cfg.p;
1288
1289 if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
1290 state = clk_pll_is_enabled(hw);
1291 if (state)
1292 _clk_pll_disable(hw);
1293
1294 _update_pll_mnp(pll, &cfg);
1295
1296 if (state) {
1297 _clk_pll_enable(hw);
1298 ret = clk_pll_wait_for_lock(pll);
1299 }
1300 }
1301
1302 if (pll->lock)
1303 spin_unlock_irqrestore(pll->lock, flags);
1304
1305 return ret;
1306}
1307
1308static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
1309 unsigned long parent_rate)
1310{
1311 struct tegra_clk_pll_freq_table cfg;
1312 struct tegra_clk_pll *pll = to_clk_pll(hw);
1313 u64 rate = parent_rate;
1314
1315 _get_pll_mnp(pll, &cfg);
1316
1317 rate *= cfg.n;
1318 do_div(rate, cfg.m);
1319
1320 return rate;
1321}
1322
1323static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
1324 unsigned long *prate)
1325{
1326 struct tegra_clk_pll *pll = to_clk_pll(hw);
1327
1328 return _pllre_calc_rate(pll, NULL, rate, *prate);
1329}
1330
1331static int clk_plle_tegra114_enable(struct clk_hw *hw)
1332{
1333 struct tegra_clk_pll *pll = to_clk_pll(hw);
1334 struct tegra_clk_pll_freq_table sel;
1335 u32 val;
1336 int ret;
1337 unsigned long flags = 0;
1338 unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
1339
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001340 if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001341 return -EINVAL;
1342
1343 if (pll->lock)
1344 spin_lock_irqsave(pll->lock, flags);
1345
1346 val = pll_readl_base(pll);
1347 val &= ~BIT(29); /* Disable lock override */
1348 pll_writel_base(val, pll);
1349
1350 val = pll_readl(pll->params->aux_reg, pll);
1351 val |= PLLE_AUX_ENABLE_SWCTL;
1352 val &= ~PLLE_AUX_SEQ_ENABLE;
1353 pll_writel(val, pll->params->aux_reg, pll);
1354 udelay(1);
1355
1356 val = pll_readl_misc(pll);
1357 val |= PLLE_MISC_LOCK_ENABLE;
1358 val |= PLLE_MISC_IDDQ_SW_CTRL;
1359 val &= ~PLLE_MISC_IDDQ_SW_VALUE;
1360 val |= PLLE_MISC_PLLE_PTS;
1361 val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
1362 pll_writel_misc(val, pll);
1363 udelay(5);
1364
1365 val = pll_readl(PLLE_SS_CTRL, pll);
1366 val |= PLLE_SS_DISABLE;
1367 pll_writel(val, PLLE_SS_CTRL, pll);
1368
1369 val = pll_readl_base(pll);
Thierry Redingc61e4e72014-04-04 15:55:14 +02001370 val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
1371 divm_mask_shifted(pll));
Thierry Redingd0f02ce2014-04-04 15:55:13 +02001372 val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
Thierry Redingc61e4e72014-04-04 15:55:14 +02001373 val |= sel.m << divm_shift(pll);
1374 val |= sel.n << divn_shift(pll);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001375 val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
1376 pll_writel_base(val, pll);
1377 udelay(1);
1378
1379 _clk_pll_enable(hw);
1380 ret = clk_pll_wait_for_lock(pll);
1381
1382 if (ret < 0)
1383 goto out;
1384
Peter De Schrijver642fb0c2013-09-26 18:30:01 +03001385 val = pll_readl(PLLE_SS_CTRL, pll);
1386 val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
1387 val &= ~PLLE_SS_COEFFICIENTS_MASK;
1388 val |= PLLE_SS_COEFFICIENTS_VAL;
1389 pll_writel(val, PLLE_SS_CTRL, pll);
1390 val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
1391 pll_writel(val, PLLE_SS_CTRL, pll);
1392 udelay(1);
1393 val &= ~PLLE_SS_CNTL_INTERP_RESET;
1394 pll_writel(val, PLLE_SS_CTRL, pll);
1395 udelay(1);
1396
Jim Lin2cfe1672014-05-14 17:32:57 -07001397 /* Enable hw control of xusb brick pll */
1398 val = pll_readl_misc(pll);
1399 val &= ~PLLE_MISC_IDDQ_SW_CTRL;
1400 pll_writel_misc(val, pll);
1401
1402 val = pll_readl(pll->params->aux_reg, pll);
1403 val |= (PLLE_AUX_USE_LOCKDET | PLLE_AUX_SEQ_START_STATE);
1404 val &= ~(PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL);
1405 pll_writel(val, pll->params->aux_reg, pll);
1406 udelay(1);
1407 val |= PLLE_AUX_SEQ_ENABLE;
1408 pll_writel(val, pll->params->aux_reg, pll);
1409
1410 val = pll_readl(XUSBIO_PLL_CFG0, pll);
1411 val |= (XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET |
1412 XUSBIO_PLL_CFG0_SEQ_START_STATE);
1413 val &= ~(XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL |
1414 XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL);
1415 pll_writel(val, XUSBIO_PLL_CFG0, pll);
1416 udelay(1);
1417 val |= XUSBIO_PLL_CFG0_SEQ_ENABLE;
1418 pll_writel(val, XUSBIO_PLL_CFG0, pll);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001419
Mikko Perttunen37ab3662014-06-18 17:23:23 +03001420 /* Enable hw control of SATA pll */
1421 val = pll_readl(SATA_PLL_CFG0, pll);
1422 val &= ~SATA_PLL_CFG0_PADPLL_RESET_SWCTL;
Mikko Perttunen0e548d50b2014-07-08 09:30:15 +02001423 val |= SATA_PLL_CFG0_PADPLL_USE_LOCKDET;
1424 val |= SATA_PLL_CFG0_SEQ_START_STATE;
1425 pll_writel(val, SATA_PLL_CFG0, pll);
1426
1427 udelay(1);
1428
1429 val = pll_readl(SATA_PLL_CFG0, pll);
1430 val |= SATA_PLL_CFG0_SEQ_ENABLE;
Mikko Perttunen37ab3662014-06-18 17:23:23 +03001431 pll_writel(val, SATA_PLL_CFG0, pll);
1432
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001433out:
1434 if (pll->lock)
1435 spin_unlock_irqrestore(pll->lock, flags);
1436
1437 return ret;
1438}
1439
1440static void clk_plle_tegra114_disable(struct clk_hw *hw)
1441{
1442 struct tegra_clk_pll *pll = to_clk_pll(hw);
1443 unsigned long flags = 0;
1444 u32 val;
1445
1446 if (pll->lock)
1447 spin_lock_irqsave(pll->lock, flags);
1448
1449 _clk_pll_disable(hw);
1450
1451 val = pll_readl_misc(pll);
1452 val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
1453 pll_writel_misc(val, pll);
1454 udelay(1);
1455
1456 if (pll->lock)
1457 spin_unlock_irqrestore(pll->lock, flags);
1458}
1459#endif
1460
Peter De Schrijverdba40722013-04-03 17:40:36 +03001461static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001462 void __iomem *pmc, struct tegra_clk_pll_params *pll_params,
1463 spinlock_t *lock)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301464{
1465 struct tegra_clk_pll *pll;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301466
1467 pll = kzalloc(sizeof(*pll), GFP_KERNEL);
1468 if (!pll)
1469 return ERR_PTR(-ENOMEM);
1470
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301471 pll->clk_base = clk_base;
1472 pll->pmc = pmc;
1473
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301474 pll->params = pll_params;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301475 pll->lock = lock;
1476
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +03001477 if (!pll_params->div_nmp)
1478 pll_params->div_nmp = &default_nmp;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301479
Peter De Schrijverdba40722013-04-03 17:40:36 +03001480 return pll;
1481}
1482
1483static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
1484 const char *name, const char *parent_name, unsigned long flags,
1485 const struct clk_ops *ops)
1486{
1487 struct clk_init_data init;
1488
1489 init.name = name;
1490 init.ops = ops;
1491 init.flags = flags;
1492 init.parent_names = (parent_name ? &parent_name : NULL);
1493 init.num_parents = (parent_name ? 1 : 0);
1494
Rhyland Klein407254d2015-06-18 17:28:25 -04001495 /* Default to _calc_rate if unspecified */
Rhyland Klein86c679a2015-06-18 17:28:34 -04001496 if (!pll->params->calc_rate) {
1497 if (pll->params->flags & TEGRA_PLLM)
1498 pll->params->calc_rate = _calc_dynamic_ramp_rate;
1499 else
1500 pll->params->calc_rate = _calc_rate;
1501 }
Rhyland Klein407254d2015-06-18 17:28:25 -04001502
Bill Huangb9851142015-06-18 17:28:31 -04001503 if (pll->params->set_defaults)
1504 pll->params->set_defaults(pll);
1505
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301506 /* Data in .init is copied by clk_register(), so stack variable OK */
1507 pll->hw.init = &init;
1508
Peter De Schrijverdba40722013-04-03 17:40:36 +03001509 return clk_register(NULL, &pll->hw);
1510}
1511
1512struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
1513 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001514 unsigned long flags, struct tegra_clk_pll_params *pll_params,
1515 spinlock_t *lock)
Peter De Schrijverdba40722013-04-03 17:40:36 +03001516{
1517 struct tegra_clk_pll *pll;
1518 struct clk *clk;
1519
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001520 pll_params->flags |= TEGRA_PLL_BYPASS;
Rhyland Klein3706b432015-06-18 17:28:23 -04001521
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001522 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
Peter De Schrijverdba40722013-04-03 17:40:36 +03001523 if (IS_ERR(pll))
1524 return ERR_CAST(pll);
1525
1526 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1527 &tegra_clk_pll_ops);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301528 if (IS_ERR(clk))
1529 kfree(pll);
1530
1531 return clk;
1532}
1533
Thierry Redingd0f02ce2014-04-04 15:55:13 +02001534static struct div_nmp pll_e_nmp = {
1535 .divn_shift = PLLE_BASE_DIVN_SHIFT,
1536 .divn_width = PLLE_BASE_DIVN_WIDTH,
1537 .divm_shift = PLLE_BASE_DIVM_SHIFT,
1538 .divm_width = PLLE_BASE_DIVM_WIDTH,
1539 .divp_shift = PLLE_BASE_DIVP_SHIFT,
1540 .divp_width = PLLE_BASE_DIVP_WIDTH,
1541};
1542
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301543struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
1544 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001545 unsigned long flags, struct tegra_clk_pll_params *pll_params,
1546 spinlock_t *lock)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301547{
Peter De Schrijverdba40722013-04-03 17:40:36 +03001548 struct tegra_clk_pll *pll;
1549 struct clk *clk;
Peter De Schrijverdba40722013-04-03 17:40:36 +03001550
Rhyland Klein3706b432015-06-18 17:28:23 -04001551 pll_params->flags |= TEGRA_PLL_BYPASS;
Thierry Redingd0f02ce2014-04-04 15:55:13 +02001552
1553 if (!pll_params->div_nmp)
1554 pll_params->div_nmp = &pll_e_nmp;
1555
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001556 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
Peter De Schrijverdba40722013-04-03 17:40:36 +03001557 if (IS_ERR(pll))
1558 return ERR_CAST(pll);
1559
1560 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1561 &tegra_clk_plle_ops);
1562 if (IS_ERR(clk))
1563 kfree(pll);
1564
1565 return clk;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301566}
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001567
Paul Walmsley08acae32014-12-16 12:38:29 -08001568#if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
1569 defined(CONFIG_ARCH_TEGRA_124_SOC) || \
Rhyland Kleindd322f02015-06-18 17:28:28 -04001570 defined(CONFIG_ARCH_TEGRA_132_SOC) || \
1571 defined(CONFIG_ARCH_TEGRA_210_SOC)
Sachin Kamate47e12f2013-10-08 16:47:41 +05301572static const struct clk_ops tegra_clk_pllxc_ops = {
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001573 .is_enabled = clk_pll_is_enabled,
Rhyland Klein7db864c2015-06-18 17:28:20 -04001574 .enable = clk_pll_enable,
1575 .disable = clk_pll_disable,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001576 .recalc_rate = clk_pll_recalc_rate,
1577 .round_rate = clk_pll_ramp_round_rate,
1578 .set_rate = clk_pllxc_set_rate,
1579};
1580
Sachin Kamate47e12f2013-10-08 16:47:41 +05301581static const struct clk_ops tegra_clk_pllc_ops = {
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001582 .is_enabled = clk_pll_is_enabled,
1583 .enable = clk_pllc_enable,
1584 .disable = clk_pllc_disable,
1585 .recalc_rate = clk_pll_recalc_rate,
1586 .round_rate = clk_pll_ramp_round_rate,
1587 .set_rate = clk_pllc_set_rate,
1588};
1589
Sachin Kamate47e12f2013-10-08 16:47:41 +05301590static const struct clk_ops tegra_clk_pllre_ops = {
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001591 .is_enabled = clk_pll_is_enabled,
Rhyland Klein7db864c2015-06-18 17:28:20 -04001592 .enable = clk_pll_enable,
1593 .disable = clk_pll_disable,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001594 .recalc_rate = clk_pllre_recalc_rate,
1595 .round_rate = clk_pllre_round_rate,
1596 .set_rate = clk_pllre_set_rate,
1597};
1598
Sachin Kamate47e12f2013-10-08 16:47:41 +05301599static const struct clk_ops tegra_clk_plle_tegra114_ops = {
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001600 .is_enabled = clk_pll_is_enabled,
1601 .enable = clk_plle_tegra114_enable,
1602 .disable = clk_plle_tegra114_disable,
1603 .recalc_rate = clk_pll_recalc_rate,
1604};
1605
1606
1607struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
1608 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001609 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001610 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001611 spinlock_t *lock)
1612{
1613 struct tegra_clk_pll *pll;
Peter De Schrijver04edb092013-09-06 14:37:37 +03001614 struct clk *clk, *parent;
1615 unsigned long parent_rate;
Peter De Schrijver04edb092013-09-06 14:37:37 +03001616 u32 val, val_iddq;
1617
1618 parent = __clk_lookup(parent_name);
Wei Yongjun62ce7cd2013-10-29 03:07:57 +01001619 if (!parent) {
Peter De Schrijver04edb092013-09-06 14:37:37 +03001620 WARN(1, "parent clk %s of %s must be registered first\n",
Tomeu Vizosoca036b22014-09-30 09:22:00 +02001621 parent_name, name);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001622 return ERR_PTR(-EINVAL);
1623 }
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001624
1625 if (!pll_params->pdiv_tohw)
1626 return ERR_PTR(-EINVAL);
1627
Stephen Boyd5cdb1dc2015-07-30 17:20:57 -07001628 parent_rate = clk_get_rate(parent);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001629
1630 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1631
Bill Huangb5512b42015-06-18 17:28:30 -04001632 if (pll_params->adjust_vco)
1633 pll_params->vco_min = pll_params->adjust_vco(pll_params,
1634 parent_rate);
1635
Bill Huangb9851142015-06-18 17:28:31 -04001636 /*
1637 * If the pll has a set_defaults callback, it will take care of
1638 * configuring dynamic ramping and setting IDDQ in that path.
1639 */
1640 if (!pll_params->set_defaults) {
1641 int err;
Peter De Schrijver04edb092013-09-06 14:37:37 +03001642
Bill Huangb9851142015-06-18 17:28:31 -04001643 err = _setup_dynamic_ramp(pll_params, clk_base, parent_rate);
1644 if (err)
1645 return ERR_PTR(err);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001646
Bill Huangb9851142015-06-18 17:28:31 -04001647 val = readl_relaxed(clk_base + pll_params->base_reg);
1648 val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
1649
1650 if (val & PLL_BASE_ENABLE)
1651 WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx));
1652 else {
1653 val_iddq |= BIT(pll_params->iddq_bit_idx);
1654 writel_relaxed(val_iddq,
1655 clk_base + pll_params->iddq_reg);
1656 }
Peter De Schrijver04edb092013-09-06 14:37:37 +03001657 }
1658
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001659 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001660 if (IS_ERR(pll))
1661 return ERR_CAST(pll);
1662
1663 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1664 &tegra_clk_pllxc_ops);
1665 if (IS_ERR(clk))
1666 kfree(pll);
1667
1668 return clk;
1669}
1670
1671struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
1672 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001673 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001674 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001675 spinlock_t *lock, unsigned long parent_rate)
1676{
1677 u32 val;
1678 struct tegra_clk_pll *pll;
1679 struct clk *clk;
1680
Peter De Schrijver04edb092013-09-06 14:37:37 +03001681 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1682
Bill Huangb5512b42015-06-18 17:28:30 -04001683 if (pll_params->adjust_vco)
1684 pll_params->vco_min = pll_params->adjust_vco(pll_params,
1685 parent_rate);
1686
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001687 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001688 if (IS_ERR(pll))
1689 return ERR_CAST(pll);
1690
1691 /* program minimum rate by default */
1692
1693 val = pll_readl_base(pll);
1694 if (val & PLL_BASE_ENABLE)
1695 WARN_ON(val & pll_params->iddq_bit_idx);
1696 else {
1697 int m;
1698
1699 m = _pll_fixed_mdiv(pll_params, parent_rate);
Thierry Redingc61e4e72014-04-04 15:55:14 +02001700 val = m << divm_shift(pll);
1701 val |= (pll_params->vco_min / parent_rate) << divn_shift(pll);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001702 pll_writel_base(val, pll);
1703 }
1704
1705 /* disable lock override */
1706
1707 val = pll_readl_misc(pll);
1708 val &= ~BIT(29);
1709 pll_writel_misc(val, pll);
1710
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001711 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1712 &tegra_clk_pllre_ops);
1713 if (IS_ERR(clk))
1714 kfree(pll);
1715
1716 return clk;
1717}
1718
1719struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
1720 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001721 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001722 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001723 spinlock_t *lock)
1724{
1725 struct tegra_clk_pll *pll;
Peter De Schrijver04edb092013-09-06 14:37:37 +03001726 struct clk *clk, *parent;
1727 unsigned long parent_rate;
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001728
1729 if (!pll_params->pdiv_tohw)
1730 return ERR_PTR(-EINVAL);
1731
Peter De Schrijver04edb092013-09-06 14:37:37 +03001732 parent = __clk_lookup(parent_name);
Wei Yongjun62ce7cd2013-10-29 03:07:57 +01001733 if (!parent) {
Peter De Schrijver04edb092013-09-06 14:37:37 +03001734 WARN(1, "parent clk %s of %s must be registered first\n",
Tomeu Vizosoca036b22014-09-30 09:22:00 +02001735 parent_name, name);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001736 return ERR_PTR(-EINVAL);
1737 }
1738
Stephen Boyd5cdb1dc2015-07-30 17:20:57 -07001739 parent_rate = clk_get_rate(parent);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001740
1741 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1742
Bill Huangb5512b42015-06-18 17:28:30 -04001743 if (pll_params->adjust_vco)
1744 pll_params->vco_min = pll_params->adjust_vco(pll_params,
1745 parent_rate);
1746
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001747 pll_params->flags |= TEGRA_PLL_BYPASS;
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001748 pll_params->flags |= TEGRA_PLLM;
1749 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001750 if (IS_ERR(pll))
1751 return ERR_CAST(pll);
1752
1753 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
Danny Huang267b62a2015-06-18 17:28:27 -04001754 &tegra_clk_pll_ops);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001755 if (IS_ERR(clk))
1756 kfree(pll);
1757
1758 return clk;
1759}
1760
1761struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
1762 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001763 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001764 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001765 spinlock_t *lock)
1766{
1767 struct clk *parent, *clk;
Thierry Reding385f9ad2015-11-19 16:34:06 +01001768 const struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001769 struct tegra_clk_pll *pll;
1770 struct tegra_clk_pll_freq_table cfg;
1771 unsigned long parent_rate;
1772
1773 if (!p_tohw)
1774 return ERR_PTR(-EINVAL);
1775
1776 parent = __clk_lookup(parent_name);
Wei Yongjun62ce7cd2013-10-29 03:07:57 +01001777 if (!parent) {
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001778 WARN(1, "parent clk %s of %s must be registered first\n",
Tomeu Vizosoca036b22014-09-30 09:22:00 +02001779 parent_name, name);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001780 return ERR_PTR(-EINVAL);
1781 }
1782
Stephen Boyd5cdb1dc2015-07-30 17:20:57 -07001783 parent_rate = clk_get_rate(parent);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001784
1785 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1786
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001787 pll_params->flags |= TEGRA_PLL_BYPASS;
1788 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001789 if (IS_ERR(pll))
1790 return ERR_CAST(pll);
1791
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001792 /*
1793 * Most of PLLC register fields are shadowed, and can not be read
1794 * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
1795 * Initialize PLL to default state: disabled, reset; shadow registers
1796 * loaded with default parameters; dividers are preset for half of
1797 * minimum VCO rate (the latter assured that shadowed divider settings
1798 * are within supported range).
1799 */
1800
1801 cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
1802 cfg.n = cfg.m * pll_params->vco_min / parent_rate;
1803
1804 while (p_tohw->pdiv) {
1805 if (p_tohw->pdiv == 2) {
1806 cfg.p = p_tohw->hw_val;
1807 break;
1808 }
1809 p_tohw++;
1810 }
1811
1812 if (!p_tohw->pdiv) {
1813 WARN_ON(1);
1814 return ERR_PTR(-EINVAL);
1815 }
1816
1817 pll_writel_base(0, pll);
1818 _update_pll_mnp(pll, &cfg);
1819
1820 pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
1821 pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
1822 pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
1823 pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
1824
1825 _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
1826
1827 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1828 &tegra_clk_pllc_ops);
1829 if (IS_ERR(clk))
1830 kfree(pll);
1831
1832 return clk;
1833}
1834
1835struct clk *tegra_clk_register_plle_tegra114(const char *name,
1836 const char *parent_name,
1837 void __iomem *clk_base, unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001838 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001839 spinlock_t *lock)
1840{
1841 struct tegra_clk_pll *pll;
1842 struct clk *clk;
1843 u32 val, val_aux;
1844
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001845 pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001846 if (IS_ERR(pll))
1847 return ERR_CAST(pll);
1848
1849 /* ensure parent is set to pll_re_vco */
1850
1851 val = pll_readl_base(pll);
1852 val_aux = pll_readl(pll_params->aux_reg, pll);
1853
1854 if (val & PLL_BASE_ENABLE) {
Peter De Schrijver8e9cc802013-11-25 14:44:13 +02001855 if ((val_aux & PLLE_AUX_PLLRE_SEL) ||
1856 (val_aux & PLLE_AUX_PLLP_SEL))
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001857 WARN(1, "pll_e enabled with unsupported parent %s\n",
Peter De Schrijver8e9cc802013-11-25 14:44:13 +02001858 (val_aux & PLLE_AUX_PLLP_SEL) ? "pllp_out0" :
1859 "pll_re_vco");
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001860 } else {
Peter De Schrijver8e9cc802013-11-25 14:44:13 +02001861 val_aux &= ~(PLLE_AUX_PLLRE_SEL | PLLE_AUX_PLLP_SEL);
Tuomas Tynkkynend2c834a2014-05-16 16:50:20 +03001862 pll_writel(val_aux, pll_params->aux_reg, pll);
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001863 }
1864
1865 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1866 &tegra_clk_plle_tegra114_ops);
1867 if (IS_ERR(clk))
1868 kfree(pll);
1869
1870 return clk;
1871}
1872#endif
Peter De Schrijver798e9102013-09-09 13:22:55 +03001873
Paul Walmsley08acae32014-12-16 12:38:29 -08001874#if defined(CONFIG_ARCH_TEGRA_124_SOC) || defined(CONFIG_ARCH_TEGRA_132_SOC)
Sachin Kamate47e12f2013-10-08 16:47:41 +05301875static const struct clk_ops tegra_clk_pllss_ops = {
Peter De Schrijver798e9102013-09-09 13:22:55 +03001876 .is_enabled = clk_pll_is_enabled,
Rhyland Klein7db864c2015-06-18 17:28:20 -04001877 .enable = clk_pll_enable,
1878 .disable = clk_pll_disable,
Peter De Schrijver798e9102013-09-09 13:22:55 +03001879 .recalc_rate = clk_pll_recalc_rate,
1880 .round_rate = clk_pll_ramp_round_rate,
1881 .set_rate = clk_pllxc_set_rate,
1882};
1883
1884struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
1885 void __iomem *clk_base, unsigned long flags,
1886 struct tegra_clk_pll_params *pll_params,
1887 spinlock_t *lock)
1888{
1889 struct tegra_clk_pll *pll;
1890 struct clk *clk, *parent;
1891 struct tegra_clk_pll_freq_table cfg;
1892 unsigned long parent_rate;
1893 u32 val;
1894 int i;
1895
1896 if (!pll_params->div_nmp)
1897 return ERR_PTR(-EINVAL);
1898
1899 parent = __clk_lookup(parent_name);
Wei Yongjun62ce7cd2013-10-29 03:07:57 +01001900 if (!parent) {
Peter De Schrijver798e9102013-09-09 13:22:55 +03001901 WARN(1, "parent clk %s of %s must be registered first\n",
Tomeu Vizosoca036b22014-09-30 09:22:00 +02001902 parent_name, name);
Peter De Schrijver798e9102013-09-09 13:22:55 +03001903 return ERR_PTR(-EINVAL);
1904 }
1905
Peter De Schrijver798e9102013-09-09 13:22:55 +03001906 pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
1907 if (IS_ERR(pll))
1908 return ERR_CAST(pll);
1909
1910 val = pll_readl_base(pll);
1911 val &= ~PLLSS_REF_SRC_SEL_MASK;
1912 pll_writel_base(val, pll);
1913
Stephen Boyd5cdb1dc2015-07-30 17:20:57 -07001914 parent_rate = clk_get_rate(parent);
Peter De Schrijver798e9102013-09-09 13:22:55 +03001915
1916 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1917
1918 /* initialize PLL to minimum rate */
1919
1920 cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
1921 cfg.n = cfg.m * pll_params->vco_min / parent_rate;
1922
1923 for (i = 0; pll_params->pdiv_tohw[i].pdiv; i++)
1924 ;
1925 if (!i) {
1926 kfree(pll);
1927 return ERR_PTR(-EINVAL);
1928 }
1929
1930 cfg.p = pll_params->pdiv_tohw[i-1].hw_val;
1931
1932 _update_pll_mnp(pll, &cfg);
1933
1934 pll_writel_misc(PLLSS_MISC_DEFAULT, pll);
1935 pll_writel(PLLSS_CFG_DEFAULT, pll_params->ext_misc_reg[0], pll);
1936 pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[1], pll);
1937 pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[2], pll);
1938
1939 val = pll_readl_base(pll);
1940 if (val & PLL_BASE_ENABLE) {
1941 if (val & BIT(pll_params->iddq_bit_idx)) {
1942 WARN(1, "%s is on but IDDQ set\n", name);
1943 kfree(pll);
1944 return ERR_PTR(-EINVAL);
1945 }
1946 } else
1947 val |= BIT(pll_params->iddq_bit_idx);
1948
1949 val &= ~PLLSS_LOCK_OVERRIDE;
1950 pll_writel_base(val, pll);
1951
1952 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1953 &tegra_clk_pllss_ops);
1954
1955 if (IS_ERR(clk))
1956 kfree(pll);
1957
1958 return clk;
1959}
1960#endif
Rhyland Kleindd322f02015-06-18 17:28:28 -04001961
1962#if defined(CONFIG_ARCH_TEGRA_210_SOC)
1963static int clk_plle_tegra210_enable(struct clk_hw *hw)
1964{
1965 struct tegra_clk_pll *pll = to_clk_pll(hw);
1966 struct tegra_clk_pll_freq_table sel;
1967 u32 val;
1968 int ret;
1969 unsigned long flags = 0;
1970 unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
1971
1972 if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
1973 return -EINVAL;
1974
1975 if (pll->lock)
1976 spin_lock_irqsave(pll->lock, flags);
1977
1978 val = pll_readl_base(pll);
1979 val &= ~BIT(30); /* Disable lock override */
1980 pll_writel_base(val, pll);
1981
1982 val = pll_readl(pll->params->aux_reg, pll);
1983 val |= PLLE_AUX_ENABLE_SWCTL;
1984 val &= ~PLLE_AUX_SEQ_ENABLE;
1985 pll_writel(val, pll->params->aux_reg, pll);
1986 udelay(1);
1987
1988 val = pll_readl_misc(pll);
1989 val |= PLLE_MISC_LOCK_ENABLE;
1990 val |= PLLE_MISC_IDDQ_SW_CTRL;
1991 val &= ~PLLE_MISC_IDDQ_SW_VALUE;
1992 val |= PLLE_MISC_PLLE_PTS;
1993 val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
1994 pll_writel_misc(val, pll);
1995 udelay(5);
1996
1997 val = pll_readl(PLLE_SS_CTRL, pll);
1998 val |= PLLE_SS_DISABLE;
1999 pll_writel(val, PLLE_SS_CTRL, pll);
2000
2001 val = pll_readl_base(pll);
2002 val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
2003 divm_mask_shifted(pll));
2004 val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
2005 val |= sel.m << divm_shift(pll);
2006 val |= sel.n << divn_shift(pll);
2007 val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
2008 pll_writel_base(val, pll);
2009 udelay(1);
2010
2011 val = pll_readl_base(pll);
2012 val |= PLLE_BASE_ENABLE;
2013 pll_writel_base(val, pll);
2014
2015 ret = clk_pll_wait_for_lock(pll);
2016
2017 if (ret < 0)
2018 goto out;
2019
2020 val = pll_readl(PLLE_SS_CTRL, pll);
2021 val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
2022 val &= ~PLLE_SS_COEFFICIENTS_MASK;
2023 val |= PLLE_SS_COEFFICIENTS_VAL;
2024 pll_writel(val, PLLE_SS_CTRL, pll);
2025 val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
2026 pll_writel(val, PLLE_SS_CTRL, pll);
2027 udelay(1);
2028 val &= ~PLLE_SS_CNTL_INTERP_RESET;
2029 pll_writel(val, PLLE_SS_CTRL, pll);
2030 udelay(1);
2031
2032 val = pll_readl_misc(pll);
2033 val &= ~PLLE_MISC_IDDQ_SW_CTRL;
2034 pll_writel_misc(val, pll);
2035
2036 val = pll_readl(pll->params->aux_reg, pll);
2037 val |= (PLLE_AUX_USE_LOCKDET | PLLE_AUX_SS_SEQ_INCLUDE);
2038 val &= ~(PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL);
2039 pll_writel(val, pll->params->aux_reg, pll);
2040 udelay(1);
2041 val |= PLLE_AUX_SEQ_ENABLE;
2042 pll_writel(val, pll->params->aux_reg, pll);
2043
2044out:
2045 if (pll->lock)
2046 spin_unlock_irqrestore(pll->lock, flags);
2047
2048 return ret;
2049}
2050
2051static void clk_plle_tegra210_disable(struct clk_hw *hw)
2052{
2053 struct tegra_clk_pll *pll = to_clk_pll(hw);
2054 unsigned long flags = 0;
2055 u32 val;
2056
2057 if (pll->lock)
2058 spin_lock_irqsave(pll->lock, flags);
2059
2060 val = pll_readl_base(pll);
2061 val &= ~PLLE_BASE_ENABLE;
2062 pll_writel_base(val, pll);
2063
2064 val = pll_readl_misc(pll);
2065 val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
2066 pll_writel_misc(val, pll);
2067 udelay(1);
2068
2069 if (pll->lock)
2070 spin_unlock_irqrestore(pll->lock, flags);
2071}
2072
2073static int clk_plle_tegra210_is_enabled(struct clk_hw *hw)
2074{
2075 struct tegra_clk_pll *pll = to_clk_pll(hw);
2076 u32 val;
2077
2078 val = pll_readl_base(pll);
2079
2080 return val & PLLE_BASE_ENABLE ? 1 : 0;
2081}
2082
2083static const struct clk_ops tegra_clk_plle_tegra210_ops = {
2084 .is_enabled = clk_plle_tegra210_is_enabled,
2085 .enable = clk_plle_tegra210_enable,
2086 .disable = clk_plle_tegra210_disable,
2087 .recalc_rate = clk_pll_recalc_rate,
2088};
2089
2090struct clk *tegra_clk_register_plle_tegra210(const char *name,
2091 const char *parent_name,
2092 void __iomem *clk_base, unsigned long flags,
2093 struct tegra_clk_pll_params *pll_params,
2094 spinlock_t *lock)
2095{
2096 struct tegra_clk_pll *pll;
2097 struct clk *clk;
2098 u32 val, val_aux;
2099
2100 pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2101 if (IS_ERR(pll))
2102 return ERR_CAST(pll);
2103
2104 /* ensure parent is set to pll_re_vco */
2105
2106 val = pll_readl_base(pll);
2107 val_aux = pll_readl(pll_params->aux_reg, pll);
2108
2109 if (val & PLLE_BASE_ENABLE) {
2110 if ((val_aux & PLLE_AUX_PLLRE_SEL) ||
2111 (val_aux & PLLE_AUX_PLLP_SEL))
2112 WARN(1, "pll_e enabled with unsupported parent %s\n",
2113 (val_aux & PLLE_AUX_PLLP_SEL) ? "pllp_out0" :
2114 "pll_re_vco");
2115 } else {
2116 val_aux &= ~(PLLE_AUX_PLLRE_SEL | PLLE_AUX_PLLP_SEL);
2117 pll_writel(val_aux, pll_params->aux_reg, pll);
2118 }
2119
2120 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2121 &tegra_clk_plle_tegra210_ops);
2122 if (IS_ERR(clk))
2123 kfree(pll);
2124
2125 return clk;
2126}
2127
2128struct clk *tegra_clk_register_pllc_tegra210(const char *name,
2129 const char *parent_name, void __iomem *clk_base,
2130 void __iomem *pmc, unsigned long flags,
2131 struct tegra_clk_pll_params *pll_params,
2132 spinlock_t *lock)
2133{
2134 struct clk *parent, *clk;
2135 const struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
2136 struct tegra_clk_pll *pll;
2137 unsigned long parent_rate;
2138
2139 if (!p_tohw)
2140 return ERR_PTR(-EINVAL);
2141
2142 parent = __clk_lookup(parent_name);
2143 if (!parent) {
2144 WARN(1, "parent clk %s of %s must be registered first\n",
2145 name, parent_name);
2146 return ERR_PTR(-EINVAL);
2147 }
2148
2149 parent_rate = clk_get_rate(parent);
2150
2151 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2152
Bill Huangb5512b42015-06-18 17:28:30 -04002153 if (pll_params->adjust_vco)
2154 pll_params->vco_min = pll_params->adjust_vco(pll_params,
2155 parent_rate);
2156
Rhyland Kleindd322f02015-06-18 17:28:28 -04002157 pll_params->flags |= TEGRA_PLL_BYPASS;
2158 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2159 if (IS_ERR(pll))
2160 return ERR_CAST(pll);
2161
2162 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2163 &tegra_clk_pll_ops);
2164 if (IS_ERR(clk))
2165 kfree(pll);
2166
2167 return clk;
2168}
2169
2170struct clk *tegra_clk_register_pllxc_tegra210(const char *name,
2171 const char *parent_name, void __iomem *clk_base,
2172 void __iomem *pmc, unsigned long flags,
2173 struct tegra_clk_pll_params *pll_params,
2174 spinlock_t *lock)
2175{
2176 struct tegra_clk_pll *pll;
2177 struct clk *clk, *parent;
2178 unsigned long parent_rate;
2179
2180 parent = __clk_lookup(parent_name);
2181 if (!parent) {
2182 WARN(1, "parent clk %s of %s must be registered first\n",
2183 name, parent_name);
2184 return ERR_PTR(-EINVAL);
2185 }
2186
2187 if (!pll_params->pdiv_tohw)
2188 return ERR_PTR(-EINVAL);
2189
2190 parent_rate = clk_get_rate(parent);
2191
2192 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2193
Bill Huangb5512b42015-06-18 17:28:30 -04002194 if (pll_params->adjust_vco)
2195 pll_params->vco_min = pll_params->adjust_vco(pll_params,
2196 parent_rate);
2197
Rhyland Kleindd322f02015-06-18 17:28:28 -04002198 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2199 if (IS_ERR(pll))
2200 return ERR_CAST(pll);
2201
2202 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2203 &tegra_clk_pll_ops);
2204 if (IS_ERR(clk))
2205 kfree(pll);
2206
2207 return clk;
2208}
2209
2210struct clk *tegra_clk_register_pllss_tegra210(const char *name,
2211 const char *parent_name, void __iomem *clk_base,
2212 unsigned long flags,
2213 struct tegra_clk_pll_params *pll_params,
2214 spinlock_t *lock)
2215{
2216 struct tegra_clk_pll *pll;
2217 struct clk *clk, *parent;
2218 struct tegra_clk_pll_freq_table cfg;
2219 unsigned long parent_rate;
2220 u32 val;
2221 int i;
2222
2223 if (!pll_params->div_nmp)
2224 return ERR_PTR(-EINVAL);
2225
2226 parent = __clk_lookup(parent_name);
2227 if (!parent) {
2228 WARN(1, "parent clk %s of %s must be registered first\n",
2229 name, parent_name);
2230 return ERR_PTR(-EINVAL);
2231 }
2232
2233 pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2234 if (IS_ERR(pll))
2235 return ERR_CAST(pll);
2236
2237 val = pll_readl_base(pll);
2238 val &= ~PLLSS_REF_SRC_SEL_MASK;
2239 pll_writel_base(val, pll);
2240
2241 parent_rate = clk_get_rate(parent);
2242
2243 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2244
Bill Huangb5512b42015-06-18 17:28:30 -04002245 if (pll_params->adjust_vco)
2246 pll_params->vco_min = pll_params->adjust_vco(pll_params,
2247 parent_rate);
2248
Rhyland Kleindd322f02015-06-18 17:28:28 -04002249 /* initialize PLL to minimum rate */
2250
2251 cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
2252 cfg.n = cfg.m * pll_params->vco_min / parent_rate;
2253
2254 for (i = 0; pll_params->pdiv_tohw[i].pdiv; i++)
2255 ;
2256 if (!i) {
2257 kfree(pll);
2258 return ERR_PTR(-EINVAL);
2259 }
2260
2261 cfg.p = pll_params->pdiv_tohw[i-1].hw_val;
2262
2263 _update_pll_mnp(pll, &cfg);
2264
2265 pll_writel_misc(PLLSS_MISC_DEFAULT, pll);
2266
2267 val = pll_readl_base(pll);
2268 if (val & PLL_BASE_ENABLE) {
2269 if (val & BIT(pll_params->iddq_bit_idx)) {
2270 WARN(1, "%s is on but IDDQ set\n", name);
2271 kfree(pll);
2272 return ERR_PTR(-EINVAL);
2273 }
2274 } else
2275 val |= BIT(pll_params->iddq_bit_idx);
2276
2277 val &= ~PLLSS_LOCK_OVERRIDE;
2278 pll_writel_base(val, pll);
2279
2280 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2281 &tegra_clk_pll_ops);
2282
2283 if (IS_ERR(clk))
2284 kfree(pll);
2285
2286 return clk;
2287}
Rhyland Klein69297152015-06-18 17:28:29 -04002288
2289struct clk *tegra_clk_register_pllmb(const char *name, const char *parent_name,
2290 void __iomem *clk_base, void __iomem *pmc,
2291 unsigned long flags,
2292 struct tegra_clk_pll_params *pll_params,
2293 spinlock_t *lock)
2294{
2295 struct tegra_clk_pll *pll;
2296 struct clk *clk, *parent;
2297 unsigned long parent_rate;
2298
2299 if (!pll_params->pdiv_tohw)
2300 return ERR_PTR(-EINVAL);
2301
2302 parent = __clk_lookup(parent_name);
2303 if (!parent) {
2304 WARN(1, "parent clk %s of %s must be registered first\n",
2305 parent_name, name);
2306 return ERR_PTR(-EINVAL);
2307 }
2308
2309 parent_rate = clk_get_rate(parent);
2310
2311 pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2312
Bill Huangb5512b42015-06-18 17:28:30 -04002313 if (pll_params->adjust_vco)
2314 pll_params->vco_min = pll_params->adjust_vco(pll_params,
2315 parent_rate);
2316
Rhyland Klein69297152015-06-18 17:28:29 -04002317 pll_params->flags |= TEGRA_PLL_BYPASS;
2318 pll_params->flags |= TEGRA_PLLMB;
2319 pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2320 if (IS_ERR(pll))
2321 return ERR_CAST(pll);
2322
2323 clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2324 &tegra_clk_pll_ops);
2325 if (IS_ERR(clk))
2326 kfree(pll);
2327
2328 return clk;
2329}
Rhyland Kleindd322f02015-06-18 17:28:28 -04002330#endif