blob: e9eb867698d344953e5c87f7c2e4ec00ccfbbc20 [file] [log] [blame]
Daniel Vettereb805622015-05-04 14:58:44 +02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24#include <linux/firmware.h>
25#include "i915_drv.h"
26#include "i915_reg.h"
27
Animesh Mannaaa9145c2015-05-13 22:13:29 +053028/**
29 * DOC: csr support for dmc
30 *
31 * Display Context Save and Restore (CSR) firmware support added from gen9
32 * onwards to drive newly added DMC (Display microcontroller) in display
33 * engine to save and restore the state of display engine when it enter into
34 * low-power state and comes back to normal.
35 *
36 * Firmware loading status will be one of the below states: FW_UNINITIALIZED,
37 * FW_LOADED, FW_FAILED.
38 *
39 * Once the firmware is written into the registers status will be moved from
40 * FW_UNINITIALIZED to FW_LOADED and for any erroneous condition status will
41 * be moved to FW_FAILED.
42 */
43
Rodrigo Vivibf546f82015-06-03 16:50:19 -070044#define I915_CSR_SKL "i915/skl_dmc_ver1.bin"
Animesh Manna18c237c2015-08-04 22:02:41 +053045#define I915_CSR_BXT "i915/bxt_dmc_ver1.bin"
Daniel Vettereb805622015-05-04 14:58:44 +020046
47MODULE_FIRMWARE(I915_CSR_SKL);
Animesh Manna18c237c2015-08-04 22:02:41 +053048MODULE_FIRMWARE(I915_CSR_BXT);
Daniel Vettereb805622015-05-04 14:58:44 +020049
Mika Kuoppala9c5308e2015-10-30 17:52:16 +020050#define SKL_CSR_VERSION_REQUIRED CSR_VERSION(1, 23)
51
Daniel Vettereb805622015-05-04 14:58:44 +020052#define CSR_MAX_FW_SIZE 0x2FFF
53#define CSR_DEFAULT_FW_OFFSET 0xFFFFFFFF
Daniel Vettereb805622015-05-04 14:58:44 +020054
55struct intel_css_header {
56 /* 0x09 for DMC */
57 uint32_t module_type;
58
59 /* Includes the DMC specific header in dwords */
60 uint32_t header_len;
61
62 /* always value would be 0x10000 */
63 uint32_t header_ver;
64
65 /* Not used */
66 uint32_t module_id;
67
68 /* Not used */
69 uint32_t module_vendor;
70
71 /* in YYYYMMDD format */
72 uint32_t date;
73
74 /* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
75 uint32_t size;
76
77 /* Not used */
78 uint32_t key_size;
79
80 /* Not used */
81 uint32_t modulus_size;
82
83 /* Not used */
84 uint32_t exponent_size;
85
86 /* Not used */
87 uint32_t reserved1[12];
88
89 /* Major Minor */
90 uint32_t version;
91
92 /* Not used */
93 uint32_t reserved2[8];
94
95 /* Not used */
96 uint32_t kernel_header_info;
97} __packed;
98
99struct intel_fw_info {
100 uint16_t reserved1;
101
102 /* Stepping (A, B, C, ..., *). * is a wildcard */
103 char stepping;
104
105 /* Sub-stepping (0, 1, ..., *). * is a wildcard */
106 char substepping;
107
108 uint32_t offset;
109 uint32_t reserved2;
110} __packed;
111
112struct intel_package_header {
113 /* DMC container header length in dwords */
114 unsigned char header_len;
115
116 /* always value would be 0x01 */
117 unsigned char header_ver;
118
119 unsigned char reserved[10];
120
121 /* Number of valid entries in the FWInfo array below */
122 uint32_t num_entries;
123
124 struct intel_fw_info fw_info[20];
125} __packed;
126
127struct intel_dmc_header {
128 /* always value would be 0x40403E3E */
129 uint32_t signature;
130
131 /* DMC binary header length */
132 unsigned char header_len;
133
134 /* 0x01 */
135 unsigned char header_ver;
136
137 /* Reserved */
138 uint16_t dmcc_ver;
139
140 /* Major, Minor */
141 uint32_t project;
142
143 /* Firmware program size (excluding header) in dwords */
144 uint32_t fw_size;
145
146 /* Major Minor version */
147 uint32_t fw_version;
148
149 /* Number of valid MMIO cycles present. */
150 uint32_t mmio_count;
151
152 /* MMIO address */
153 uint32_t mmioaddr[8];
154
155 /* MMIO data */
156 uint32_t mmiodata[8];
157
158 /* FW filename */
159 unsigned char dfile[32];
160
161 uint32_t reserved1[2];
162} __packed;
163
164struct stepping_info {
165 char stepping;
166 char substepping;
167};
168
169static const struct stepping_info skl_stepping_info[] = {
Jani Nikula84cb00e2015-10-20 15:38:31 +0300170 {'A', '0'}, {'B', '0'}, {'C', '0'},
171 {'D', '0'}, {'E', '0'}, {'F', '0'},
172 {'G', '0'}, {'H', '0'}, {'I', '0'}
Daniel Vettereb805622015-05-04 14:58:44 +0200173};
174
Jani Nikulab9cd5bf2015-10-20 15:38:32 +0300175static const struct stepping_info bxt_stepping_info[] = {
Animesh Mannacff765f2015-08-04 22:02:43 +0530176 {'A', '0'}, {'A', '1'}, {'A', '2'},
177 {'B', '0'}, {'B', '1'}, {'B', '2'}
178};
179
Daniel Vettereb805622015-05-04 14:58:44 +0200180static char intel_get_stepping(struct drm_device *dev)
181{
182 if (IS_SKYLAKE(dev) && (dev->pdev->revision <
183 ARRAY_SIZE(skl_stepping_info)))
184 return skl_stepping_info[dev->pdev->revision].stepping;
Animesh Mannacff765f2015-08-04 22:02:43 +0530185 else if (IS_BROXTON(dev) && (dev->pdev->revision <
186 ARRAY_SIZE(bxt_stepping_info)))
187 return bxt_stepping_info[dev->pdev->revision].stepping;
Daniel Vettereb805622015-05-04 14:58:44 +0200188 else
189 return -ENODATA;
190}
191
192static char intel_get_substepping(struct drm_device *dev)
193{
194 if (IS_SKYLAKE(dev) && (dev->pdev->revision <
195 ARRAY_SIZE(skl_stepping_info)))
196 return skl_stepping_info[dev->pdev->revision].substepping;
Animesh Mannacff765f2015-08-04 22:02:43 +0530197 else if (IS_BROXTON(dev) && (dev->pdev->revision <
198 ARRAY_SIZE(bxt_stepping_info)))
199 return bxt_stepping_info[dev->pdev->revision].substepping;
Daniel Vettereb805622015-05-04 14:58:44 +0200200 else
201 return -ENODATA;
202}
203
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530204/**
205 * intel_csr_load_status_get() - to get firmware loading status.
206 * @dev_priv: i915 device.
207 *
208 * This function helps to get the firmware loading status.
209 *
210 * Return: Firmware loading status.
211 */
Suketu Shahdc174302015-04-17 19:46:16 +0530212enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv)
213{
214 enum csr_state state;
215
216 mutex_lock(&dev_priv->csr_lock);
217 state = dev_priv->csr.state;
218 mutex_unlock(&dev_priv->csr_lock);
219
220 return state;
221}
222
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530223/**
224 * intel_csr_load_status_set() - help to set firmware loading status.
225 * @dev_priv: i915 device.
226 * @state: enumeration of firmware loading status.
227 *
228 * Set the firmware loading status.
229 */
Suketu Shahdc174302015-04-17 19:46:16 +0530230void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
231 enum csr_state state)
232{
233 mutex_lock(&dev_priv->csr_lock);
234 dev_priv->csr.state = state;
235 mutex_unlock(&dev_priv->csr_lock);
236}
237
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530238/**
239 * intel_csr_load_program() - write the firmware from memory to register.
240 * @dev: drm device.
241 *
242 * CSR firmware is read from a .bin file and kept in internal memory one time.
243 * Everytime display comes back from low power state this function is called to
244 * copy the firmware from internal memory to registers.
245 */
Daniel Vettereb805622015-05-04 14:58:44 +0200246void intel_csr_load_program(struct drm_device *dev)
247{
248 struct drm_i915_private *dev_priv = dev->dev_private;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530249 u32 *payload = dev_priv->csr.dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200250 uint32_t i, fw_size;
251
252 if (!IS_GEN9(dev)) {
253 DRM_ERROR("No CSR support available for this platform\n");
254 return;
255 }
256
Animesh Manna4b7ab5f2015-08-26 01:36:05 +0530257 /*
258 * FIXME: Firmware gets lost on S3/S4, but not when entering system
259 * standby or suspend-to-idle (which is just like forced runtime pm).
260 * Unfortunately the ACPI subsystem doesn't yet give us a way to
261 * differentiate this, hence figure it out with this hack.
262 */
263 if (I915_READ(CSR_PROGRAM(0)))
264 return;
265
Daniel Vettereb805622015-05-04 14:58:44 +0200266 mutex_lock(&dev_priv->csr_lock);
267 fw_size = dev_priv->csr.dmc_fw_size;
268 for (i = 0; i < fw_size; i++)
Ville Syrjäläd2aa5ae2015-09-18 20:03:23 +0300269 I915_WRITE(CSR_PROGRAM(i), payload[i]);
Daniel Vettereb805622015-05-04 14:58:44 +0200270
271 for (i = 0; i < dev_priv->csr.mmio_count; i++) {
272 I915_WRITE(dev_priv->csr.mmioaddr[i],
273 dev_priv->csr.mmiodata[i]);
274 }
Suketu Shahdc174302015-04-17 19:46:16 +0530275
276 dev_priv->csr.state = FW_LOADED;
Daniel Vettereb805622015-05-04 14:58:44 +0200277 mutex_unlock(&dev_priv->csr_lock);
278}
279
280static void finish_csr_load(const struct firmware *fw, void *context)
281{
282 struct drm_i915_private *dev_priv = context;
283 struct drm_device *dev = dev_priv->dev;
284 struct intel_css_header *css_header;
285 struct intel_package_header *package_header;
286 struct intel_dmc_header *dmc_header;
287 struct intel_csr *csr = &dev_priv->csr;
288 char stepping = intel_get_stepping(dev);
289 char substepping = intel_get_substepping(dev);
290 uint32_t dmc_offset = CSR_DEFAULT_FW_OFFSET, readcount = 0, nbytes;
291 uint32_t i;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530292 uint32_t *dmc_payload;
Suketu Shahdc174302015-04-17 19:46:16 +0530293 bool fw_loaded = false;
Daniel Vettereb805622015-05-04 14:58:44 +0200294
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200295 if (!fw)
Daniel Vettereb805622015-05-04 14:58:44 +0200296 goto out;
Daniel Vettereb805622015-05-04 14:58:44 +0200297
298 if ((stepping == -ENODATA) || (substepping == -ENODATA)) {
299 DRM_ERROR("Unknown stepping info, firmware loading failed\n");
300 goto out;
301 }
302
303 /* Extract CSS Header information*/
304 css_header = (struct intel_css_header *)fw->data;
305 if (sizeof(struct intel_css_header) !=
306 (css_header->header_len * 4)) {
307 DRM_ERROR("Firmware has wrong CSS header length %u bytes\n",
308 (css_header->header_len * 4));
309 goto out;
310 }
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200311
312 csr->version = css_header->version;
313
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200314 if (IS_SKYLAKE(dev) && csr->version < SKL_CSR_VERSION_REQUIRED) {
315 DRM_INFO("Refusing to load old Skylake DMC firmware v%u.%u,"
316 " please upgrade to v%u.%u or later"
317 " [https://01.org/linuxgraphics/intel-linux-graphics-firmwares].\n",
318 CSR_VERSION_MAJOR(csr->version),
319 CSR_VERSION_MINOR(csr->version),
320 CSR_VERSION_MAJOR(SKL_CSR_VERSION_REQUIRED),
321 CSR_VERSION_MINOR(SKL_CSR_VERSION_REQUIRED));
322 goto out;
323 }
324
Daniel Vettereb805622015-05-04 14:58:44 +0200325 readcount += sizeof(struct intel_css_header);
326
327 /* Extract Package Header information*/
328 package_header = (struct intel_package_header *)
329 &fw->data[readcount];
330 if (sizeof(struct intel_package_header) !=
331 (package_header->header_len * 4)) {
332 DRM_ERROR("Firmware has wrong package header length %u bytes\n",
333 (package_header->header_len * 4));
334 goto out;
335 }
336 readcount += sizeof(struct intel_package_header);
337
338 /* Search for dmc_offset to find firware binary. */
339 for (i = 0; i < package_header->num_entries; i++) {
340 if (package_header->fw_info[i].substepping == '*' &&
341 stepping == package_header->fw_info[i].stepping) {
342 dmc_offset = package_header->fw_info[i].offset;
343 break;
344 } else if (stepping == package_header->fw_info[i].stepping &&
345 substepping == package_header->fw_info[i].substepping) {
346 dmc_offset = package_header->fw_info[i].offset;
347 break;
348 } else if (package_header->fw_info[i].stepping == '*' &&
349 package_header->fw_info[i].substepping == '*')
350 dmc_offset = package_header->fw_info[i].offset;
351 }
352 if (dmc_offset == CSR_DEFAULT_FW_OFFSET) {
353 DRM_ERROR("Firmware not supported for %c stepping\n", stepping);
354 goto out;
355 }
356 readcount += dmc_offset;
357
358 /* Extract dmc_header information. */
359 dmc_header = (struct intel_dmc_header *)&fw->data[readcount];
360 if (sizeof(struct intel_dmc_header) != (dmc_header->header_len)) {
361 DRM_ERROR("Firmware has wrong dmc header length %u bytes\n",
362 (dmc_header->header_len));
363 goto out;
364 }
365 readcount += sizeof(struct intel_dmc_header);
366
367 /* Cache the dmc header info. */
368 if (dmc_header->mmio_count > ARRAY_SIZE(csr->mmioaddr)) {
369 DRM_ERROR("Firmware has wrong mmio count %u\n",
370 dmc_header->mmio_count);
371 goto out;
372 }
373 csr->mmio_count = dmc_header->mmio_count;
374 for (i = 0; i < dmc_header->mmio_count; i++) {
Takashi Iwai982b0b22015-09-09 16:52:09 +0200375 if (dmc_header->mmioaddr[i] < CSR_MMIO_START_RANGE ||
Daniel Vettereb805622015-05-04 14:58:44 +0200376 dmc_header->mmioaddr[i] > CSR_MMIO_END_RANGE) {
377 DRM_ERROR(" Firmware has wrong mmio address 0x%x\n",
378 dmc_header->mmioaddr[i]);
379 goto out;
380 }
381 csr->mmioaddr[i] = dmc_header->mmioaddr[i];
382 csr->mmiodata[i] = dmc_header->mmiodata[i];
383 }
384
385 /* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
386 nbytes = dmc_header->fw_size * 4;
387 if (nbytes > CSR_MAX_FW_SIZE) {
388 DRM_ERROR("CSR firmware too big (%u) bytes\n", nbytes);
389 goto out;
390 }
391 csr->dmc_fw_size = dmc_header->fw_size;
392
393 csr->dmc_payload = kmalloc(nbytes, GFP_KERNEL);
394 if (!csr->dmc_payload) {
395 DRM_ERROR("Memory allocation failed for dmc payload\n");
396 goto out;
397 }
398
399 dmc_payload = csr->dmc_payload;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530400 memcpy(dmc_payload, &fw->data[readcount], nbytes);
Daniel Vettereb805622015-05-04 14:58:44 +0200401
402 /* load csr program during system boot, as needed for DC states */
403 intel_csr_load_program(dev);
Suketu Shahdc174302015-04-17 19:46:16 +0530404 fw_loaded = true;
405
Daniel Vettereb805622015-05-04 14:58:44 +0200406out:
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200407 if (fw_loaded) {
Suketu Shahdc174302015-04-17 19:46:16 +0530408 intel_runtime_pm_put(dev_priv);
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200409
410 DRM_INFO("Finished loading %s (v%u.%u)\n",
411 dev_priv->csr.fw_path,
412 CSR_VERSION_MAJOR(csr->version),
413 CSR_VERSION_MINOR(csr->version));
414 } else {
Suketu Shahdc174302015-04-17 19:46:16 +0530415 intel_csr_load_status_set(dev_priv, FW_FAILED);
416
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200417 i915_firmware_load_error_print(csr->fw_path, 0);
418 }
419
Daniel Vettereb805622015-05-04 14:58:44 +0200420 release_firmware(fw);
421}
422
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530423/**
424 * intel_csr_ucode_init() - initialize the firmware loading.
425 * @dev: drm device.
426 *
427 * This function is called at the time of loading the display driver to read
428 * firmware from a .bin file and copied into a internal memory.
429 */
Daniel Vettereb805622015-05-04 14:58:44 +0200430void intel_csr_ucode_init(struct drm_device *dev)
431{
432 struct drm_i915_private *dev_priv = dev->dev_private;
433 struct intel_csr *csr = &dev_priv->csr;
434 int ret;
435
436 if (!HAS_CSR(dev))
437 return;
438
439 if (IS_SKYLAKE(dev))
440 csr->fw_path = I915_CSR_SKL;
Animesh Manna18c237c2015-08-04 22:02:41 +0530441 else if (IS_BROXTON(dev_priv))
442 csr->fw_path = I915_CSR_BXT;
Daniel Vettereb805622015-05-04 14:58:44 +0200443 else {
444 DRM_ERROR("Unexpected: no known CSR firmware for platform\n");
Suketu Shahdc174302015-04-17 19:46:16 +0530445 intel_csr_load_status_set(dev_priv, FW_FAILED);
Daniel Vettereb805622015-05-04 14:58:44 +0200446 return;
447 }
448
Damien Lespiauabd41dc2015-06-04 16:42:16 +0100449 DRM_DEBUG_KMS("Loading %s\n", csr->fw_path);
450
Suketu Shahdc174302015-04-17 19:46:16 +0530451 /*
452 * Obtain a runtime pm reference, until CSR is loaded,
453 * to avoid entering runtime-suspend.
454 */
455 intel_runtime_pm_get(dev_priv);
456
Daniel Vettereb805622015-05-04 14:58:44 +0200457 /* CSR supported for platform, load firmware */
458 ret = request_firmware_nowait(THIS_MODULE, true, csr->fw_path,
459 &dev_priv->dev->pdev->dev,
460 GFP_KERNEL, dev_priv,
461 finish_csr_load);
Suketu Shahdc174302015-04-17 19:46:16 +0530462 if (ret) {
Daniel Vettereb805622015-05-04 14:58:44 +0200463 i915_firmware_load_error_print(csr->fw_path, ret);
Suketu Shahdc174302015-04-17 19:46:16 +0530464 intel_csr_load_status_set(dev_priv, FW_FAILED);
465 }
Daniel Vettereb805622015-05-04 14:58:44 +0200466}
467
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530468/**
469 * intel_csr_ucode_fini() - unload the CSR firmware.
470 * @dev: drm device.
471 *
472 * Firmmware unloading includes freeing the internal momory and reset the
473 * firmware loading status.
474 */
Daniel Vettereb805622015-05-04 14:58:44 +0200475void intel_csr_ucode_fini(struct drm_device *dev)
476{
477 struct drm_i915_private *dev_priv = dev->dev_private;
478
479 if (!HAS_CSR(dev))
480 return;
481
Suketu Shahdc174302015-04-17 19:46:16 +0530482 intel_csr_load_status_set(dev_priv, FW_FAILED);
Daniel Vettereb805622015-05-04 14:58:44 +0200483 kfree(dev_priv->csr.dmc_payload);
484}
Suketu Shah5aefb232015-04-16 14:22:10 +0530485
486void assert_csr_loaded(struct drm_i915_private *dev_priv)
487{
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700488 WARN_ONCE(intel_csr_load_status_get(dev_priv) != FW_LOADED,
489 "CSR is not loaded.\n");
Ville Syrjäläd2aa5ae2015-09-18 20:03:23 +0300490 WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700491 "CSR program storage start is NULL\n");
492 WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
493 WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530494}