Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Freescale MXS SPI master driver |
| 3 | * |
| 4 | * Copyright 2012 DENX Software Engineering, GmbH. |
| 5 | * Copyright 2012 Freescale Semiconductor, Inc. |
| 6 | * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved. |
| 7 | * |
| 8 | * Rework and transition to new API by: |
| 9 | * Marek Vasut <marex@denx.de> |
| 10 | * |
| 11 | * Based on previous attempt by: |
| 12 | * Fabio Estevam <fabio.estevam@freescale.com> |
| 13 | * |
| 14 | * Based on code from U-Boot bootloader by: |
| 15 | * Marek Vasut <marex@denx.de> |
| 16 | * |
| 17 | * Based on spi-stmp.c, which is: |
| 18 | * Author: Dmitry Pervushin <dimka@embeddedalley.com> |
| 19 | * |
| 20 | * This program is free software; you can redistribute it and/or modify |
| 21 | * it under the terms of the GNU General Public License as published by |
| 22 | * the Free Software Foundation; either version 2 of the License, or |
| 23 | * (at your option) any later version. |
| 24 | * |
| 25 | * This program is distributed in the hope that it will be useful, |
| 26 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 27 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 28 | * GNU General Public License for more details. |
| 29 | */ |
| 30 | |
| 31 | #include <linux/kernel.h> |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 32 | #include <linux/ioport.h> |
| 33 | #include <linux/of.h> |
| 34 | #include <linux/of_device.h> |
| 35 | #include <linux/of_gpio.h> |
| 36 | #include <linux/platform_device.h> |
| 37 | #include <linux/delay.h> |
| 38 | #include <linux/interrupt.h> |
| 39 | #include <linux/dma-mapping.h> |
| 40 | #include <linux/dmaengine.h> |
| 41 | #include <linux/highmem.h> |
| 42 | #include <linux/clk.h> |
| 43 | #include <linux/err.h> |
| 44 | #include <linux/completion.h> |
| 45 | #include <linux/gpio.h> |
| 46 | #include <linux/regulator/consumer.h> |
| 47 | #include <linux/module.h> |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 48 | #include <linux/stmp_device.h> |
| 49 | #include <linux/spi/spi.h> |
| 50 | #include <linux/spi/mxs-spi.h> |
| 51 | |
| 52 | #define DRIVER_NAME "mxs-spi" |
| 53 | |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 54 | /* Use 10S timeout for very long transfers, it should suffice. */ |
| 55 | #define SSP_TIMEOUT 10000 |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 56 | |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 57 | #define SG_MAXLEN 0xff00 |
| 58 | |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 59 | /* |
| 60 | * Flags for txrx functions. More efficient that using an argument register for |
| 61 | * each one. |
| 62 | */ |
| 63 | #define TXRX_WRITE (1<<0) /* This is a write */ |
| 64 | #define TXRX_DEASSERT_CS (1<<1) /* De-assert CS at end of txrx */ |
| 65 | |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 66 | struct mxs_spi { |
| 67 | struct mxs_ssp ssp; |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 68 | struct completion c; |
Trent Piepho | a560943 | 2013-10-01 13:15:47 -0700 | [diff] [blame] | 69 | unsigned int sck; /* Rate requested (vs actual) */ |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 70 | }; |
| 71 | |
| 72 | static int mxs_spi_setup_transfer(struct spi_device *dev, |
Trent Piepho | aa9e0c6 | 2013-10-01 13:15:40 -0700 | [diff] [blame] | 73 | const struct spi_transfer *t) |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 74 | { |
| 75 | struct mxs_spi *spi = spi_master_get_devdata(dev->master); |
| 76 | struct mxs_ssp *ssp = &spi->ssp; |
Trent Piepho | aa9e0c6 | 2013-10-01 13:15:40 -0700 | [diff] [blame] | 77 | const unsigned int hz = min(dev->max_speed_hz, t->speed_hz); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 78 | |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 79 | if (hz == 0) { |
Trent Piepho | aa9e0c6 | 2013-10-01 13:15:40 -0700 | [diff] [blame] | 80 | dev_err(&dev->dev, "SPI clock rate of zero not allowed\n"); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 81 | return -EINVAL; |
| 82 | } |
| 83 | |
Trent Piepho | a560943 | 2013-10-01 13:15:47 -0700 | [diff] [blame] | 84 | if (hz != spi->sck) { |
| 85 | mxs_ssp_set_clk_rate(ssp, hz); |
| 86 | /* |
| 87 | * Save requested rate, hz, rather than the actual rate, |
Michael Heimpold | a44619c | 2014-10-02 23:10:22 +0200 | [diff] [blame] | 88 | * ssp->clk_rate. Otherwise we would set the rate every transfer |
Trent Piepho | a560943 | 2013-10-01 13:15:47 -0700 | [diff] [blame] | 89 | * when the actual rate is not quite the same as requested rate. |
| 90 | */ |
| 91 | spi->sck = hz; |
| 92 | /* |
| 93 | * Perhaps we should return an error if the actual clock is |
| 94 | * nowhere close to what was requested? |
| 95 | */ |
| 96 | } |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 97 | |
Trent Piepho | 58f46e4 | 2013-10-01 13:14:25 -0700 | [diff] [blame] | 98 | writel(BM_SSP_CTRL0_LOCK_CS, |
| 99 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 100 | |
| 101 | writel(BF_SSP_CTRL1_SSP_MODE(BV_SSP_CTRL1_SSP_MODE__SPI) | |
Trent Piepho | aa9e0c6 | 2013-10-01 13:15:40 -0700 | [diff] [blame] | 102 | BF_SSP_CTRL1_WORD_LENGTH(BV_SSP_CTRL1_WORD_LENGTH__EIGHT_BITS) | |
| 103 | ((dev->mode & SPI_CPOL) ? BM_SSP_CTRL1_POLARITY : 0) | |
| 104 | ((dev->mode & SPI_CPHA) ? BM_SSP_CTRL1_PHASE : 0), |
| 105 | ssp->base + HW_SSP_CTRL1(ssp)); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 106 | |
| 107 | writel(0x0, ssp->base + HW_SSP_CMD0); |
| 108 | writel(0x0, ssp->base + HW_SSP_CMD1); |
| 109 | |
| 110 | return 0; |
| 111 | } |
| 112 | |
Trent Piepho | 42e182f | 2013-10-01 13:15:54 -0700 | [diff] [blame] | 113 | static u32 mxs_spi_cs_to_reg(unsigned cs) |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 114 | { |
Trent Piepho | 42e182f | 2013-10-01 13:15:54 -0700 | [diff] [blame] | 115 | u32 select = 0; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 116 | |
| 117 | /* |
| 118 | * i.MX28 Datasheet: 17.10.1: HW_SSP_CTRL0 |
| 119 | * |
| 120 | * The bits BM_SSP_CTRL0_WAIT_FOR_CMD and BM_SSP_CTRL0_WAIT_FOR_IRQ |
| 121 | * in HW_SSP_CTRL0 register do have multiple usage, please refer to |
| 122 | * the datasheet for further details. In SPI mode, they are used to |
| 123 | * toggle the chip-select lines (nCS pins). |
| 124 | */ |
| 125 | if (cs & 1) |
| 126 | select |= BM_SSP_CTRL0_WAIT_FOR_CMD; |
| 127 | if (cs & 2) |
| 128 | select |= BM_SSP_CTRL0_WAIT_FOR_IRQ; |
| 129 | |
| 130 | return select; |
| 131 | } |
| 132 | |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 133 | static int mxs_ssp_wait(struct mxs_spi *spi, int offset, int mask, bool set) |
| 134 | { |
Marek Vasut | f13639d | 2012-09-04 04:40:18 +0200 | [diff] [blame] | 135 | const unsigned long timeout = jiffies + msecs_to_jiffies(SSP_TIMEOUT); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 136 | struct mxs_ssp *ssp = &spi->ssp; |
Trent Piepho | 42e182f | 2013-10-01 13:15:54 -0700 | [diff] [blame] | 137 | u32 reg; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 138 | |
Marek Vasut | f13639d | 2012-09-04 04:40:18 +0200 | [diff] [blame] | 139 | do { |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 140 | reg = readl_relaxed(ssp->base + offset); |
| 141 | |
Marek Vasut | f13639d | 2012-09-04 04:40:18 +0200 | [diff] [blame] | 142 | if (!set) |
| 143 | reg = ~reg; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 144 | |
Marek Vasut | f13639d | 2012-09-04 04:40:18 +0200 | [diff] [blame] | 145 | reg &= mask; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 146 | |
Marek Vasut | f13639d | 2012-09-04 04:40:18 +0200 | [diff] [blame] | 147 | if (reg == mask) |
| 148 | return 0; |
| 149 | } while (time_before(jiffies, timeout)); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 150 | |
Marek Vasut | f13639d | 2012-09-04 04:40:18 +0200 | [diff] [blame] | 151 | return -ETIMEDOUT; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 152 | } |
| 153 | |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 154 | static void mxs_ssp_dma_irq_callback(void *param) |
| 155 | { |
| 156 | struct mxs_spi *spi = param; |
Jingoo Han | a7fa321 | 2014-09-02 11:50:48 +0900 | [diff] [blame] | 157 | |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 158 | complete(&spi->c); |
| 159 | } |
| 160 | |
| 161 | static irqreturn_t mxs_ssp_irq_handler(int irq, void *dev_id) |
| 162 | { |
| 163 | struct mxs_ssp *ssp = dev_id; |
Jingoo Han | a7fa321 | 2014-09-02 11:50:48 +0900 | [diff] [blame] | 164 | |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 165 | dev_err(ssp->dev, "%s[%i] CTRL1=%08x STATUS=%08x\n", |
| 166 | __func__, __LINE__, |
| 167 | readl(ssp->base + HW_SSP_CTRL1(ssp)), |
| 168 | readl(ssp->base + HW_SSP_STATUS(ssp))); |
| 169 | return IRQ_HANDLED; |
| 170 | } |
| 171 | |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 172 | static int mxs_spi_txrx_dma(struct mxs_spi *spi, |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 173 | unsigned char *buf, int len, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 174 | unsigned int flags) |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 175 | { |
| 176 | struct mxs_ssp *ssp = &spi->ssp; |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 177 | struct dma_async_tx_descriptor *desc = NULL; |
| 178 | const bool vmalloced_buf = is_vmalloc_addr(buf); |
| 179 | const int desc_len = vmalloced_buf ? PAGE_SIZE : SG_MAXLEN; |
| 180 | const int sgs = DIV_ROUND_UP(len, desc_len); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 181 | int sg_count; |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 182 | int min, ret; |
Trent Piepho | 42e182f | 2013-10-01 13:15:54 -0700 | [diff] [blame] | 183 | u32 ctrl0; |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 184 | struct page *vm_page; |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 185 | struct { |
Trent Piepho | 42e182f | 2013-10-01 13:15:54 -0700 | [diff] [blame] | 186 | u32 pio[4]; |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 187 | struct scatterlist sg; |
| 188 | } *dma_xfer; |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 189 | |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 190 | if (!len) |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 191 | return -EINVAL; |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 192 | |
Jingoo Han | a7fa321 | 2014-09-02 11:50:48 +0900 | [diff] [blame] | 193 | dma_xfer = kcalloc(sgs, sizeof(*dma_xfer), GFP_KERNEL); |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 194 | if (!dma_xfer) |
| 195 | return -ENOMEM; |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 196 | |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 197 | reinit_completion(&spi->c); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 198 | |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 199 | /* Chip select was already programmed into CTRL0 */ |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 200 | ctrl0 = readl(ssp->base + HW_SSP_CTRL0); |
Trent Piepho | df23286 | 2013-10-01 13:14:57 -0700 | [diff] [blame] | 201 | ctrl0 &= ~(BM_SSP_CTRL0_XFER_COUNT | BM_SSP_CTRL0_IGNORE_CRC | |
| 202 | BM_SSP_CTRL0_READ); |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 203 | ctrl0 |= BM_SSP_CTRL0_DATA_XFER; |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 204 | |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 205 | if (!(flags & TXRX_WRITE)) |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 206 | ctrl0 |= BM_SSP_CTRL0_READ; |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 207 | |
| 208 | /* Queue the DMA data transfer. */ |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 209 | for (sg_count = 0; sg_count < sgs; sg_count++) { |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 210 | /* Prepare the transfer descriptor. */ |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 211 | min = min(len, desc_len); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 212 | |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 213 | /* |
| 214 | * De-assert CS on last segment if flag is set (i.e., no more |
| 215 | * transfers will follow) |
| 216 | */ |
| 217 | if ((sg_count + 1 == sgs) && (flags & TXRX_DEASSERT_CS)) |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 218 | ctrl0 |= BM_SSP_CTRL0_IGNORE_CRC; |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 219 | |
Juha Lumme | ba486a2 | 2012-12-26 14:48:51 +0900 | [diff] [blame] | 220 | if (ssp->devid == IMX23_SSP) { |
| 221 | ctrl0 &= ~BM_SSP_CTRL0_XFER_COUNT; |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 222 | ctrl0 |= min; |
Juha Lumme | ba486a2 | 2012-12-26 14:48:51 +0900 | [diff] [blame] | 223 | } |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 224 | |
| 225 | dma_xfer[sg_count].pio[0] = ctrl0; |
| 226 | dma_xfer[sg_count].pio[3] = min; |
| 227 | |
| 228 | if (vmalloced_buf) { |
| 229 | vm_page = vmalloc_to_page(buf); |
| 230 | if (!vm_page) { |
| 231 | ret = -ENOMEM; |
| 232 | goto err_vmalloc; |
| 233 | } |
Charles Keepax | 9e8987a | 2014-11-17 09:14:32 +0000 | [diff] [blame] | 234 | |
| 235 | sg_init_table(&dma_xfer[sg_count].sg, 1); |
| 236 | sg_set_page(&dma_xfer[sg_count].sg, vm_page, |
| 237 | min, offset_in_page(buf)); |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 238 | } else { |
Charles Keepax | 9e8987a | 2014-11-17 09:14:32 +0000 | [diff] [blame] | 239 | sg_init_one(&dma_xfer[sg_count].sg, buf, min); |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 240 | } |
| 241 | |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 242 | ret = dma_map_sg(ssp->dev, &dma_xfer[sg_count].sg, 1, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 243 | (flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE); |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 244 | |
| 245 | len -= min; |
| 246 | buf += min; |
| 247 | |
| 248 | /* Queue the PIO register write transfer. */ |
| 249 | desc = dmaengine_prep_slave_sg(ssp->dmach, |
| 250 | (struct scatterlist *)dma_xfer[sg_count].pio, |
| 251 | (ssp->devid == IMX23_SSP) ? 1 : 4, |
| 252 | DMA_TRANS_NONE, |
| 253 | sg_count ? DMA_PREP_INTERRUPT : 0); |
| 254 | if (!desc) { |
| 255 | dev_err(ssp->dev, |
| 256 | "Failed to get PIO reg. write descriptor.\n"); |
| 257 | ret = -EINVAL; |
| 258 | goto err_mapped; |
| 259 | } |
| 260 | |
| 261 | desc = dmaengine_prep_slave_sg(ssp->dmach, |
| 262 | &dma_xfer[sg_count].sg, 1, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 263 | (flags & TXRX_WRITE) ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM, |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 264 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 265 | |
| 266 | if (!desc) { |
| 267 | dev_err(ssp->dev, |
| 268 | "Failed to get DMA data write descriptor.\n"); |
| 269 | ret = -EINVAL; |
| 270 | goto err_mapped; |
| 271 | } |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 272 | } |
| 273 | |
| 274 | /* |
| 275 | * The last descriptor must have this callback, |
| 276 | * to finish the DMA transaction. |
| 277 | */ |
| 278 | desc->callback = mxs_ssp_dma_irq_callback; |
| 279 | desc->callback_param = spi; |
| 280 | |
| 281 | /* Start the transfer. */ |
| 282 | dmaengine_submit(desc); |
| 283 | dma_async_issue_pending(ssp->dmach); |
| 284 | |
Nicholas Mc Guire | f223469 | 2015-02-05 09:47:06 -0500 | [diff] [blame] | 285 | if (!wait_for_completion_timeout(&spi->c, |
| 286 | msecs_to_jiffies(SSP_TIMEOUT))) { |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 287 | dev_err(ssp->dev, "DMA transfer timeout\n"); |
| 288 | ret = -ETIMEDOUT; |
Marek Vasut | 4496846 | 2012-10-14 04:32:56 +0200 | [diff] [blame] | 289 | dmaengine_terminate_all(ssp->dmach); |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 290 | goto err_vmalloc; |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | ret = 0; |
| 294 | |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 295 | err_vmalloc: |
| 296 | while (--sg_count >= 0) { |
| 297 | err_mapped: |
| 298 | dma_unmap_sg(ssp->dev, &dma_xfer[sg_count].sg, 1, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 299 | (flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 300 | } |
| 301 | |
Marek Vasut | 010b481 | 2012-09-04 04:40:15 +0200 | [diff] [blame] | 302 | kfree(dma_xfer); |
| 303 | |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 304 | return ret; |
| 305 | } |
| 306 | |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 307 | static int mxs_spi_txrx_pio(struct mxs_spi *spi, |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 308 | unsigned char *buf, int len, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 309 | unsigned int flags) |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 310 | { |
| 311 | struct mxs_ssp *ssp = &spi->ssp; |
| 312 | |
Trent Piepho | 75e73fa | 2013-10-01 13:14:39 -0700 | [diff] [blame] | 313 | writel(BM_SSP_CTRL0_IGNORE_CRC, |
| 314 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 315 | |
| 316 | while (len--) { |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 317 | if (len == 0 && (flags & TXRX_DEASSERT_CS)) |
Trent Piepho | f5bc738 | 2013-10-01 13:14:32 -0700 | [diff] [blame] | 318 | writel(BM_SSP_CTRL0_IGNORE_CRC, |
| 319 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 320 | |
| 321 | if (ssp->devid == IMX23_SSP) { |
| 322 | writel(BM_SSP_CTRL0_XFER_COUNT, |
| 323 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR); |
| 324 | writel(1, |
| 325 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); |
| 326 | } else { |
| 327 | writel(1, ssp->base + HW_SSP_XFER_SIZE); |
| 328 | } |
| 329 | |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 330 | if (flags & TXRX_WRITE) |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 331 | writel(BM_SSP_CTRL0_READ, |
| 332 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR); |
| 333 | else |
| 334 | writel(BM_SSP_CTRL0_READ, |
| 335 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); |
| 336 | |
| 337 | writel(BM_SSP_CTRL0_RUN, |
| 338 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); |
| 339 | |
| 340 | if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 1)) |
| 341 | return -ETIMEDOUT; |
| 342 | |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 343 | if (flags & TXRX_WRITE) |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 344 | writel(*buf, ssp->base + HW_SSP_DATA(ssp)); |
| 345 | |
| 346 | writel(BM_SSP_CTRL0_DATA_XFER, |
| 347 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); |
| 348 | |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 349 | if (!(flags & TXRX_WRITE)) { |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 350 | if (mxs_ssp_wait(spi, HW_SSP_STATUS(ssp), |
| 351 | BM_SSP_STATUS_FIFO_EMPTY, 0)) |
| 352 | return -ETIMEDOUT; |
| 353 | |
| 354 | *buf = (readl(ssp->base + HW_SSP_DATA(ssp)) & 0xff); |
| 355 | } |
| 356 | |
| 357 | if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 0)) |
| 358 | return -ETIMEDOUT; |
| 359 | |
| 360 | buf++; |
| 361 | } |
| 362 | |
| 363 | if (len <= 0) |
| 364 | return 0; |
| 365 | |
| 366 | return -ETIMEDOUT; |
| 367 | } |
| 368 | |
| 369 | static int mxs_spi_transfer_one(struct spi_master *master, |
| 370 | struct spi_message *m) |
| 371 | { |
| 372 | struct mxs_spi *spi = spi_master_get_devdata(master); |
| 373 | struct mxs_ssp *ssp = &spi->ssp; |
Axel Lin | 9a7da6c | 2014-02-05 17:47:59 +0800 | [diff] [blame] | 374 | struct spi_transfer *t; |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 375 | unsigned int flag; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 376 | int status = 0; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 377 | |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 378 | /* Program CS register bits here, it will be used for all transfers. */ |
| 379 | writel(BM_SSP_CTRL0_WAIT_FOR_CMD | BM_SSP_CTRL0_WAIT_FOR_IRQ, |
| 380 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR); |
| 381 | writel(mxs_spi_cs_to_reg(m->spi->chip_select), |
| 382 | ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 383 | |
Axel Lin | 9a7da6c | 2014-02-05 17:47:59 +0800 | [diff] [blame] | 384 | list_for_each_entry(t, &m->transfers, transfer_list) { |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 385 | |
| 386 | status = mxs_spi_setup_transfer(m->spi, t); |
| 387 | if (status) |
| 388 | break; |
| 389 | |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 390 | /* De-assert on last transfer, inverted by cs_change flag */ |
| 391 | flag = (&t->transfer_list == m->transfers.prev) ^ t->cs_change ? |
| 392 | TXRX_DEASSERT_CS : 0; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 393 | |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 394 | /* |
| 395 | * Small blocks can be transfered via PIO. |
| 396 | * Measured by empiric means: |
| 397 | * |
| 398 | * dd if=/dev/mtdblock0 of=/dev/null bs=1024k count=1 |
| 399 | * |
| 400 | * DMA only: 2.164808 seconds, 473.0KB/s |
| 401 | * Combined: 1.676276 seconds, 610.9KB/s |
| 402 | */ |
Marek Vasut | 727c10e | 2012-09-04 04:40:17 +0200 | [diff] [blame] | 403 | if (t->len < 32) { |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 404 | writel(BM_SSP_CTRL1_DMA_ENABLE, |
| 405 | ssp->base + HW_SSP_CTRL1(ssp) + |
| 406 | STMP_OFFSET_REG_CLR); |
| 407 | |
| 408 | if (t->tx_buf) |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 409 | status = mxs_spi_txrx_pio(spi, |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 410 | (void *)t->tx_buf, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 411 | t->len, flag | TXRX_WRITE); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 412 | if (t->rx_buf) |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 413 | status = mxs_spi_txrx_pio(spi, |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 414 | t->rx_buf, t->len, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 415 | flag); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 416 | } else { |
| 417 | writel(BM_SSP_CTRL1_DMA_ENABLE, |
| 418 | ssp->base + HW_SSP_CTRL1(ssp) + |
| 419 | STMP_OFFSET_REG_SET); |
| 420 | |
| 421 | if (t->tx_buf) |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 422 | status = mxs_spi_txrx_dma(spi, |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 423 | (void *)t->tx_buf, t->len, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 424 | flag | TXRX_WRITE); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 425 | if (t->rx_buf) |
Trent Piepho | 0b782f7 | 2013-10-01 13:15:04 -0700 | [diff] [blame] | 426 | status = mxs_spi_txrx_dma(spi, |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 427 | t->rx_buf, t->len, |
Trent Piepho | 28cad12 | 2013-10-01 13:14:50 -0700 | [diff] [blame] | 428 | flag); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 429 | } |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 430 | |
Marek Vasut | c895db0 | 2012-08-24 04:34:18 +0200 | [diff] [blame] | 431 | if (status) { |
| 432 | stmp_reset_block(ssp->base); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 433 | break; |
Marek Vasut | c895db0 | 2012-08-24 04:34:18 +0200 | [diff] [blame] | 434 | } |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 435 | |
Marek Vasut | 204e706 | 2012-09-04 04:40:16 +0200 | [diff] [blame] | 436 | m->actual_length += t->len; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 437 | } |
| 438 | |
Marek Vasut | d856f1eb | 2012-10-14 04:32:55 +0200 | [diff] [blame] | 439 | m->status = status; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 440 | spi_finalize_current_message(master); |
| 441 | |
| 442 | return status; |
| 443 | } |
| 444 | |
| 445 | static const struct of_device_id mxs_spi_dt_ids[] = { |
| 446 | { .compatible = "fsl,imx23-spi", .data = (void *) IMX23_SSP, }, |
| 447 | { .compatible = "fsl,imx28-spi", .data = (void *) IMX28_SSP, }, |
| 448 | { /* sentinel */ } |
| 449 | }; |
| 450 | MODULE_DEVICE_TABLE(of, mxs_spi_dt_ids); |
| 451 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 452 | static int mxs_spi_probe(struct platform_device *pdev) |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 453 | { |
| 454 | const struct of_device_id *of_id = |
| 455 | of_match_device(mxs_spi_dt_ids, &pdev->dev); |
| 456 | struct device_node *np = pdev->dev.of_node; |
| 457 | struct spi_master *master; |
| 458 | struct mxs_spi *spi; |
| 459 | struct mxs_ssp *ssp; |
Shawn Guo | 26aafa7 | 2013-02-26 11:07:32 +0800 | [diff] [blame] | 460 | struct resource *iores; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 461 | struct clk *clk; |
| 462 | void __iomem *base; |
Shawn Guo | 26aafa7 | 2013-02-26 11:07:32 +0800 | [diff] [blame] | 463 | int devid, clk_freq; |
| 464 | int ret = 0, irq_err; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 465 | |
Marek Vasut | e64d07a | 2012-08-22 22:38:35 +0200 | [diff] [blame] | 466 | /* |
| 467 | * Default clock speed for the SPI core. 160MHz seems to |
| 468 | * work reasonably well with most SPI flashes, so use this |
| 469 | * as a default. Override with "clock-frequency" DT prop. |
| 470 | */ |
| 471 | const int clk_freq_default = 160000000; |
| 472 | |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 473 | iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 474 | irq_err = platform_get_irq(pdev, 0); |
Fabio Estevam | 796305a | 2013-07-21 22:29:54 -0300 | [diff] [blame] | 475 | if (irq_err < 0) |
Fabio Estevam | cdd1945 | 2014-02-14 01:19:21 -0200 | [diff] [blame] | 476 | return irq_err; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 477 | |
Thierry Reding | b0ee560 | 2013-01-21 11:09:18 +0100 | [diff] [blame] | 478 | base = devm_ioremap_resource(&pdev->dev, iores); |
| 479 | if (IS_ERR(base)) |
| 480 | return PTR_ERR(base); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 481 | |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 482 | clk = devm_clk_get(&pdev->dev, NULL); |
| 483 | if (IS_ERR(clk)) |
| 484 | return PTR_ERR(clk); |
| 485 | |
Shawn Guo | 26aafa7 | 2013-02-26 11:07:32 +0800 | [diff] [blame] | 486 | devid = (enum mxs_ssp_id) of_id->data; |
| 487 | ret = of_property_read_u32(np, "clock-frequency", |
| 488 | &clk_freq); |
| 489 | if (ret) |
Marek Vasut | e64d07a | 2012-08-22 22:38:35 +0200 | [diff] [blame] | 490 | clk_freq = clk_freq_default; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 491 | |
| 492 | master = spi_alloc_master(&pdev->dev, sizeof(*spi)); |
| 493 | if (!master) |
| 494 | return -ENOMEM; |
| 495 | |
| 496 | master->transfer_one_message = mxs_spi_transfer_one; |
Stephen Warren | 24778be | 2013-05-21 20:36:35 -0600 | [diff] [blame] | 497 | master->bits_per_word_mask = SPI_BPW_MASK(8); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 498 | master->mode_bits = SPI_CPOL | SPI_CPHA; |
| 499 | master->num_chipselect = 3; |
| 500 | master->dev.of_node = np; |
| 501 | master->flags = SPI_MASTER_HALF_DUPLEX; |
| 502 | |
| 503 | spi = spi_master_get_devdata(master); |
| 504 | ssp = &spi->ssp; |
| 505 | ssp->dev = &pdev->dev; |
| 506 | ssp->clk = clk; |
| 507 | ssp->base = base; |
| 508 | ssp->devid = devid; |
| 509 | |
Marek Vasut | 41682e0 | 2012-08-24 04:56:27 +0200 | [diff] [blame] | 510 | init_completion(&spi->c); |
| 511 | |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 512 | ret = devm_request_irq(&pdev->dev, irq_err, mxs_ssp_irq_handler, 0, |
Fabio Estevam | 617100c | 2014-11-10 17:25:24 -0200 | [diff] [blame] | 513 | dev_name(&pdev->dev), ssp); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 514 | if (ret) |
| 515 | goto out_master_free; |
| 516 | |
Shawn Guo | 26aafa7 | 2013-02-26 11:07:32 +0800 | [diff] [blame] | 517 | ssp->dmach = dma_request_slave_channel(&pdev->dev, "rx-tx"); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 518 | if (!ssp->dmach) { |
| 519 | dev_err(ssp->dev, "Failed to request DMA\n"); |
Wei Yongjun | 58ad60b | 2013-04-03 21:06:40 +0800 | [diff] [blame] | 520 | ret = -ENODEV; |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 521 | goto out_master_free; |
| 522 | } |
| 523 | |
Fabio Estevam | 9c4a39a | 2013-07-10 00:16:28 -0300 | [diff] [blame] | 524 | ret = clk_prepare_enable(ssp->clk); |
| 525 | if (ret) |
| 526 | goto out_dma_release; |
| 527 | |
Marek Vasut | e64d07a | 2012-08-22 22:38:35 +0200 | [diff] [blame] | 528 | clk_set_rate(ssp->clk, clk_freq); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 529 | |
Fabio Estevam | 8498bce | 2013-07-10 00:16:29 -0300 | [diff] [blame] | 530 | ret = stmp_reset_block(ssp->base); |
| 531 | if (ret) |
| 532 | goto out_disable_clk; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 533 | |
| 534 | platform_set_drvdata(pdev, master); |
| 535 | |
Jingoo Han | 33e195a | 2013-09-24 13:32:56 +0900 | [diff] [blame] | 536 | ret = devm_spi_register_master(&pdev->dev, master); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 537 | if (ret) { |
| 538 | dev_err(&pdev->dev, "Cannot register SPI master, %d\n", ret); |
Fabio Estevam | 9c4a39a | 2013-07-10 00:16:28 -0300 | [diff] [blame] | 539 | goto out_disable_clk; |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 540 | } |
| 541 | |
| 542 | return 0; |
| 543 | |
Fabio Estevam | 9c4a39a | 2013-07-10 00:16:28 -0300 | [diff] [blame] | 544 | out_disable_clk: |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 545 | clk_disable_unprepare(ssp->clk); |
Fabio Estevam | 9c4a39a | 2013-07-10 00:16:28 -0300 | [diff] [blame] | 546 | out_dma_release: |
Fabio Estevam | e11933f | 2013-07-10 00:16:27 -0300 | [diff] [blame] | 547 | dma_release_channel(ssp->dmach); |
Marek Vasut | 474afc0 | 2012-08-03 17:26:13 +0200 | [diff] [blame] | 548 | out_master_free: |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 549 | spi_master_put(master); |
| 550 | return ret; |
| 551 | } |
| 552 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 553 | static int mxs_spi_remove(struct platform_device *pdev) |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 554 | { |
| 555 | struct spi_master *master; |
| 556 | struct mxs_spi *spi; |
| 557 | struct mxs_ssp *ssp; |
| 558 | |
Wei Yongjun | e322ce9 | 2013-11-15 15:50:31 +0800 | [diff] [blame] | 559 | master = platform_get_drvdata(pdev); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 560 | spi = spi_master_get_devdata(master); |
| 561 | ssp = &spi->ssp; |
| 562 | |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 563 | clk_disable_unprepare(ssp->clk); |
Fabio Estevam | e11933f | 2013-07-10 00:16:27 -0300 | [diff] [blame] | 564 | dma_release_channel(ssp->dmach); |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 565 | |
| 566 | return 0; |
| 567 | } |
| 568 | |
| 569 | static struct platform_driver mxs_spi_driver = { |
| 570 | .probe = mxs_spi_probe, |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 571 | .remove = mxs_spi_remove, |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 572 | .driver = { |
| 573 | .name = DRIVER_NAME, |
Marek Vasut | 646781d | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 574 | .of_match_table = mxs_spi_dt_ids, |
| 575 | }, |
| 576 | }; |
| 577 | |
| 578 | module_platform_driver(mxs_spi_driver); |
| 579 | |
| 580 | MODULE_AUTHOR("Marek Vasut <marex@denx.de>"); |
| 581 | MODULE_DESCRIPTION("MXS SPI master driver"); |
| 582 | MODULE_LICENSE("GPL"); |
| 583 | MODULE_ALIAS("platform:mxs-spi"); |