blob: 455d89a1cd6dbbb3e3f707bc42bada4a9569e5d7 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070052/**
53 * dwc3_get_dr_mode - Validates and sets dr_mode
54 * @dwc: pointer to our context structure
55 */
56static int dwc3_get_dr_mode(struct dwc3 *dwc)
57{
58 enum usb_dr_mode mode;
59 struct device *dev = dwc->dev;
60 unsigned int hw_mode;
61
62 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
63 dwc->dr_mode = USB_DR_MODE_OTG;
64
65 mode = dwc->dr_mode;
66 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
67
68 switch (hw_mode) {
69 case DWC3_GHWPARAMS0_MODE_GADGET:
70 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
71 dev_err(dev,
72 "Controller does not support host mode.\n");
73 return -EINVAL;
74 }
75 mode = USB_DR_MODE_PERIPHERAL;
76 break;
77 case DWC3_GHWPARAMS0_MODE_HOST:
78 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
79 dev_err(dev,
80 "Controller does not support device mode.\n");
81 return -EINVAL;
82 }
83 mode = USB_DR_MODE_HOST;
84 break;
85 default:
86 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
87 mode = USB_DR_MODE_HOST;
88 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
89 mode = USB_DR_MODE_PERIPHERAL;
90 }
91
92 if (mode != dwc->dr_mode) {
93 dev_warn(dev,
94 "Configuration mismatch. dr_mode forced to %s\n",
95 mode == USB_DR_MODE_HOST ? "host" : "gadget");
96
97 dwc->dr_mode = mode;
98 }
99
100 return 0;
101}
102
Roger Quadros41ce1452017-04-04 12:49:18 +0300103static void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
104static int dwc3_event_buffers_setup(struct dwc3 *dwc);
105
106static void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode)
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100107{
108 u32 reg;
109
110 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
111 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
112 reg |= DWC3_GCTL_PRTCAPDIR(mode);
113 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Roger Quadros41ce1452017-04-04 12:49:18 +0300114}
Roger Quadros6b3261a2017-04-04 11:25:27 +0300115
Roger Quadros41ce1452017-04-04 12:49:18 +0300116static void __dwc3_set_mode(struct work_struct *work)
117{
118 struct dwc3 *dwc = work_to_dwc(work);
119 unsigned long flags;
120 int ret;
121
122 if (!dwc->desired_dr_role)
123 return;
124
125 if (dwc->desired_dr_role == dwc->current_dr_role)
126 return;
127
128 if (dwc->dr_mode != USB_DR_MODE_OTG)
129 return;
130
131 switch (dwc->current_dr_role) {
132 case DWC3_GCTL_PRTCAP_HOST:
133 dwc3_host_exit(dwc);
134 break;
135 case DWC3_GCTL_PRTCAP_DEVICE:
136 dwc3_gadget_exit(dwc);
137 dwc3_event_buffers_cleanup(dwc);
138 break;
139 default:
140 break;
141 }
142
143 spin_lock_irqsave(&dwc->lock, flags);
144
145 dwc3_set_prtcap(dwc, dwc->desired_dr_role);
146
147 dwc->current_dr_role = dwc->desired_dr_role;
148
149 spin_unlock_irqrestore(&dwc->lock, flags);
150
151 switch (dwc->desired_dr_role) {
152 case DWC3_GCTL_PRTCAP_HOST:
153 ret = dwc3_host_init(dwc);
154 if (ret)
155 dev_err(dwc->dev, "failed to initialize host\n");
156 break;
157 case DWC3_GCTL_PRTCAP_DEVICE:
158 dwc3_event_buffers_setup(dwc);
159 ret = dwc3_gadget_init(dwc);
160 if (ret)
161 dev_err(dwc->dev, "failed to initialize peripheral\n");
162 break;
163 default:
164 break;
165 }
166}
167
168void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
169{
170 unsigned long flags;
171
172 spin_lock_irqsave(&dwc->lock, flags);
173 dwc->desired_dr_role = mode;
174 spin_unlock_irqrestore(&dwc->lock, flags);
175
176 queue_work(system_power_efficient_wq, &dwc->drd_work);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100177}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300178
Felipe Balbicf6d8672016-04-14 15:03:39 +0300179u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
180{
181 struct dwc3 *dwc = dep->dwc;
182 u32 reg;
183
184 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
185 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
186 DWC3_GDBGFIFOSPACE_TYPE(type));
187
188 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
189
190 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
191}
192
Felipe Balbi72246da2011-08-19 18:10:58 +0300193/**
194 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
195 * @dwc: pointer to our context structure
196 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530197static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300198{
199 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +0200200 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530201 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300202
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300203 usb_phy_init(dwc->usb2_phy);
204 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530205 ret = phy_init(dwc->usb2_generic_phy);
206 if (ret < 0)
207 return ret;
208
209 ret = phy_init(dwc->usb3_generic_phy);
210 if (ret < 0) {
211 phy_exit(dwc->usb2_generic_phy);
212 return ret;
213 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300214
Felipe Balbif59dcab2016-03-11 10:51:52 +0200215 /*
216 * We're resetting only the device side because, if we're in host mode,
217 * XHCI driver will reset the host block. If dwc3 was configured for
218 * host-only mode, then we can return early.
219 */
220 if (dwc->dr_mode == USB_DR_MODE_HOST)
221 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300222
Felipe Balbif59dcab2016-03-11 10:51:52 +0200223 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
224 reg |= DWC3_DCTL_CSFTRST;
225 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300226
Felipe Balbif59dcab2016-03-11 10:51:52 +0200227 do {
228 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
229 if (!(reg & DWC3_DCTL_CSFTRST))
230 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530231
Felipe Balbif59dcab2016-03-11 10:51:52 +0200232 udelay(1);
233 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530234
Felipe Balbif59dcab2016-03-11 10:51:52 +0200235 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300236}
237
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530238/*
239 * dwc3_frame_length_adjustment - Adjusts frame length if required
240 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530241 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300242static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530243{
244 u32 reg;
245 u32 dft;
246
247 if (dwc->revision < DWC3_REVISION_250A)
248 return;
249
Felipe Balbibcdb3272016-05-16 10:42:23 +0300250 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530251 return;
252
253 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
254 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300255 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530256 "request value same as default, ignoring\n")) {
257 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300258 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530259 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
260 }
261}
262
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300263/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300264 * dwc3_free_one_event_buffer - Frees one event buffer
265 * @dwc: Pointer to our controller context structure
266 * @evt: Pointer to event buffer to be freed
267 */
268static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
269 struct dwc3_event_buffer *evt)
270{
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530271 dma_free_coherent(dwc->sysdev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300272}
273
274/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800275 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300276 * @dwc: Pointer to our controller context structure
277 * @length: size of the event buffer
278 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800279 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 * otherwise ERR_PTR(errno).
281 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200282static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
283 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300284{
285 struct dwc3_event_buffer *evt;
286
Felipe Balbi380f0d22012-10-11 13:48:36 +0300287 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300288 if (!evt)
289 return ERR_PTR(-ENOMEM);
290
291 evt->dwc = dwc;
292 evt->length = length;
John Yound9fa4c62016-11-15 12:54:15 +0200293 evt->cache = devm_kzalloc(dwc->dev, length, GFP_KERNEL);
294 if (!evt->cache)
295 return ERR_PTR(-ENOMEM);
296
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530297 evt->buf = dma_alloc_coherent(dwc->sysdev, length,
Felipe Balbi72246da2011-08-19 18:10:58 +0300298 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200299 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300301
302 return evt;
303}
304
305/**
306 * dwc3_free_event_buffers - frees all allocated event buffers
307 * @dwc: Pointer to our controller context structure
308 */
309static void dwc3_free_event_buffers(struct dwc3 *dwc)
310{
311 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300312
Felipe Balbi696c8b12016-03-30 09:37:03 +0300313 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300314 if (evt)
315 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300316}
317
318/**
319 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800320 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300321 * @length: size of event buffer
322 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800323 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300324 * may contain some buffers allocated but not all which were requested.
325 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500326static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300327{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300328 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300329
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300330 evt = dwc3_alloc_one_event_buffer(dwc, length);
331 if (IS_ERR(evt)) {
332 dev_err(dwc->dev, "can't allocate event buffer\n");
333 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300334 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300335 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300336
337 return 0;
338}
339
340/**
341 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800342 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300343 *
344 * Returns 0 on success otherwise negative errno.
345 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300346static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300347{
348 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300349
Felipe Balbi696c8b12016-03-30 09:37:03 +0300350 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300351 evt->lpos = 0;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300352 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
353 lower_32_bits(evt->dma));
354 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
355 upper_32_bits(evt->dma));
356 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
357 DWC3_GEVNTSIZ_SIZE(evt->length));
358 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300359
360 return 0;
361}
362
363static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
364{
365 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300366
Felipe Balbi696c8b12016-03-30 09:37:03 +0300367 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300368
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300369 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300370
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300371 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
372 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
373 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
374 | DWC3_GEVNTSIZ_SIZE(0));
375 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300376}
377
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600378static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
379{
380 if (!dwc->has_hibernation)
381 return 0;
382
383 if (!dwc->nr_scratch)
384 return 0;
385
386 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
387 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
388 if (!dwc->scratchbuf)
389 return -ENOMEM;
390
391 return 0;
392}
393
394static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
395{
396 dma_addr_t scratch_addr;
397 u32 param;
398 int ret;
399
400 if (!dwc->has_hibernation)
401 return 0;
402
403 if (!dwc->nr_scratch)
404 return 0;
405
406 /* should never fall here */
407 if (!WARN_ON(dwc->scratchbuf))
408 return 0;
409
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530410 scratch_addr = dma_map_single(dwc->sysdev, dwc->scratchbuf,
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600411 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
412 DMA_BIDIRECTIONAL);
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530413 if (dma_mapping_error(dwc->sysdev, scratch_addr)) {
414 dev_err(dwc->sysdev, "failed to map scratch buffer\n");
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600415 ret = -EFAULT;
416 goto err0;
417 }
418
419 dwc->scratch_addr = scratch_addr;
420
421 param = lower_32_bits(scratch_addr);
422
423 ret = dwc3_send_gadget_generic_command(dwc,
424 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
425 if (ret < 0)
426 goto err1;
427
428 param = upper_32_bits(scratch_addr);
429
430 ret = dwc3_send_gadget_generic_command(dwc,
431 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
432 if (ret < 0)
433 goto err1;
434
435 return 0;
436
437err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530438 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600439 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
440
441err0:
442 return ret;
443}
444
445static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
446{
447 if (!dwc->has_hibernation)
448 return;
449
450 if (!dwc->nr_scratch)
451 return;
452
453 /* should never fall here */
454 if (!WARN_ON(dwc->scratchbuf))
455 return;
456
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530457 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600458 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
459 kfree(dwc->scratchbuf);
460}
461
Felipe Balbi789451f62011-05-05 15:53:10 +0300462static void dwc3_core_num_eps(struct dwc3 *dwc)
463{
464 struct dwc3_hwparams *parms = &dwc->hwparams;
465
Bryan O'Donoghue47d39462017-01-31 20:58:10 +0000466 dwc->num_eps = DWC3_NUM_EPS(parms);
Felipe Balbi789451f62011-05-05 15:53:10 +0300467}
468
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500469static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300470{
471 struct dwc3_hwparams *parms = &dwc->hwparams;
472
473 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
474 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
475 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
476 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
477 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
478 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
479 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
480 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
481 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
482}
483
Felipe Balbi72246da2011-08-19 18:10:58 +0300484/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800485 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
486 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300487 *
488 * Returns 0 on success. The USB PHY interfaces are configured but not
489 * initialized. The PHY interfaces and the PHYs get initialized together with
490 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800491 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300492static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800493{
494 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300495 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800496
497 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
498
Huang Rui2164a472014-10-28 19:54:35 +0800499 /*
Felipe Balbi1966b862016-08-03 14:16:15 +0300500 * Make sure UX_EXIT_PX is cleared as that causes issues with some
501 * PHYs. Also, this bit is not supposed to be used in normal operation.
502 */
503 reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
504
505 /*
Huang Rui2164a472014-10-28 19:54:35 +0800506 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
507 * to '0' during coreConsultant configuration. So default value
508 * will be '0' when the core is reset. Application needs to set it
509 * to '1' after the core initialization is completed.
510 */
511 if (dwc->revision > DWC3_REVISION_194A)
512 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
513
Huang Ruib5a65c42014-10-28 19:54:28 +0800514 if (dwc->u2ss_inp3_quirk)
515 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
516
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530517 if (dwc->dis_rxdet_inp3_quirk)
518 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
519
Huang Ruidf31f5b2014-10-28 19:54:29 +0800520 if (dwc->req_p1p2p3_quirk)
521 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
522
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800523 if (dwc->del_p1p2p3_quirk)
524 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
525
Huang Rui41c06ff2014-10-28 19:54:31 +0800526 if (dwc->del_phy_power_chg_quirk)
527 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
528
Huang Ruifb67afc2014-10-28 19:54:32 +0800529 if (dwc->lfps_filter_quirk)
530 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
531
Huang Rui14f4ac52014-10-28 19:54:33 +0800532 if (dwc->rx_detect_poll_quirk)
533 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
534
Huang Rui6b6a0c92014-10-31 11:11:12 +0800535 if (dwc->tx_de_emphasis_quirk)
536 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
537
Felipe Balbicd72f892014-11-06 11:31:00 -0600538 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800539 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
540
William Wu00fe0812016-08-16 22:44:39 +0800541 if (dwc->dis_del_phy_power_chg_quirk)
542 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
543
Huang Ruib5a65c42014-10-28 19:54:28 +0800544 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
545
Huang Rui2164a472014-10-28 19:54:35 +0800546 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
547
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300548 /* Select the HS PHY interface */
549 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
550 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500551 if (dwc->hsphy_interface &&
552 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300553 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300554 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500555 } else if (dwc->hsphy_interface &&
556 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300557 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300558 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300559 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300560 /* Relying on default value. */
561 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
562 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300563 }
564 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300565 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300566 ret = dwc3_ulpi_init(dwc);
567 if (ret)
568 return ret;
569 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300570 default:
571 break;
572 }
573
William Wu32f2ed82016-08-16 22:44:38 +0800574 switch (dwc->hsphy_mode) {
575 case USBPHY_INTERFACE_MODE_UTMI:
576 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
577 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
578 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
579 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
580 break;
581 case USBPHY_INTERFACE_MODE_UTMIW:
582 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
583 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
584 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
585 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
586 break;
587 default:
588 break;
589 }
590
Huang Rui2164a472014-10-28 19:54:35 +0800591 /*
592 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
593 * '0' during coreConsultant configuration. So default value will
594 * be '0' when the core is reset. Application needs to set it to
595 * '1' after the core initialization is completed.
596 */
597 if (dwc->revision > DWC3_REVISION_194A)
598 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
599
Felipe Balbicd72f892014-11-06 11:31:00 -0600600 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800601 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
602
John Younec791d12015-10-02 20:30:57 -0700603 if (dwc->dis_enblslpm_quirk)
604 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
605
William Wu16199f32016-08-16 22:44:37 +0800606 if (dwc->dis_u2_freeclk_exists_quirk)
607 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
608
Huang Rui2164a472014-10-28 19:54:35 +0800609 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300610
611 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800612}
613
Felipe Balbic499ff72016-05-16 10:49:01 +0300614static void dwc3_core_exit(struct dwc3 *dwc)
615{
616 dwc3_event_buffers_cleanup(dwc);
617
618 usb_phy_shutdown(dwc->usb2_phy);
619 usb_phy_shutdown(dwc->usb3_phy);
620 phy_exit(dwc->usb2_generic_phy);
621 phy_exit(dwc->usb3_generic_phy);
622
623 usb_phy_set_suspend(dwc->usb2_phy, 1);
624 usb_phy_set_suspend(dwc->usb3_phy, 1);
625 phy_power_off(dwc->usb2_generic_phy);
626 phy_power_off(dwc->usb3_generic_phy);
627}
628
Felipe Balbi07599562016-10-14 16:19:01 +0300629static bool dwc3_core_is_valid(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300630{
Felipe Balbi07599562016-10-14 16:19:01 +0300631 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300632
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200633 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
Felipe Balbi07599562016-10-14 16:19:01 +0300634
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200635 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700636 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
637 /* Detected DWC_usb3 IP */
638 dwc->revision = reg;
639 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
640 /* Detected DWC_usb31 IP */
641 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
642 dwc->revision |= DWC3_REVISION_IS_DWC31;
643 } else {
Felipe Balbi07599562016-10-14 16:19:01 +0300644 return false;
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200645 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200646
Felipe Balbi07599562016-10-14 16:19:01 +0300647 return true;
648}
Felipe Balbifa0ea132014-09-19 15:51:11 -0500649
Felipe Balbi941f9182016-10-14 16:23:24 +0300650static void dwc3_core_setup_global_control(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300651{
Felipe Balbi941f9182016-10-14 16:23:24 +0300652 u32 hwparams4 = dwc->hwparams.hwparams4;
653 u32 reg;
Felipe Balbic499ff72016-05-16 10:49:01 +0300654
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100655 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800656 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100657
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100658 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100659 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600660 /**
661 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
662 * issue which would cause xHCI compliance tests to fail.
663 *
664 * Because of that we cannot enable clock gating on such
665 * configurations.
666 *
667 * Refers to:
668 *
669 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
670 * SOF/ITP Mode Used
671 */
672 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
673 dwc->dr_mode == USB_DR_MODE_OTG) &&
674 (dwc->revision >= DWC3_REVISION_210A &&
675 dwc->revision <= DWC3_REVISION_250A))
676 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
677 else
678 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100679 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600680 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
681 /* enable hibernation here */
682 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800683
684 /*
685 * REVISIT Enabling this bit so that host-mode hibernation
686 * will work. Device-mode hibernation is not yet implemented.
687 */
688 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600689 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100690 default:
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200691 /* nothing */
692 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100693 }
694
Huang Rui946bd572014-10-28 19:54:23 +0800695 /* check if current dwc3 is on simulation board */
696 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200697 dev_info(dwc->dev, "Running with FPGA optmizations\n");
Huang Rui946bd572014-10-28 19:54:23 +0800698 dwc->is_fpga = true;
699 }
700
Huang Rui3b812212014-10-28 19:54:25 +0800701 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
702 "disable_scramble cannot be used on non-FPGA builds\n");
703
704 if (dwc->disable_scramble_quirk && dwc->is_fpga)
705 reg |= DWC3_GCTL_DISSCRAMBLE;
706 else
707 reg &= ~DWC3_GCTL_DISSCRAMBLE;
708
Huang Rui9a5b2f32014-10-28 19:54:27 +0800709 if (dwc->u2exit_lfps_quirk)
710 reg |= DWC3_GCTL_U2EXIT_LFPS;
711
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100712 /*
713 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800714 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100715 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800716 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100717 */
718 if (dwc->revision < DWC3_REVISION_190A)
719 reg |= DWC3_GCTL_U2RSTECN;
720
721 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Felipe Balbi941f9182016-10-14 16:23:24 +0300722}
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100723
Felipe Balbi941f9182016-10-14 16:23:24 +0300724/**
725 * dwc3_core_init - Low-level initialization of DWC3 Core
726 * @dwc: Pointer to our controller context structure
727 *
728 * Returns 0 on success otherwise negative errno.
729 */
730static int dwc3_core_init(struct dwc3 *dwc)
731{
732 u32 reg;
733 int ret;
734
735 if (!dwc3_core_is_valid(dwc)) {
736 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
737 ret = -ENODEV;
738 goto err0;
739 }
740
741 /*
742 * Write Linux Version Code to our GUID register so it's easy to figure
743 * out which kernel version a bug was found.
744 */
745 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
746
747 /* Handle USB2.0-only core configuration */
748 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
749 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
750 if (dwc->maximum_speed == USB_SPEED_SUPER)
751 dwc->maximum_speed = USB_SPEED_HIGH;
752 }
753
Felipe Balbi941f9182016-10-14 16:23:24 +0300754 ret = dwc3_core_soft_reset(dwc);
755 if (ret)
756 goto err0;
757
758 ret = dwc3_phy_setup(dwc);
759 if (ret)
760 goto err0;
761
762 dwc3_core_setup_global_control(dwc);
Felipe Balbic499ff72016-05-16 10:49:01 +0300763 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600764
765 ret = dwc3_setup_scratch_buffers(dwc);
766 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300767 goto err1;
768
769 /* Adjust Frame Length */
770 dwc3_frame_length_adjustment(dwc);
771
772 usb_phy_set_suspend(dwc->usb2_phy, 0);
773 usb_phy_set_suspend(dwc->usb3_phy, 0);
774 ret = phy_power_on(dwc->usb2_generic_phy);
775 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600776 goto err2;
777
Felipe Balbic499ff72016-05-16 10:49:01 +0300778 ret = phy_power_on(dwc->usb3_generic_phy);
779 if (ret < 0)
780 goto err3;
781
782 ret = dwc3_event_buffers_setup(dwc);
783 if (ret) {
784 dev_err(dwc->dev, "failed to setup event buffers\n");
785 goto err4;
786 }
787
John Youn06281d42016-08-22 15:39:13 -0700788 /*
789 * ENDXFER polling is available on version 3.10a and later of
790 * the DWC_usb3 controller. It is NOT available in the
791 * DWC_usb31 controller.
792 */
793 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
794 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
795 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
796 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
797 }
798
John Youn0bb39ca2016-10-12 18:00:55 -0700799 /*
800 * Enable hardware control of sending remote wakeup in HS when
801 * the device is in the L1 state.
802 */
803 if (dwc->revision >= DWC3_REVISION_290A) {
804 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
805 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
806 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
807 }
808
Felipe Balbi72246da2011-08-19 18:10:58 +0300809 return 0;
810
Felipe Balbic499ff72016-05-16 10:49:01 +0300811err4:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530812 phy_power_off(dwc->usb3_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300813
814err3:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530815 phy_power_off(dwc->usb2_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300816
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600817err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300818 usb_phy_set_suspend(dwc->usb2_phy, 1);
819 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600820
821err1:
822 usb_phy_shutdown(dwc->usb2_phy);
823 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530824 phy_exit(dwc->usb2_generic_phy);
825 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600826
Felipe Balbi72246da2011-08-19 18:10:58 +0300827err0:
828 return ret;
829}
830
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500831static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300832{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500833 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300834 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500835 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300836
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530837 if (node) {
838 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
839 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500840 } else {
841 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
842 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530843 }
844
Felipe Balbid105e7f2013-03-15 10:52:08 +0200845 if (IS_ERR(dwc->usb2_phy)) {
846 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530847 if (ret == -ENXIO || ret == -ENODEV) {
848 dwc->usb2_phy = NULL;
849 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200850 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530851 } else {
852 dev_err(dev, "no usb2 phy configured\n");
853 return ret;
854 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300855 }
856
Felipe Balbid105e7f2013-03-15 10:52:08 +0200857 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500858 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530859 if (ret == -ENXIO || ret == -ENODEV) {
860 dwc->usb3_phy = NULL;
861 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200862 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530863 } else {
864 dev_err(dev, "no usb3 phy configured\n");
865 return ret;
866 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300867 }
868
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530869 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
870 if (IS_ERR(dwc->usb2_generic_phy)) {
871 ret = PTR_ERR(dwc->usb2_generic_phy);
872 if (ret == -ENOSYS || ret == -ENODEV) {
873 dwc->usb2_generic_phy = NULL;
874 } else if (ret == -EPROBE_DEFER) {
875 return ret;
876 } else {
877 dev_err(dev, "no usb2 phy configured\n");
878 return ret;
879 }
880 }
881
882 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
883 if (IS_ERR(dwc->usb3_generic_phy)) {
884 ret = PTR_ERR(dwc->usb3_generic_phy);
885 if (ret == -ENOSYS || ret == -ENODEV) {
886 dwc->usb3_generic_phy = NULL;
887 } else if (ret == -EPROBE_DEFER) {
888 return ret;
889 } else {
890 dev_err(dev, "no usb3 phy configured\n");
891 return ret;
892 }
893 }
894
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500895 return 0;
896}
897
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500898static int dwc3_core_init_mode(struct dwc3 *dwc)
899{
900 struct device *dev = dwc->dev;
901 int ret;
902
903 switch (dwc->dr_mode) {
904 case USB_DR_MODE_PERIPHERAL:
Roger Quadros41ce1452017-04-04 12:49:18 +0300905 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500906 ret = dwc3_gadget_init(dwc);
907 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300908 if (ret != -EPROBE_DEFER)
909 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500910 return ret;
911 }
912 break;
913 case USB_DR_MODE_HOST:
Roger Quadros41ce1452017-04-04 12:49:18 +0300914 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500915 ret = dwc3_host_init(dwc);
916 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300917 if (ret != -EPROBE_DEFER)
918 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500919 return ret;
920 }
921 break;
922 case USB_DR_MODE_OTG:
Roger Quadros41ce1452017-04-04 12:49:18 +0300923 INIT_WORK(&dwc->drd_work, __dwc3_set_mode);
Roger Quadros98403542017-04-05 13:39:31 +0300924 ret = dwc3_drd_init(dwc);
925 if (ret) {
926 if (ret != -EPROBE_DEFER)
927 dev_err(dev, "failed to initialize dual-role\n");
928 return ret;
929 }
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500930 break;
931 default:
932 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
933 return -EINVAL;
934 }
935
936 return 0;
937}
938
939static void dwc3_core_exit_mode(struct dwc3 *dwc)
940{
941 switch (dwc->dr_mode) {
942 case USB_DR_MODE_PERIPHERAL:
943 dwc3_gadget_exit(dwc);
944 break;
945 case USB_DR_MODE_HOST:
946 dwc3_host_exit(dwc);
947 break;
948 case USB_DR_MODE_OTG:
Roger Quadros98403542017-04-05 13:39:31 +0300949 dwc3_drd_exit(dwc);
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500950 break;
951 default:
952 /* do nothing */
953 break;
954 }
955}
956
Felipe Balbic5ac6112016-10-14 16:30:52 +0300957static void dwc3_get_properties(struct dwc3 *dwc)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500958{
Felipe Balbic5ac6112016-10-14 16:30:52 +0300959 struct device *dev = dwc->dev;
Huang Rui80caf7d2014-10-28 19:54:26 +0800960 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800961 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800962 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500963
Huang Rui80caf7d2014-10-28 19:54:26 +0800964 /* default to highest possible threshold */
965 lpm_nyet_threshold = 0xff;
966
Huang Rui6b6a0c92014-10-31 11:11:12 +0800967 /* default to -3.5dB de-emphasis */
968 tx_de_emphasis = 1;
969
Huang Rui460d0982014-10-31 11:11:18 +0800970 /*
971 * default to assert utmi_sleep_n and use maximum allowed HIRD
972 * threshold value of 0b1100
973 */
974 hird_threshold = 12;
975
Heikki Krogerus63863b92015-09-21 11:14:32 +0300976 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300977 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +0800978 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300979
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530980 dwc->sysdev_is_parent = device_property_read_bool(dev,
981 "linux,sysdev_is_parent");
982 if (dwc->sysdev_is_parent)
983 dwc->sysdev = dwc->dev->parent;
984 else
985 dwc->sysdev = dwc->dev;
986
Heikki Krogerus3d128912015-09-21 11:14:35 +0300987 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800988 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300989 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +0800990 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300991 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +0800992 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300993 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +0800994 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300995 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +0100996 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500997
Heikki Krogerus3d128912015-09-21 11:14:35 +0300998 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +0800999 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001000 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +08001001 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001002 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +08001003 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001004 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +08001005 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001006 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001007 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001008 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +08001009 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001010 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +08001011 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001012 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +08001013 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001014 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +08001015 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001016 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +08001017 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -07001018 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1019 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301020 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1021 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +08001022 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1023 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +08001024 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1025 "snps,dis-del-phy-power-chg-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +08001026
Heikki Krogerus3d128912015-09-21 11:14:35 +03001027 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +08001028 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001029 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +08001030 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001031 device_property_read_string(dev, "snps,hsphy_interface",
1032 &dwc->hsphy_interface);
1033 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +03001034 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001035
Huang Rui80caf7d2014-10-28 19:54:26 +08001036 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001037 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +08001038
Huang Rui460d0982014-10-31 11:11:18 +08001039 dwc->hird_threshold = hird_threshold
1040 | (dwc->is_utmi_l1_suspend << 4);
1041
John Youncf40b862016-11-14 12:32:43 -08001042 dwc->imod_interval = 0;
1043}
1044
1045/* check whether the core supports IMOD */
1046bool dwc3_has_imod(struct dwc3 *dwc)
1047{
1048 return ((dwc3_is_usb3(dwc) &&
1049 dwc->revision >= DWC3_REVISION_300A) ||
1050 (dwc3_is_usb31(dwc) &&
1051 dwc->revision >= DWC3_USB31_REVISION_120A));
Felipe Balbic5ac6112016-10-14 16:30:52 +03001052}
1053
John Youn7ac51a12016-11-10 17:08:51 -08001054static void dwc3_check_params(struct dwc3 *dwc)
1055{
1056 struct device *dev = dwc->dev;
1057
John Youncf40b862016-11-14 12:32:43 -08001058 /* Check for proper value of imod_interval */
1059 if (dwc->imod_interval && !dwc3_has_imod(dwc)) {
1060 dev_warn(dwc->dev, "Interrupt moderation not supported\n");
1061 dwc->imod_interval = 0;
1062 }
1063
John Youn28632b42016-11-14 12:32:45 -08001064 /*
1065 * Workaround for STAR 9000961433 which affects only version
1066 * 3.00a of the DWC_usb3 core. This prevents the controller
1067 * interrupt from being masked while handling events. IMOD
1068 * allows us to work around this issue. Enable it for the
1069 * affected version.
1070 */
1071 if (!dwc->imod_interval &&
1072 (dwc->revision == DWC3_REVISION_300A))
1073 dwc->imod_interval = 1;
1074
John Youn7ac51a12016-11-10 17:08:51 -08001075 /* Check the maximum_speed parameter */
1076 switch (dwc->maximum_speed) {
1077 case USB_SPEED_LOW:
1078 case USB_SPEED_FULL:
1079 case USB_SPEED_HIGH:
1080 case USB_SPEED_SUPER:
1081 case USB_SPEED_SUPER_PLUS:
1082 break;
1083 default:
1084 dev_err(dev, "invalid maximum_speed parameter %d\n",
1085 dwc->maximum_speed);
1086 /* fall through */
1087 case USB_SPEED_UNKNOWN:
1088 /* default to superspeed */
1089 dwc->maximum_speed = USB_SPEED_SUPER;
1090
1091 /*
1092 * default to superspeed plus if we are capable.
1093 */
1094 if (dwc3_is_usb31(dwc) &&
1095 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1096 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1097 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1098
1099 break;
1100 }
1101}
1102
Felipe Balbic5ac6112016-10-14 16:30:52 +03001103static int dwc3_probe(struct platform_device *pdev)
1104{
1105 struct device *dev = &pdev->dev;
1106 struct resource *res;
1107 struct dwc3 *dwc;
1108
1109 int ret;
1110
1111 void __iomem *regs;
1112
1113 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
1114 if (!dwc)
1115 return -ENOMEM;
1116
1117 dwc->dev = dev;
1118
1119 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1120 if (!res) {
1121 dev_err(dev, "missing memory resource\n");
1122 return -ENODEV;
1123 }
1124
1125 dwc->xhci_resources[0].start = res->start;
1126 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1127 DWC3_XHCI_REGS_END;
1128 dwc->xhci_resources[0].flags = res->flags;
1129 dwc->xhci_resources[0].name = res->name;
1130
1131 res->start += DWC3_GLOBALS_REGS_START;
1132
1133 /*
1134 * Request memory region but exclude xHCI regs,
1135 * since it will be requested by the xhci-plat driver.
1136 */
1137 regs = devm_ioremap_resource(dev, res);
1138 if (IS_ERR(regs)) {
1139 ret = PTR_ERR(regs);
1140 goto err0;
1141 }
1142
1143 dwc->regs = regs;
1144 dwc->regs_size = resource_size(res);
1145
1146 dwc3_get_properties(dwc);
1147
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001148 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +03001149 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001150
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001151 ret = dwc3_core_get_phy(dwc);
1152 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001153 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001154
Felipe Balbi72246da2011-08-19 18:10:58 +03001155 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001156
Felipe Balbifc8bb912016-05-16 13:14:48 +03001157 pm_runtime_set_active(dev);
1158 pm_runtime_use_autosuspend(dev);
1159 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +09001160 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +03001161 ret = pm_runtime_get_sync(dev);
1162 if (ret < 0)
1163 goto err1;
1164
Chanho Park802ca852012-02-15 18:27:55 +09001165 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001166
Felipe Balbi39214262012-10-11 13:54:36 +03001167 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1168 if (ret) {
1169 dev_err(dwc->dev, "failed to allocate event buffers\n");
1170 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +03001171 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +03001172 }
1173
Thinh Nguyen9d6173e2016-09-06 19:22:03 -07001174 ret = dwc3_get_dr_mode(dwc);
1175 if (ret)
1176 goto err3;
Felipe Balbi32a4a132014-02-25 14:00:13 -06001177
Felipe Balbic499ff72016-05-16 10:49:01 +03001178 ret = dwc3_alloc_scratch_buffers(dwc);
1179 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001180 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001181
Felipe Balbi72246da2011-08-19 18:10:58 +03001182 ret = dwc3_core_init(dwc);
1183 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001184 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001185 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001186 }
1187
John Youn7ac51a12016-11-10 17:08:51 -08001188 dwc3_check_params(dwc);
John Youn2c7f1bd2016-02-05 17:08:59 -08001189
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001190 ret = dwc3_core_init_mode(dwc);
1191 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001192 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001193
Du, Changbin4e9f3112016-04-12 19:10:18 +08001194 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001195 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001196
1197 return 0;
1198
Roger Quadros32808232016-06-10 14:38:02 +03001199err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001200 dwc3_event_buffers_cleanup(dwc);
1201
Roger Quadros32808232016-06-10 14:38:02 +03001202err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001203 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001204
Roger Quadros32808232016-06-10 14:38:02 +03001205err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001206 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001207 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001208
Roger Quadros32808232016-06-10 14:38:02 +03001209err2:
1210 pm_runtime_allow(&pdev->dev);
1211
1212err1:
1213 pm_runtime_put_sync(&pdev->dev);
1214 pm_runtime_disable(&pdev->dev);
1215
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001216err0:
1217 /*
1218 * restore res->start back to its original value so that, in case the
1219 * probe is deferred, we don't end up getting error in request the
1220 * memory region the next time probe is called.
1221 */
1222 res->start -= DWC3_GLOBALS_REGS_START;
1223
Felipe Balbi72246da2011-08-19 18:10:58 +03001224 return ret;
1225}
1226
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001227static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001228{
Felipe Balbi72246da2011-08-19 18:10:58 +03001229 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001230 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1231
Felipe Balbifc8bb912016-05-16 13:14:48 +03001232 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001233 /*
1234 * restore res->start back to its original value so that, in case the
1235 * probe is deferred, we don't end up getting error in request the
1236 * memory region the next time probe is called.
1237 */
1238 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001239
Felipe Balbidc99f162014-09-03 16:13:37 -05001240 dwc3_debugfs_exit(dwc);
1241 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301242
Felipe Balbi72246da2011-08-19 18:10:58 +03001243 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001244 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001245
Felipe Balbifc8bb912016-05-16 13:14:48 +03001246 pm_runtime_put_sync(&pdev->dev);
1247 pm_runtime_allow(&pdev->dev);
1248 pm_runtime_disable(&pdev->dev);
1249
Felipe Balbic499ff72016-05-16 10:49:01 +03001250 dwc3_free_event_buffers(dwc);
1251 dwc3_free_scratch_buffers(dwc);
1252
Felipe Balbi72246da2011-08-19 18:10:58 +03001253 return 0;
1254}
1255
Felipe Balbifc8bb912016-05-16 13:14:48 +03001256#ifdef CONFIG_PM
1257static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001258{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001259 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001260
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001261 switch (dwc->dr_mode) {
1262 case USB_DR_MODE_PERIPHERAL:
1263 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001264 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001265 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001266 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001267 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001268 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001269 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001270 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001271 break;
1272 }
1273
Felipe Balbi51f5d492016-05-16 10:52:58 +03001274 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001275
Felipe Balbifc8bb912016-05-16 13:14:48 +03001276 return 0;
1277}
1278
1279static int dwc3_resume_common(struct dwc3 *dwc)
1280{
1281 unsigned long flags;
1282 int ret;
1283
1284 ret = dwc3_core_init(dwc);
1285 if (ret)
1286 return ret;
1287
1288 switch (dwc->dr_mode) {
1289 case USB_DR_MODE_PERIPHERAL:
1290 case USB_DR_MODE_OTG:
1291 spin_lock_irqsave(&dwc->lock, flags);
1292 dwc3_gadget_resume(dwc);
1293 spin_unlock_irqrestore(&dwc->lock, flags);
1294 /* FALLTHROUGH */
1295 case USB_DR_MODE_HOST:
1296 default:
1297 /* do nothing */
1298 break;
1299 }
1300
1301 return 0;
1302}
1303
1304static int dwc3_runtime_checks(struct dwc3 *dwc)
1305{
1306 switch (dwc->dr_mode) {
1307 case USB_DR_MODE_PERIPHERAL:
1308 case USB_DR_MODE_OTG:
1309 if (dwc->connected)
1310 return -EBUSY;
1311 break;
1312 case USB_DR_MODE_HOST:
1313 default:
1314 /* do nothing */
1315 break;
1316 }
1317
1318 return 0;
1319}
1320
1321static int dwc3_runtime_suspend(struct device *dev)
1322{
1323 struct dwc3 *dwc = dev_get_drvdata(dev);
1324 int ret;
1325
1326 if (dwc3_runtime_checks(dwc))
1327 return -EBUSY;
1328
1329 ret = dwc3_suspend_common(dwc);
1330 if (ret)
1331 return ret;
1332
1333 device_init_wakeup(dev, true);
1334
1335 return 0;
1336}
1337
1338static int dwc3_runtime_resume(struct device *dev)
1339{
1340 struct dwc3 *dwc = dev_get_drvdata(dev);
1341 int ret;
1342
1343 device_init_wakeup(dev, false);
1344
1345 ret = dwc3_resume_common(dwc);
1346 if (ret)
1347 return ret;
1348
1349 switch (dwc->dr_mode) {
1350 case USB_DR_MODE_PERIPHERAL:
1351 case USB_DR_MODE_OTG:
1352 dwc3_gadget_process_pending_events(dwc);
1353 break;
1354 case USB_DR_MODE_HOST:
1355 default:
1356 /* do nothing */
1357 break;
1358 }
1359
1360 pm_runtime_mark_last_busy(dev);
Felipe Balbib74c2d82016-07-28 13:07:07 +03001361 pm_runtime_put(dev);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001362
1363 return 0;
1364}
1365
1366static int dwc3_runtime_idle(struct device *dev)
1367{
1368 struct dwc3 *dwc = dev_get_drvdata(dev);
1369
1370 switch (dwc->dr_mode) {
1371 case USB_DR_MODE_PERIPHERAL:
1372 case USB_DR_MODE_OTG:
1373 if (dwc3_runtime_checks(dwc))
1374 return -EBUSY;
1375 break;
1376 case USB_DR_MODE_HOST:
1377 default:
1378 /* do nothing */
1379 break;
1380 }
1381
1382 pm_runtime_mark_last_busy(dev);
1383 pm_runtime_autosuspend(dev);
1384
1385 return 0;
1386}
1387#endif /* CONFIG_PM */
1388
1389#ifdef CONFIG_PM_SLEEP
1390static int dwc3_suspend(struct device *dev)
1391{
1392 struct dwc3 *dwc = dev_get_drvdata(dev);
1393 int ret;
1394
1395 ret = dwc3_suspend_common(dwc);
1396 if (ret)
1397 return ret;
1398
Sekhar Nori63444752015-08-31 21:09:08 +05301399 pinctrl_pm_select_sleep_state(dev);
1400
Felipe Balbi7415f172012-04-30 14:56:33 +03001401 return 0;
1402}
1403
1404static int dwc3_resume(struct device *dev)
1405{
1406 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301407 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001408
Sekhar Nori63444752015-08-31 21:09:08 +05301409 pinctrl_pm_select_default_state(dev);
1410
Felipe Balbifc8bb912016-05-16 13:14:48 +03001411 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001412 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001413 return ret;
1414
Felipe Balbi7415f172012-04-30 14:56:33 +03001415 pm_runtime_disable(dev);
1416 pm_runtime_set_active(dev);
1417 pm_runtime_enable(dev);
1418
1419 return 0;
1420}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001421#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001422
1423static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001424 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001425 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1426 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001427};
1428
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301429#ifdef CONFIG_OF
1430static const struct of_device_id of_dwc3_match[] = {
1431 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001432 .compatible = "snps,dwc3"
1433 },
1434 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301435 .compatible = "synopsys,dwc3"
1436 },
1437 { },
1438};
1439MODULE_DEVICE_TABLE(of, of_dwc3_match);
1440#endif
1441
Heikki Krogerus404905a2014-09-25 10:57:02 +03001442#ifdef CONFIG_ACPI
1443
1444#define ACPI_ID_INTEL_BSW "808622B7"
1445
1446static const struct acpi_device_id dwc3_acpi_match[] = {
1447 { ACPI_ID_INTEL_BSW, 0 },
1448 { },
1449};
1450MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1451#endif
1452
Felipe Balbi72246da2011-08-19 18:10:58 +03001453static struct platform_driver dwc3_driver = {
1454 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001455 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001456 .driver = {
1457 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301458 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001459 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001460 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001461 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001462};
1463
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001464module_platform_driver(dwc3_driver);
1465
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001466MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001467MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001468MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001469MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");