blob: a6aeb195390fcd341e583fa143e846ef3c5e1ae9 [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _E1000_DEFINES_H_
30#define _E1000_DEFINES_H_
31
Auke Kokbc7f75f2007-09-17 12:30:59 -070032/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
33#define REQ_TX_DESCRIPTOR_MULTIPLE 8
34#define REQ_RX_DESCRIPTOR_MULTIPLE 8
35
36/* Definitions for power management and wakeup registers */
37/* Wake Up Control */
38#define E1000_WUC_APME 0x00000001 /* APM Enable */
39#define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
Bruce Allana4f58f52009-06-02 11:29:18 +000040#define E1000_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */
Auke Kokbc7f75f2007-09-17 12:30:59 -070041
42/* Wake Up Filter Control */
43#define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
44#define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
45#define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
46#define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
47#define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
Mitch Williamsefb90e42008-01-29 12:43:02 -080048#define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
Auke Kokbc7f75f2007-09-17 12:30:59 -070049
Bruce Allana4f58f52009-06-02 11:29:18 +000050/* Wake Up Status */
51#define E1000_WUS_LNKC E1000_WUFC_LNKC
52#define E1000_WUS_MAG E1000_WUFC_MAG
53#define E1000_WUS_EX E1000_WUFC_EX
54#define E1000_WUS_MC E1000_WUFC_MC
55#define E1000_WUS_BC E1000_WUFC_BC
56
Auke Kokbc7f75f2007-09-17 12:30:59 -070057/* Extended Device Control */
Bruce Allan2fbe4522012-04-19 03:21:47 +000058#define E1000_CTRL_EXT_LPCD 0x00000004 /* LCD Power Cycle Done */
Bruce Allan93a23f42009-12-08 07:27:41 +000059#define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */
Bruce Allanba9e1862012-05-10 02:34:39 +000060#define E1000_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */
Auke Kokbc7f75f2007-09-17 12:30:59 -070061#define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
Bruce Allan1d5846b2009-10-29 13:46:05 +000062#define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
Auke Kokbc7f75f2007-09-17 12:30:59 -070063#define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
dave graham5df3f0e2009-02-10 12:51:41 +000064#define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clock Gating */
Auke Kokbc7f75f2007-09-17 12:30:59 -070065#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
66#define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
Bruce Allan4662e822008-08-26 18:37:06 -070067#define E1000_CTRL_EXT_EIAME 0x01000000
Auke Kokbc7f75f2007-09-17 12:30:59 -070068#define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */
Bruce Allanc29c3ba2013-02-20 04:05:50 +000069#define E1000_CTRL_EXT_IAME 0x08000000 /* Int ACK Auto-mask */
Bruce Allan4662e822008-08-26 18:37:06 -070070#define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
Bruce Allan23e4f062011-02-25 07:44:51 +000071#define E1000_CTRL_EXT_LSECCK 0x00001000
Bruce Allana4f58f52009-06-02 11:29:18 +000072#define E1000_CTRL_EXT_PHYPDEN 0x00100000
Auke Kokbc7f75f2007-09-17 12:30:59 -070073
Auke Kok489815c2008-02-21 15:11:07 -080074/* Receive Descriptor bit definitions */
Auke Kokbc7f75f2007-09-17 12:30:59 -070075#define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
76#define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
77#define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
78#define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
Auke Kok489815c2008-02-21 15:11:07 -080079#define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
Auke Kokbc7f75f2007-09-17 12:30:59 -070080#define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
81#define E1000_RXD_ERR_CE 0x01 /* CRC Error */
82#define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
83#define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
84#define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
85#define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
Bruce Allan2e1706f2012-06-30 20:02:42 +000086#define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
Auke Kokbc7f75f2007-09-17 12:30:59 -070087#define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
88#define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
89
Bruce Allanb67e1912012-12-27 08:32:33 +000090#define E1000_RXDEXT_STATERR_TST 0x00000100 /* Time Stamp taken */
Auke Kokbc7f75f2007-09-17 12:30:59 -070091#define E1000_RXDEXT_STATERR_CE 0x01000000
92#define E1000_RXDEXT_STATERR_SE 0x02000000
93#define E1000_RXDEXT_STATERR_SEQ 0x04000000
94#define E1000_RXDEXT_STATERR_CXE 0x10000000
95#define E1000_RXDEXT_STATERR_RXE 0x80000000
96
97/* mask to determine if packets should be dropped due to frame errors */
98#define E1000_RXD_ERR_FRAME_ERR_MASK ( \
Bruce Allan55c5f552013-01-12 07:28:24 +000099 E1000_RXD_ERR_CE | \
100 E1000_RXD_ERR_SE | \
101 E1000_RXD_ERR_SEQ | \
102 E1000_RXD_ERR_CXE | \
103 E1000_RXD_ERR_RXE)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700104
105/* Same mask, but for extended and packet split descriptors */
106#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
Bruce Allan55c5f552013-01-12 07:28:24 +0000107 E1000_RXDEXT_STATERR_CE | \
108 E1000_RXDEXT_STATERR_SE | \
109 E1000_RXDEXT_STATERR_SEQ | \
110 E1000_RXDEXT_STATERR_CXE | \
111 E1000_RXDEXT_STATERR_RXE)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700112
Bruce Allan70495a52012-01-11 01:26:50 +0000113#define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000
114#define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
115#define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
116#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
117#define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
118#define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
119
Auke Kokbc7f75f2007-09-17 12:30:59 -0700120#define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000
121
122/* Management Control */
123#define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
124#define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
125#define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
126#define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
127#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
Bruce Allanad680762008-03-28 09:15:03 -0700128/* Enable MAC address filtering */
129#define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
130/* Enable MNG packets to host memory */
131#define E1000_MANC_EN_MNG2HOST 0x00200000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700132
Bruce Allancd791612010-05-10 14:59:51 +0000133#define E1000_MANC2H_PORT_623 0x00000020 /* Port 0x26f */
134#define E1000_MANC2H_PORT_664 0x00000040 /* Port 0x298 */
135#define E1000_MDEF_PORT_623 0x00000800 /* Port 0x26f */
136#define E1000_MDEF_PORT_664 0x00000400 /* Port 0x298 */
137
Auke Kokbc7f75f2007-09-17 12:30:59 -0700138/* Receive Control */
139#define E1000_RCTL_EN 0x00000002 /* enable */
140#define E1000_RCTL_SBP 0x00000004 /* store bad packet */
141#define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
142#define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
143#define E1000_RCTL_LPE 0x00000020 /* long packet enable */
144#define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
145#define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
146#define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
147#define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */
Bruce Allanad680762008-03-28 09:15:03 -0700148#define E1000_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min threshold size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700149#define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
Bruce Allana4f58f52009-06-02 11:29:18 +0000150#define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700151#define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
152/* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
Bruce Allanad680762008-03-28 09:15:03 -0700153#define E1000_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */
154#define E1000_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */
155#define E1000_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */
156#define E1000_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700157/* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
Bruce Allanad680762008-03-28 09:15:03 -0700158#define E1000_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */
159#define E1000_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */
160#define E1000_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700161#define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
162#define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
163#define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
Ben Greearcf955e62012-02-11 15:39:51 +0000164#define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */
Bruce Allana4f58f52009-06-02 11:29:18 +0000165#define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700166#define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
167#define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
168
Bruce Allane921eb12012-11-28 09:28:37 +0000169/* Use byte values for the following shift parameters
Auke Kokbc7f75f2007-09-17 12:30:59 -0700170 * Usage:
171 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
172 * E1000_PSRCTL_BSIZE0_MASK) |
173 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
174 * E1000_PSRCTL_BSIZE1_MASK) |
175 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
176 * E1000_PSRCTL_BSIZE2_MASK) |
177 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
178 * E1000_PSRCTL_BSIZE3_MASK))
179 * where value0 = [128..16256], default=256
180 * value1 = [1024..64512], default=4096
181 * value2 = [0..64512], default=4096
182 * value3 = [0..64512], default=0
183 */
184
185#define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
186#define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
187#define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
188#define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
189
190#define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
191#define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
192#define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
193#define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
194
195/* SWFW_SYNC Definitions */
196#define E1000_SWFW_EEP_SM 0x1
197#define E1000_SWFW_PHY0_SM 0x2
198#define E1000_SWFW_PHY1_SM 0x4
David Graham2d9498f2008-04-23 11:09:14 -0700199#define E1000_SWFW_CSR_SM 0x8
Auke Kokbc7f75f2007-09-17 12:30:59 -0700200
201/* Device Control */
202#define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
203#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
204#define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
205#define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
206#define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
207#define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
208#define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
209#define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
210#define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
211#define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
212#define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
213#define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
Bruce Allan6dfaa762010-05-05 22:00:06 +0000214#define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000 /* SW control of LANPHYPC */
215#define E1000_CTRL_LANPHYPC_VALUE 0x00020000 /* SW value of LANPHYPC */
Bruce Allan94fb8482013-01-23 09:00:03 +0000216#define E1000_CTRL_MEHE 0x00080000 /* Memory Error Handling Enable */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700217#define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
218#define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
Bruce Allan3ffcf2c2013-02-20 04:06:43 +0000219#define E1000_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */
220#define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000 /* PHY PM enable */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700221#define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
222#define E1000_CTRL_RST 0x04000000 /* Global reset */
223#define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
224#define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
225#define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
226#define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
227
Bruce Allan1241f292012-12-05 06:25:42 +0000228#define E1000_PCS_LCTL_FORCE_FCTRL 0x80
229
230#define E1000_PCS_LSTS_AN_COMPLETE 0x10000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700231
232/* Device Status */
233#define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
234#define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
235#define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
236#define E1000_STATUS_FUNC_SHIFT 2
237#define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
238#define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
239#define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
240#define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
241#define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
242#define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion by NVM */
Bruce Allanfc0c7762009-07-01 13:27:55 +0000243#define E1000_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000244#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Master Req status */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700245
Auke Kokbc7f75f2007-09-17 12:30:59 -0700246#define HALF_DUPLEX 1
247#define FULL_DUPLEX 2
248
Auke Kokbc7f75f2007-09-17 12:30:59 -0700249#define ADVERTISE_10_HALF 0x0001
250#define ADVERTISE_10_FULL 0x0002
251#define ADVERTISE_100_HALF 0x0004
252#define ADVERTISE_100_FULL 0x0008
253#define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
254#define ADVERTISE_1000_FULL 0x0020
255
256/* 1000/H is not supported, nor spec-compliant. */
Bruce Allan55c5f552013-01-12 07:28:24 +0000257#define E1000_ALL_SPEED_DUPLEX ( \
258 ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
259 ADVERTISE_100_FULL | ADVERTISE_1000_FULL)
260#define E1000_ALL_NOT_GIG ( \
261 ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
262 ADVERTISE_100_FULL)
263#define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
264#define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
265#define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700266
267#define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
268
269/* LED Control */
Bruce Allana4f58f52009-06-02 11:29:18 +0000270#define E1000_PHY_LED0_MODE_MASK 0x00000007
271#define E1000_PHY_LED0_IVRT 0x00000008
272#define E1000_PHY_LED0_MASK 0x0000001F
273
Auke Kokbc7f75f2007-09-17 12:30:59 -0700274#define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
275#define E1000_LEDCTL_LED0_MODE_SHIFT 0
276#define E1000_LEDCTL_LED0_IVRT 0x00000040
277#define E1000_LEDCTL_LED0_BLINK 0x00000080
278
Bruce Allana4f58f52009-06-02 11:29:18 +0000279#define E1000_LEDCTL_MODE_LINK_UP 0x2
Auke Kokbc7f75f2007-09-17 12:30:59 -0700280#define E1000_LEDCTL_MODE_LED_ON 0xE
281#define E1000_LEDCTL_MODE_LED_OFF 0xF
282
283/* Transmit Descriptor bit definitions */
284#define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
285#define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
286#define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
287#define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
288#define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
289#define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
290#define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
291#define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
292#define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
293#define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
294#define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
295#define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
296#define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
297#define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
298#define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
299#define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
300#define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
301#define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
302#define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
Bruce Allanb67e1912012-12-27 08:32:33 +0000303#define E1000_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700304
305/* Transmit Control */
Bruce Allanad680762008-03-28 09:15:03 -0700306#define E1000_TCTL_EN 0x00000002 /* enable Tx */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700307#define E1000_TCTL_PSP 0x00000008 /* pad short packets */
308#define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
309#define E1000_TCTL_COLD 0x003ff000 /* collision distance */
310#define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
311#define E1000_TCTL_MULR 0x10000000 /* Multiple request support */
312
Auke Kokbc7f75f2007-09-17 12:30:59 -0700313/* SerDes Control */
314#define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
Bruce Allan3ffcf2c2013-02-20 04:06:43 +0000315#define E1000_SCTL_ENABLE_SERDES_LOOPBACK 0x0410
Auke Kokbc7f75f2007-09-17 12:30:59 -0700316
317/* Receive Checksum Control */
318#define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
319#define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
Bruce Allan70495a52012-01-11 01:26:50 +0000320#define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700321
322/* Header split receive */
Jesse Brandeburga80483d2010-03-05 02:21:44 +0000323#define E1000_RFCTL_NFSW_DIS 0x00000040
324#define E1000_RFCTL_NFSR_DIS 0x00000080
Bruce Allan4662e822008-08-26 18:37:06 -0700325#define E1000_RFCTL_ACK_DIS 0x00001000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700326#define E1000_RFCTL_EXTEN 0x00008000
327#define E1000_RFCTL_IPV6_EX_DIS 0x00010000
328#define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
329
330/* Collision related configuration parameters */
331#define E1000_COLLISION_THRESHOLD 15
332#define E1000_CT_SHIFT 4
333#define E1000_COLLISION_DISTANCE 63
334#define E1000_COLD_SHIFT 12
335
336/* Default values for the transmit IPG register */
337#define DEFAULT_82543_TIPG_IPGT_COPPER 8
338
339#define E1000_TIPG_IPGT_MASK 0x000003FF
340
341#define DEFAULT_82543_TIPG_IPGR1 8
342#define E1000_TIPG_IPGR1_SHIFT 10
343
344#define DEFAULT_82543_TIPG_IPGR2 6
345#define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
346#define E1000_TIPG_IPGR2_SHIFT 20
347
348#define MAX_JUMBO_FRAME_SIZE 0x3F00
349
350/* Extended Configuration Control and Size */
351#define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
352#define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
Bruce Allanf523d212009-10-29 13:45:45 +0000353#define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008
Auke Kokbc7f75f2007-09-17 12:30:59 -0700354#define E1000_EXTCNF_CTRL_SWFLAG 0x00000020
Bruce Alland3738bb2010-06-16 13:27:28 +0000355#define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080
Auke Kokbc7f75f2007-09-17 12:30:59 -0700356#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000
357#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16
358#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000
359#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16
360
361#define E1000_PHY_CTRL_D0A_LPLU 0x00000002
362#define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
363#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
364#define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
365
366#define E1000_KABGTXD_BGSQLBIAS 0x00050000
367
Bruce Allan203e4152012-12-05 08:40:59 +0000368/* Low Power IDLE Control */
369#define E1000_LPIC_LPIET_SHIFT 24 /* Low Power Idle Entry Time */
370
Auke Kokbc7f75f2007-09-17 12:30:59 -0700371/* PBA constants */
Bruce Allanad680762008-03-28 09:15:03 -0700372#define E1000_PBA_8K 0x0008 /* 8KB */
373#define E1000_PBA_16K 0x0010 /* 16KB */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700374
Bruce Allan3e35d992013-01-12 07:25:22 +0000375#define E1000_PBA_RXA_MASK 0xFFFF
376
Auke Kokbc7f75f2007-09-17 12:30:59 -0700377#define E1000_PBS_16K E1000_PBA_16K
378
Bruce Allan94fb8482013-01-23 09:00:03 +0000379/* Uncorrectable/correctable ECC Error counts and enable bits */
380#define E1000_PBECCSTS_CORR_ERR_CNT_MASK 0x000000FF
381#define E1000_PBECCSTS_UNCORR_ERR_CNT_MASK 0x0000FF00
382#define E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT 8
383#define E1000_PBECCSTS_ECC_ENABLE 0x00010000
384
Auke Kokbc7f75f2007-09-17 12:30:59 -0700385#define IFS_MAX 80
386#define IFS_MIN 40
387#define IFS_RATIO 4
388#define IFS_STEP 10
389#define MIN_NUM_XMITS 1000
390
391/* SW Semaphore Register */
392#define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
393#define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
394#define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
395
Dave Graham23a2d1b2009-06-08 14:28:17 +0000396#define E1000_SWSM2_LOCK 0x00000002 /* Secondary driver semaphore bit */
397
Auke Kokbc7f75f2007-09-17 12:30:59 -0700398/* Interrupt Cause Read */
399#define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
400#define E1000_ICR_LSC 0x00000004 /* Link Status Change */
Bruce Allanad680762008-03-28 09:15:03 -0700401#define E1000_ICR_RXSEQ 0x00000008 /* Rx sequence error */
402#define E1000_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */
403#define E1000_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */
Bruce Allan94fb8482013-01-23 09:00:03 +0000404#define E1000_ICR_ECCER 0x00400000 /* Uncorrectable ECC Error */
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000405/* If this bit asserted, the driver should claim the interrupt */
406#define E1000_ICR_INT_ASSERTED 0x80000000
Bruce Allan4662e822008-08-26 18:37:06 -0700407#define E1000_ICR_RXQ0 0x00100000 /* Rx Queue 0 Interrupt */
408#define E1000_ICR_RXQ1 0x00200000 /* Rx Queue 1 Interrupt */
409#define E1000_ICR_TXQ0 0x00400000 /* Tx Queue 0 Interrupt */
410#define E1000_ICR_TXQ1 0x00800000 /* Tx Queue 1 Interrupt */
411#define E1000_ICR_OTHER 0x01000000 /* Other Interrupts */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700412
Alexander Duyck6ea7ae12008-11-14 06:54:36 +0000413/* PBA ECC Register */
414#define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000 /* ECC counter mask */
415#define E1000_PBA_ECC_COUNTER_SHIFT 20 /* ECC counter shift value */
416#define E1000_PBA_ECC_CORR_EN 0x00000001 /* ECC correction enable */
417#define E1000_PBA_ECC_STAT_CLR 0x00000002 /* Clear ECC error counter */
418#define E1000_PBA_ECC_INT_EN 0x00000004 /* Enable ICR bit 5 for ECC */
419
Bruce Allane921eb12012-11-28 09:28:37 +0000420/* This defines the bits that are set in the Interrupt Mask
Auke Kokbc7f75f2007-09-17 12:30:59 -0700421 * Set/Read Register. Each bit is documented below:
422 * o RXT0 = Receiver Timer Interrupt (ring 0)
423 * o TXDW = Transmit Descriptor Written Back
424 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
425 * o RXSEQ = Receive Sequence Error
426 * o LSC = Link Status Change
427 */
428#define IMS_ENABLE_MASK ( \
Bruce Allan55c5f552013-01-12 07:28:24 +0000429 E1000_IMS_RXT0 | \
430 E1000_IMS_TXDW | \
431 E1000_IMS_RXDMT0 | \
432 E1000_IMS_RXSEQ | \
433 E1000_IMS_LSC)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700434
435/* Interrupt Mask Set */
436#define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
437#define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
Bruce Allanad680762008-03-28 09:15:03 -0700438#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
439#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
440#define E1000_IMS_RXT0 E1000_ICR_RXT0 /* Rx timer intr */
Bruce Allan94fb8482013-01-23 09:00:03 +0000441#define E1000_IMS_ECCER E1000_ICR_ECCER /* Uncorrectable ECC Error */
Bruce Allan4662e822008-08-26 18:37:06 -0700442#define E1000_IMS_RXQ0 E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */
443#define E1000_IMS_RXQ1 E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */
444#define E1000_IMS_TXQ0 E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */
445#define E1000_IMS_TXQ1 E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */
446#define E1000_IMS_OTHER E1000_ICR_OTHER /* Other Interrupts */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700447
448/* Interrupt Cause Set */
449#define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
Bruce Allanf8d59f72008-08-08 18:36:11 -0700450#define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
Bruce Allanad680762008-03-28 09:15:03 -0700451#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700452
453/* Transmit Descriptor Control */
454#define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000455#define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700456#define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000457#define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700458#define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
459#define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
Bruce Allanad680762008-03-28 09:15:03 -0700460/* Enable the counting of desc. still to be processed. */
461#define E1000_TXDCTL_COUNT_DESC 0x00400000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700462
463/* Flow Control Constants */
464#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
465#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
466#define FLOW_CONTROL_TYPE 0x8808
467
468/* 802.1q VLAN Packet Size */
469#define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
470
Bruce Allane921eb12012-11-28 09:28:37 +0000471/* Receive Address
Bruce Allanad680762008-03-28 09:15:03 -0700472 * Number of high/low register pairs in the RAR. The RAR (Receive Address
Auke Kokbc7f75f2007-09-17 12:30:59 -0700473 * Registers) holds the directed and multicast addresses that we monitor.
474 * Technically, we have 16 spots. However, we reserve one of these spots
475 * (RAR[15]) for our directed address used by controllers with
476 * manageability enabled, allowing us room for 15 multicast addresses.
477 */
478#define E1000_RAR_ENTRIES 15
479#define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
Bruce Allan608f8a02010-01-13 02:04:58 +0000480#define E1000_RAL_MAC_ADDR_LEN 4
481#define E1000_RAH_MAC_ADDR_LEN 2
Auke Kokbc7f75f2007-09-17 12:30:59 -0700482
483/* Error Codes */
484#define E1000_ERR_NVM 1
485#define E1000_ERR_PHY 2
486#define E1000_ERR_CONFIG 3
487#define E1000_ERR_PARAM 4
488#define E1000_ERR_MAC_INIT 5
489#define E1000_ERR_PHY_TYPE 6
490#define E1000_ERR_RESET 9
491#define E1000_ERR_MASTER_REQUESTS_PENDING 10
492#define E1000_ERR_HOST_INTERFACE_COMMAND 11
493#define E1000_BLK_PHY_RESET 12
494#define E1000_ERR_SWFW_SYNC 13
495#define E1000_NOT_IMPLEMENTED 14
Bruce Allan073287c2010-11-24 06:01:51 +0000496#define E1000_ERR_INVALID_ARGUMENT 16
497#define E1000_ERR_NO_SPACE 17
498#define E1000_ERR_NVM_PBA_SECTION 18
Auke Kokbc7f75f2007-09-17 12:30:59 -0700499
500/* Loop limit on how long we wait for auto-negotiation to complete */
501#define FIBER_LINK_UP_LIMIT 50
502#define COPPER_LINK_UP_LIMIT 10
503#define PHY_AUTO_NEG_LIMIT 45
504#define PHY_FORCE_LIMIT 20
505/* Number of 100 microseconds we wait for PCI Express master disable */
506#define MASTER_DISABLE_TIMEOUT 800
507/* Number of milliseconds we wait for PHY configuration done after MAC reset */
508#define PHY_CFG_TIMEOUT 100
509/* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
510#define MDIO_OWNERSHIP_TIMEOUT 10
511/* Number of milliseconds for NVM auto read done after MAC reset. */
512#define AUTO_READ_DONE_TIMEOUT 10
513
514/* Flow Control */
Bruce Allan3ec2a2b2009-06-02 11:28:39 +0000515#define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
516#define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700517#define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
518
519/* Transmit Configuration Word */
520#define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
521#define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
522#define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
523#define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
524#define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
525
526/* Receive Configuration Word */
Bruce Alland478eb42010-11-16 19:50:13 -0800527#define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700528#define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
529#define E1000_RXCW_C 0x20000000 /* Receive config */
530#define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
531
Bruce Allanb67e1912012-12-27 08:32:33 +0000532#define E1000_TSYNCTXCTL_VALID 0x00000001 /* Tx timestamp valid */
Bruce Allanb67e1912012-12-27 08:32:33 +0000533#define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */
534
535#define E1000_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */
536#define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */
Bruce Alland89777b2013-01-19 01:09:58 +0000537#define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00
538#define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02
539#define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
540#define E1000_TSYNCRXCTL_TYPE_ALL 0x08
541#define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
Bruce Allanb67e1912012-12-27 08:32:33 +0000542#define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */
543#define E1000_TSYNCRXCTL_SYSCFI 0x00000020 /* Sys clock frequency */
544
Bruce Alland89777b2013-01-19 01:09:58 +0000545#define E1000_RXMTRL_PTP_V1_SYNC_MESSAGE 0x00000000
546#define E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE 0x00010000
547
548#define E1000_RXMTRL_PTP_V2_SYNC_MESSAGE 0x00000000
549#define E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE 0x01000000
550
Bruce Allanb67e1912012-12-27 08:32:33 +0000551#define E1000_TIMINCA_INCPERIOD_SHIFT 24
552#define E1000_TIMINCA_INCVALUE_MASK 0x00FFFFFF
553
Auke Kokbc7f75f2007-09-17 12:30:59 -0700554/* PCI Express Control */
555#define E1000_GCR_RXD_NO_SNOOP 0x00000001
556#define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002
557#define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004
558#define E1000_GCR_TXD_NO_SNOOP 0x00000008
559#define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010
560#define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020
561
562#define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \
563 E1000_GCR_RXDSCW_NO_SNOOP | \
564 E1000_GCR_RXDSCR_NO_SNOOP | \
565 E1000_GCR_TXD_NO_SNOOP | \
566 E1000_GCR_TXDSCW_NO_SNOOP | \
567 E1000_GCR_TXDSCR_NO_SNOOP)
568
Auke Kokbc7f75f2007-09-17 12:30:59 -0700569/* NVM Control */
570#define E1000_EECD_SK 0x00000001 /* NVM Clock */
571#define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
572#define E1000_EECD_DI 0x00000004 /* NVM Data In */
573#define E1000_EECD_DO 0x00000008 /* NVM Data Out */
574#define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
575#define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
Bruce Allanf4187b52008-08-26 18:36:50 -0700576#define E1000_EECD_PRES 0x00000100 /* NVM Present */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700577#define E1000_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */
Bruce Allanad680762008-03-28 09:15:03 -0700578/* NVM Addressing bits based on type (0-small, 1-large) */
579#define E1000_EECD_ADDR_BITS 0x00000400
Auke Kokbc7f75f2007-09-17 12:30:59 -0700580#define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
581#define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
582#define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
583#define E1000_EECD_SIZE_EX_SHIFT 11
584#define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */
585#define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
586#define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
Bruce Allane2434552008-11-21 17:02:41 -0800587#define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700588
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000589#define E1000_NVM_RW_REG_DATA 16 /* Offset to data in NVM r/w regs */
590#define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
591#define E1000_NVM_RW_REG_START 1 /* Start operation */
592#define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
593#define E1000_NVM_POLL_WRITE 1 /* Flag for polling write complete */
594#define E1000_NVM_POLL_READ 0 /* Flag for polling read complete */
595#define E1000_FLASH_UPDATES 2000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700596
597/* NVM Word Offsets */
Bruce Allan1aef70e2010-08-19 15:48:52 -0700598#define NVM_COMPAT 0x0003
Auke Kokbc7f75f2007-09-17 12:30:59 -0700599#define NVM_ID_LED_SETTINGS 0x0004
Bruce Allan1cc7a3a2013-01-09 08:15:42 +0000600#define NVM_FUTURE_INIT_WORD1 0x0019
601#define NVM_COMPAT_VALID_CSUM 0x0001
602#define NVM_FUTURE_INIT_WORD1_VALID_CSUM 0x0040
603
Auke Kokbc7f75f2007-09-17 12:30:59 -0700604#define NVM_INIT_CONTROL2_REG 0x000F
605#define NVM_INIT_CONTROL3_PORT_B 0x0014
606#define NVM_INIT_3GIO_3 0x001A
607#define NVM_INIT_CONTROL3_PORT_A 0x0024
608#define NVM_CFG 0x0012
Bill Hayes93ca1612007-10-31 15:21:52 -0700609#define NVM_ALT_MAC_ADDR_PTR 0x0037
Auke Kokbc7f75f2007-09-17 12:30:59 -0700610#define NVM_CHECKSUM_REG 0x003F
611
612#define E1000_NVM_CFG_DONE_PORT_0 0x40000 /* MNG config cycle done */
613#define E1000_NVM_CFG_DONE_PORT_1 0x80000 /* ...for second port */
614
615/* Mask bits for fields in Word 0x0f of the NVM */
616#define NVM_WORD0F_PAUSE_MASK 0x3000
617#define NVM_WORD0F_PAUSE 0x1000
618#define NVM_WORD0F_ASM_DIR 0x2000
619
620/* Mask bits for fields in Word 0x1a of the NVM */
621#define NVM_WORD1A_ASPM_MASK 0x000C
622
Bruce Allan1aef70e2010-08-19 15:48:52 -0700623/* Mask bits for fields in Word 0x03 of the EEPROM */
624#define NVM_COMPAT_LOM 0x0800
625
Bruce Allan073287c2010-11-24 06:01:51 +0000626/* length of string needed to store PBA number */
627#define E1000_PBANUM_LENGTH 11
628
Auke Kokbc7f75f2007-09-17 12:30:59 -0700629/* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
630#define NVM_SUM 0xBABA
631
632/* PBA (printed board assembly) number words */
633#define NVM_PBA_OFFSET_0 8
634#define NVM_PBA_OFFSET_1 9
Bruce Allan073287c2010-11-24 06:01:51 +0000635#define NVM_PBA_PTR_GUARD 0xFAFA
Auke Kokbc7f75f2007-09-17 12:30:59 -0700636#define NVM_WORD_SIZE_BASE_SHIFT 6
637
638/* NVM Commands - SPI */
639#define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
640#define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */
641#define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
642#define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
643#define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
644#define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
645
646/* SPI NVM Status Register */
647#define NVM_STATUS_RDY_SPI 0x01
648
649/* Word definitions for ID LED Settings */
650#define ID_LED_RESERVED_0000 0x0000
651#define ID_LED_RESERVED_FFFF 0xFFFF
652#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
653 (ID_LED_OFF1_OFF2 << 8) | \
654 (ID_LED_DEF1_DEF2 << 4) | \
655 (ID_LED_DEF1_DEF2))
656#define ID_LED_DEF1_DEF2 0x1
657#define ID_LED_DEF1_ON2 0x2
658#define ID_LED_DEF1_OFF2 0x3
659#define ID_LED_ON1_DEF2 0x4
660#define ID_LED_ON1_ON2 0x5
661#define ID_LED_ON1_OFF2 0x6
662#define ID_LED_OFF1_DEF2 0x7
663#define ID_LED_OFF1_ON2 0x8
664#define ID_LED_OFF1_OFF2 0x9
665
666#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
667#define IGP_ACTIVITY_LED_ENABLE 0x0300
668#define IGP_LED3_MODE 0x07000000
669
670/* PCI/PCI-X/PCI-EX Config space */
671#define PCI_HEADER_TYPE_REGISTER 0x0E
672#define PCIE_LINK_STATUS 0x12
673
674#define PCI_HEADER_TYPE_MULTIFUNC 0x80
675#define PCIE_LINK_WIDTH_MASK 0x3F0
676#define PCIE_LINK_WIDTH_SHIFT 4
677
678#define PHY_REVISION_MASK 0xFFFFFFF0
679#define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
680#define MAX_PHY_MULTI_PAGE_REG 0xF
681
Bruce Allane921eb12012-11-28 09:28:37 +0000682/* Bit definitions for valid PHY IDs.
Bruce Allanad680762008-03-28 09:15:03 -0700683 * I = Integrated
Auke Kokbc7f75f2007-09-17 12:30:59 -0700684 * E = External
685 */
686#define M88E1000_E_PHY_ID 0x01410C50
687#define M88E1000_I_PHY_ID 0x01410C30
688#define M88E1011_I_PHY_ID 0x01410C20
689#define IGP01E1000_I_PHY_ID 0x02A80380
690#define M88E1111_I_PHY_ID 0x01410CC0
691#define GG82563_E_PHY_ID 0x01410CA0
692#define IGP03E1000_E_PHY_ID 0x02A80390
693#define IFE_E_PHY_ID 0x02A80330
694#define IFE_PLUS_E_PHY_ID 0x02A80320
695#define IFE_C_E_PHY_ID 0x02A80310
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700696#define BME1000_E_PHY_ID 0x01410CB0
697#define BME1000_E_PHY_ID_R2 0x01410CB1
Bruce Allana4f58f52009-06-02 11:29:18 +0000698#define I82577_E_PHY_ID 0x01540050
699#define I82578_E_PHY_ID 0x004DD040
Bruce Alland3738bb2010-06-16 13:27:28 +0000700#define I82579_E_PHY_ID 0x01540090
Bruce Allan2fbe4522012-04-19 03:21:47 +0000701#define I217_E_PHY_ID 0x015400A0
Auke Kokbc7f75f2007-09-17 12:30:59 -0700702
703/* M88E1000 Specific Registers */
704#define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
705#define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
706#define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
707
708#define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
709#define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
710
711/* M88E1000 PHY Specific Control Register */
712#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
713#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
714 /* Manual MDI configuration */
715#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
Bruce Allanad680762008-03-28 09:15:03 -0700716/* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
717#define M88E1000_PSCR_AUTO_X_1000T 0x0040
718/* Auto crossover enabled all speeds */
719#define M88E1000_PSCR_AUTO_X_MODE 0x0060
Bruce Allanad680762008-03-28 09:15:03 -0700720#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700721
722/* M88E1000 PHY Specific Status Register */
723#define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
724#define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
725#define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
Bruce Allanad680762008-03-28 09:15:03 -0700726/* 0=<50M; 1=50-80M; 2=80-110M; 3=110-140M; 4=>140M */
727#define M88E1000_PSSR_CABLE_LENGTH 0x0380
Auke Kokbc7f75f2007-09-17 12:30:59 -0700728#define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
729#define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
730
731#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
732
Bruce Allane921eb12012-11-28 09:28:37 +0000733/* Number of times we will attempt to autonegotiate before downshifting if we
Bruce Allanad680762008-03-28 09:15:03 -0700734 * are the master
735 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700736#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
737#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
Bruce Allane921eb12012-11-28 09:28:37 +0000738/* Number of times we will attempt to autonegotiate before downshifting if we
Bruce Allanad680762008-03-28 09:15:03 -0700739 * are the slave
740 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700741#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
742#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
743#define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
744
745/* M88EC018 Rev 2 specific DownShift settings */
746#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
747#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
748
Bruce Allana4f58f52009-06-02 11:29:18 +0000749#define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020
750#define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C
751
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700752/* BME1000 PHY Specific Control Register */
753#define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */
754
Bruce Allane921eb12012-11-28 09:28:37 +0000755/* Bits...
Auke Kokbc7f75f2007-09-17 12:30:59 -0700756 * 15-5: page
757 * 4-0: register offset
758 */
759#define GG82563_PAGE_SHIFT 5
760#define GG82563_REG(page, reg) \
761 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
762#define GG82563_MIN_ALT_REG 30
763
764/* GG82563 Specific Registers */
765#define GG82563_PHY_SPEC_CTRL \
766 GG82563_REG(0, 16) /* PHY Specific Control */
767#define GG82563_PHY_PAGE_SELECT \
768 GG82563_REG(0, 22) /* Page Select */
769#define GG82563_PHY_SPEC_CTRL_2 \
770 GG82563_REG(0, 26) /* PHY Specific Control 2 */
771#define GG82563_PHY_PAGE_SELECT_ALT \
772 GG82563_REG(0, 29) /* Alternate Page Select */
773
774#define GG82563_PHY_MAC_SPEC_CTRL \
775 GG82563_REG(2, 21) /* MAC Specific Control Register */
776
777#define GG82563_PHY_DSP_DISTANCE \
778 GG82563_REG(5, 26) /* DSP Distance */
779
780/* Page 193 - Port Control Registers */
781#define GG82563_PHY_KMRN_MODE_CTRL \
782 GG82563_REG(193, 16) /* Kumeran Mode Control */
783#define GG82563_PHY_PWR_MGMT_CTRL \
784 GG82563_REG(193, 20) /* Power Management Control */
785
786/* Page 194 - KMRN Registers */
787#define GG82563_PHY_INBAND_CTRL \
788 GG82563_REG(194, 18) /* Inband Control */
789
790/* MDI Control */
Bruce Allanbb034512013-03-06 09:02:31 +0000791#define E1000_MDIC_REG_MASK 0x001F0000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700792#define E1000_MDIC_REG_SHIFT 16
793#define E1000_MDIC_PHY_SHIFT 21
794#define E1000_MDIC_OP_WRITE 0x04000000
795#define E1000_MDIC_OP_READ 0x08000000
796#define E1000_MDIC_READY 0x10000000
797#define E1000_MDIC_ERROR 0x40000000
798
799/* SerDes Control */
800#define E1000_GEN_POLL_TIMEOUT 640
801
Auke Kokbc7f75f2007-09-17 12:30:59 -0700802#endif /* _E1000_DEFINES_H_ */