Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 3 | * copy of this software and associated documentation files (the "Software"), |
| 4 | * to deal in the Software without restriction, including without limitation |
| 5 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 6 | * and/or sell copies of the Software, and to permit persons to whom the |
| 7 | * Software is furnished to do so, subject to the following conditions: |
| 8 | * |
| 9 | * The above copyright notice and this permission notice shall be included in |
| 10 | * all copies or substantial portions of the Software. |
| 11 | * |
| 12 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 13 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 15 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 16 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 17 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 18 | * OTHER DEALINGS IN THE SOFTWARE. |
| 19 | * |
| 20 | * Authors: Rafał Miłecki <zajec5@gmail.com> |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 21 | * Alex Deucher <alexdeucher@gmail.com> |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 22 | */ |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 23 | #include <drm/drmP.h> |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 24 | #include "radeon.h" |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 25 | #include "avivod.h" |
Alex Deucher | 8a83ec5 | 2011-04-12 14:49:23 -0400 | [diff] [blame] | 26 | #include "atom.h" |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 27 | #include <linux/power_supply.h> |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 28 | #include <linux/hwmon.h> |
| 29 | #include <linux/hwmon-sysfs.h> |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 30 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 31 | #define RADEON_IDLE_LOOP_MS 100 |
| 32 | #define RADEON_RECLOCK_DELAY_MS 200 |
Rafał Miłecki | 73a6d3f | 2010-01-08 00:22:47 +0100 | [diff] [blame] | 33 | #define RADEON_WAIT_VBLANK_TIMEOUT 200 |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 34 | |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 35 | static const char *radeon_pm_state_type_name[5] = { |
Alex Deucher | eb2c27a | 2012-10-01 18:28:09 -0400 | [diff] [blame] | 36 | "", |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 37 | "Powersave", |
| 38 | "Battery", |
| 39 | "Balanced", |
| 40 | "Performance", |
| 41 | }; |
| 42 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 43 | static void radeon_dynpm_idle_work_handler(struct work_struct *work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 44 | static int radeon_debugfs_pm_init(struct radeon_device *rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 45 | static bool radeon_pm_in_vbl(struct radeon_device *rdev); |
| 46 | static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); |
| 47 | static void radeon_pm_update_profile(struct radeon_device *rdev); |
| 48 | static void radeon_pm_set_clocks(struct radeon_device *rdev); |
| 49 | |
Alex Deucher | a4c9e2e | 2011-11-04 10:09:41 -0400 | [diff] [blame] | 50 | int radeon_pm_get_type_index(struct radeon_device *rdev, |
| 51 | enum radeon_pm_state_type ps_type, |
| 52 | int instance) |
| 53 | { |
| 54 | int i; |
| 55 | int found_instance = -1; |
| 56 | |
| 57 | for (i = 0; i < rdev->pm.num_power_states; i++) { |
| 58 | if (rdev->pm.power_state[i].type == ps_type) { |
| 59 | found_instance++; |
| 60 | if (found_instance == instance) |
| 61 | return i; |
| 62 | } |
| 63 | } |
| 64 | /* return default if no match */ |
| 65 | return rdev->pm.default_power_state_index; |
| 66 | } |
| 67 | |
Alex Deucher | c491707 | 2012-07-31 17:14:35 -0400 | [diff] [blame] | 68 | void radeon_pm_acpi_event_handler(struct radeon_device *rdev) |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 69 | { |
Alex Deucher | 1c71bda | 2013-09-09 19:11:52 -0400 | [diff] [blame] | 70 | if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { |
| 71 | mutex_lock(&rdev->pm.mutex); |
| 72 | if (power_supply_is_system_supplied() > 0) |
| 73 | rdev->pm.dpm.ac_power = true; |
| 74 | else |
| 75 | rdev->pm.dpm.ac_power = false; |
| 76 | if (rdev->asic->dpm.enable_bapm) |
| 77 | radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power); |
| 78 | mutex_unlock(&rdev->pm.mutex); |
| 79 | } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
Alex Deucher | c491707 | 2012-07-31 17:14:35 -0400 | [diff] [blame] | 80 | if (rdev->pm.profile == PM_PROFILE_AUTO) { |
| 81 | mutex_lock(&rdev->pm.mutex); |
| 82 | radeon_pm_update_profile(rdev); |
| 83 | radeon_pm_set_clocks(rdev); |
| 84 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 85 | } |
| 86 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 87 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 88 | |
| 89 | static void radeon_pm_update_profile(struct radeon_device *rdev) |
| 90 | { |
| 91 | switch (rdev->pm.profile) { |
| 92 | case PM_PROFILE_DEFAULT: |
| 93 | rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; |
| 94 | break; |
| 95 | case PM_PROFILE_AUTO: |
| 96 | if (power_supply_is_system_supplied() > 0) { |
| 97 | if (rdev->pm.active_crtc_count > 1) |
| 98 | rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; |
| 99 | else |
| 100 | rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; |
| 101 | } else { |
| 102 | if (rdev->pm.active_crtc_count > 1) |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 103 | rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 104 | else |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 105 | rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 106 | } |
| 107 | break; |
| 108 | case PM_PROFILE_LOW: |
| 109 | if (rdev->pm.active_crtc_count > 1) |
| 110 | rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; |
| 111 | else |
| 112 | rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; |
| 113 | break; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 114 | case PM_PROFILE_MID: |
| 115 | if (rdev->pm.active_crtc_count > 1) |
| 116 | rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; |
| 117 | else |
| 118 | rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; |
| 119 | break; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 120 | case PM_PROFILE_HIGH: |
| 121 | if (rdev->pm.active_crtc_count > 1) |
| 122 | rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; |
| 123 | else |
| 124 | rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; |
| 125 | break; |
| 126 | } |
| 127 | |
| 128 | if (rdev->pm.active_crtc_count == 0) { |
| 129 | rdev->pm.requested_power_state_index = |
| 130 | rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; |
| 131 | rdev->pm.requested_clock_mode_index = |
| 132 | rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; |
| 133 | } else { |
| 134 | rdev->pm.requested_power_state_index = |
| 135 | rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; |
| 136 | rdev->pm.requested_clock_mode_index = |
| 137 | rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; |
| 138 | } |
| 139 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 140 | |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 141 | static void radeon_unmap_vram_bos(struct radeon_device *rdev) |
| 142 | { |
| 143 | struct radeon_bo *bo, *n; |
| 144 | |
| 145 | if (list_empty(&rdev->gem.objects)) |
| 146 | return; |
| 147 | |
| 148 | list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { |
| 149 | if (bo->tbo.mem.mem_type == TTM_PL_VRAM) |
| 150 | ttm_bo_unmap_virtual(&bo->tbo); |
| 151 | } |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 152 | } |
| 153 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 154 | static void radeon_sync_with_vblank(struct radeon_device *rdev) |
| 155 | { |
| 156 | if (rdev->pm.active_crtcs) { |
| 157 | rdev->pm.vblank_sync = false; |
| 158 | wait_event_timeout( |
| 159 | rdev->irq.vblank_queue, rdev->pm.vblank_sync, |
| 160 | msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); |
| 161 | } |
| 162 | } |
| 163 | |
| 164 | static void radeon_set_power_state(struct radeon_device *rdev) |
| 165 | { |
| 166 | u32 sclk, mclk; |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 167 | bool misc_after = false; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 168 | |
| 169 | if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && |
| 170 | (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) |
| 171 | return; |
| 172 | |
| 173 | if (radeon_gui_idle(rdev)) { |
| 174 | sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 175 | clock_info[rdev->pm.requested_clock_mode_index].sclk; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 176 | if (sclk > rdev->pm.default_sclk) |
| 177 | sclk = rdev->pm.default_sclk; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 178 | |
Alex Deucher | 27810fb | 2012-10-01 19:25:11 -0400 | [diff] [blame] | 179 | /* starting with BTC, there is one state that is used for both |
| 180 | * MH and SH. Difference is that we always use the high clock index for |
Alex Deucher | 7ae764b | 2013-02-11 08:44:48 -0500 | [diff] [blame] | 181 | * mclk and vddci. |
Alex Deucher | 27810fb | 2012-10-01 19:25:11 -0400 | [diff] [blame] | 182 | */ |
| 183 | if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && |
| 184 | (rdev->family >= CHIP_BARTS) && |
| 185 | rdev->pm.active_crtc_count && |
| 186 | ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || |
| 187 | (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) |
| 188 | mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 189 | clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; |
| 190 | else |
| 191 | mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 192 | clock_info[rdev->pm.requested_clock_mode_index].mclk; |
| 193 | |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 194 | if (mclk > rdev->pm.default_mclk) |
| 195 | mclk = rdev->pm.default_mclk; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 196 | |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 197 | /* upvolt before raising clocks, downvolt after lowering clocks */ |
| 198 | if (sclk < rdev->pm.current_sclk) |
| 199 | misc_after = true; |
| 200 | |
| 201 | radeon_sync_with_vblank(rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 202 | |
| 203 | if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 204 | if (!radeon_pm_in_vbl(rdev)) |
| 205 | return; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 206 | } |
| 207 | |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 208 | radeon_pm_prepare(rdev); |
| 209 | |
| 210 | if (!misc_after) |
| 211 | /* voltage, pcie lanes, etc.*/ |
| 212 | radeon_pm_misc(rdev); |
| 213 | |
| 214 | /* set engine clock */ |
| 215 | if (sclk != rdev->pm.current_sclk) { |
| 216 | radeon_pm_debug_check_in_vbl(rdev, false); |
| 217 | radeon_set_engine_clock(rdev, sclk); |
| 218 | radeon_pm_debug_check_in_vbl(rdev, true); |
| 219 | rdev->pm.current_sclk = sclk; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 220 | DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 221 | } |
| 222 | |
| 223 | /* set memory clock */ |
Alex Deucher | 798bcf7 | 2012-02-23 17:53:48 -0500 | [diff] [blame] | 224 | if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 225 | radeon_pm_debug_check_in_vbl(rdev, false); |
| 226 | radeon_set_memory_clock(rdev, mclk); |
| 227 | radeon_pm_debug_check_in_vbl(rdev, true); |
| 228 | rdev->pm.current_mclk = mclk; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 229 | DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 230 | } |
| 231 | |
| 232 | if (misc_after) |
| 233 | /* voltage, pcie lanes, etc.*/ |
| 234 | radeon_pm_misc(rdev); |
| 235 | |
| 236 | radeon_pm_finish(rdev); |
| 237 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 238 | rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; |
| 239 | rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; |
| 240 | } else |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 241 | DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 242 | } |
| 243 | |
| 244 | static void radeon_pm_set_clocks(struct radeon_device *rdev) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 245 | { |
Jerome Glisse | 5f8f635 | 2012-12-17 11:04:32 -0500 | [diff] [blame] | 246 | int i, r; |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 247 | |
Alex Deucher | 4e186b2 | 2010-08-13 10:53:35 -0400 | [diff] [blame] | 248 | /* no need to take locks, etc. if nothing's going to change */ |
| 249 | if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && |
| 250 | (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) |
| 251 | return; |
| 252 | |
Matthew Garrett | 612e06c | 2010-04-27 17:16:58 -0400 | [diff] [blame] | 253 | mutex_lock(&rdev->ddev->struct_mutex); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 254 | down_write(&rdev->pm.mclk_lock); |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 255 | mutex_lock(&rdev->ring_lock); |
Alex Deucher | 4f3218c | 2010-04-29 16:14:02 -0400 | [diff] [blame] | 256 | |
Alex Deucher | 95f5a3a | 2012-08-10 13:12:08 -0400 | [diff] [blame] | 257 | /* wait for the rings to drain */ |
| 258 | for (i = 0; i < RADEON_NUM_RINGS; i++) { |
| 259 | struct radeon_ring *ring = &rdev->ring[i]; |
Jerome Glisse | 5f8f635 | 2012-12-17 11:04:32 -0500 | [diff] [blame] | 260 | if (!ring->ready) { |
| 261 | continue; |
| 262 | } |
| 263 | r = radeon_fence_wait_empty_locked(rdev, i); |
| 264 | if (r) { |
| 265 | /* needs a GPU reset dont reset here */ |
| 266 | mutex_unlock(&rdev->ring_lock); |
| 267 | up_write(&rdev->pm.mclk_lock); |
| 268 | mutex_unlock(&rdev->ddev->struct_mutex); |
| 269 | return; |
| 270 | } |
Alex Deucher | 4f3218c | 2010-04-29 16:14:02 -0400 | [diff] [blame] | 271 | } |
Alex Deucher | 95f5a3a | 2012-08-10 13:12:08 -0400 | [diff] [blame] | 272 | |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 273 | radeon_unmap_vram_bos(rdev); |
| 274 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 275 | if (rdev->irq.installed) { |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 276 | for (i = 0; i < rdev->num_crtc; i++) { |
| 277 | if (rdev->pm.active_crtcs & (1 << i)) { |
| 278 | rdev->pm.req_vblank |= (1 << i); |
| 279 | drm_vblank_get(rdev->ddev, i); |
| 280 | } |
| 281 | } |
| 282 | } |
Alex Deucher | 539d241 | 2010-04-29 00:22:43 -0400 | [diff] [blame] | 283 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 284 | radeon_set_power_state(rdev); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 285 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 286 | if (rdev->irq.installed) { |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 287 | for (i = 0; i < rdev->num_crtc; i++) { |
| 288 | if (rdev->pm.req_vblank & (1 << i)) { |
| 289 | rdev->pm.req_vblank &= ~(1 << i); |
| 290 | drm_vblank_put(rdev->ddev, i); |
| 291 | } |
| 292 | } |
| 293 | } |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 294 | |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 295 | /* update display watermarks based on new power state */ |
| 296 | radeon_update_bandwidth_info(rdev); |
| 297 | if (rdev->pm.active_crtc_count) |
| 298 | radeon_bandwidth_update(rdev); |
| 299 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 300 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 301 | |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 302 | mutex_unlock(&rdev->ring_lock); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 303 | up_write(&rdev->pm.mclk_lock); |
Matthew Garrett | 612e06c | 2010-04-27 17:16:58 -0400 | [diff] [blame] | 304 | mutex_unlock(&rdev->ddev->struct_mutex); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 305 | } |
| 306 | |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 307 | static void radeon_pm_print_states(struct radeon_device *rdev) |
| 308 | { |
| 309 | int i, j; |
| 310 | struct radeon_power_state *power_state; |
| 311 | struct radeon_pm_clock_info *clock_info; |
| 312 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 313 | DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 314 | for (i = 0; i < rdev->pm.num_power_states; i++) { |
| 315 | power_state = &rdev->pm.power_state[i]; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 316 | DRM_DEBUG_DRIVER("State %d: %s\n", i, |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 317 | radeon_pm_state_type_name[power_state->type]); |
| 318 | if (i == rdev->pm.default_power_state_index) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 319 | DRM_DEBUG_DRIVER("\tDefault"); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 320 | if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 321 | DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 322 | if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 323 | DRM_DEBUG_DRIVER("\tSingle display only\n"); |
| 324 | DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 325 | for (j = 0; j < power_state->num_clock_modes; j++) { |
| 326 | clock_info = &(power_state->clock_info[j]); |
| 327 | if (rdev->flags & RADEON_IS_IGP) |
Alex Deucher | eb2c27a | 2012-10-01 18:28:09 -0400 | [diff] [blame] | 328 | DRM_DEBUG_DRIVER("\t\t%d e: %d\n", |
| 329 | j, |
| 330 | clock_info->sclk * 10); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 331 | else |
Alex Deucher | eb2c27a | 2012-10-01 18:28:09 -0400 | [diff] [blame] | 332 | DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", |
| 333 | j, |
| 334 | clock_info->sclk * 10, |
| 335 | clock_info->mclk * 10, |
| 336 | clock_info->voltage.voltage); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 337 | } |
| 338 | } |
| 339 | } |
| 340 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 341 | static ssize_t radeon_get_pm_profile(struct device *dev, |
| 342 | struct device_attribute *attr, |
| 343 | char *buf) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 344 | { |
Jean Delvare | 3e4e212 | 2013-09-10 10:30:44 +0200 | [diff] [blame] | 345 | struct drm_device *ddev = dev_get_drvdata(dev); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 346 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 347 | int cp = rdev->pm.profile; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 348 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 349 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| 350 | (cp == PM_PROFILE_AUTO) ? "auto" : |
| 351 | (cp == PM_PROFILE_LOW) ? "low" : |
Daniel J Blueman | 12e27be | 2010-07-28 12:25:58 +0100 | [diff] [blame] | 352 | (cp == PM_PROFILE_MID) ? "mid" : |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 353 | (cp == PM_PROFILE_HIGH) ? "high" : "default"); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 354 | } |
| 355 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 356 | static ssize_t radeon_set_pm_profile(struct device *dev, |
| 357 | struct device_attribute *attr, |
| 358 | const char *buf, |
| 359 | size_t count) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 360 | { |
Jean Delvare | 3e4e212 | 2013-09-10 10:30:44 +0200 | [diff] [blame] | 361 | struct drm_device *ddev = dev_get_drvdata(dev); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 362 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 363 | |
| 364 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 365 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 366 | if (strncmp("default", buf, strlen("default")) == 0) |
| 367 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
| 368 | else if (strncmp("auto", buf, strlen("auto")) == 0) |
| 369 | rdev->pm.profile = PM_PROFILE_AUTO; |
| 370 | else if (strncmp("low", buf, strlen("low")) == 0) |
| 371 | rdev->pm.profile = PM_PROFILE_LOW; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 372 | else if (strncmp("mid", buf, strlen("mid")) == 0) |
| 373 | rdev->pm.profile = PM_PROFILE_MID; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 374 | else if (strncmp("high", buf, strlen("high")) == 0) |
| 375 | rdev->pm.profile = PM_PROFILE_HIGH; |
| 376 | else { |
Thomas Renninger | 1783e4b | 2011-03-23 15:14:09 +0000 | [diff] [blame] | 377 | count = -EINVAL; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 378 | goto fail; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 379 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 380 | radeon_pm_update_profile(rdev); |
| 381 | radeon_pm_set_clocks(rdev); |
Thomas Renninger | 1783e4b | 2011-03-23 15:14:09 +0000 | [diff] [blame] | 382 | } else |
| 383 | count = -EINVAL; |
| 384 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 385 | fail: |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 386 | mutex_unlock(&rdev->pm.mutex); |
| 387 | |
| 388 | return count; |
| 389 | } |
| 390 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 391 | static ssize_t radeon_get_pm_method(struct device *dev, |
| 392 | struct device_attribute *attr, |
| 393 | char *buf) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 394 | { |
Jean Delvare | 3e4e212 | 2013-09-10 10:30:44 +0200 | [diff] [blame] | 395 | struct drm_device *ddev = dev_get_drvdata(dev); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 396 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 397 | int pm = rdev->pm.pm_method; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 398 | |
| 399 | return snprintf(buf, PAGE_SIZE, "%s\n", |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 400 | (pm == PM_METHOD_DYNPM) ? "dynpm" : |
| 401 | (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 402 | } |
| 403 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 404 | static ssize_t radeon_set_pm_method(struct device *dev, |
| 405 | struct device_attribute *attr, |
| 406 | const char *buf, |
| 407 | size_t count) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 408 | { |
Jean Delvare | 3e4e212 | 2013-09-10 10:30:44 +0200 | [diff] [blame] | 409 | struct drm_device *ddev = dev_get_drvdata(dev); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 410 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 411 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 412 | /* we don't support the legacy modes with dpm */ |
| 413 | if (rdev->pm.pm_method == PM_METHOD_DPM) { |
| 414 | count = -EINVAL; |
| 415 | goto fail; |
| 416 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 417 | |
| 418 | if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 419 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 420 | rdev->pm.pm_method = PM_METHOD_DYNPM; |
| 421 | rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; |
| 422 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 423 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 424 | } else if (strncmp("profile", buf, strlen("profile")) == 0) { |
| 425 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 426 | /* disable dynpm */ |
| 427 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 428 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 429 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 430 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 431 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 432 | } else { |
Thomas Renninger | 1783e4b | 2011-03-23 15:14:09 +0000 | [diff] [blame] | 433 | count = -EINVAL; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 434 | goto fail; |
| 435 | } |
| 436 | radeon_pm_compute_clocks(rdev); |
| 437 | fail: |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 438 | return count; |
| 439 | } |
| 440 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 441 | static ssize_t radeon_get_dpm_state(struct device *dev, |
| 442 | struct device_attribute *attr, |
| 443 | char *buf) |
| 444 | { |
Jean Delvare | 3e4e212 | 2013-09-10 10:30:44 +0200 | [diff] [blame] | 445 | struct drm_device *ddev = dev_get_drvdata(dev); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 446 | struct radeon_device *rdev = ddev->dev_private; |
| 447 | enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; |
| 448 | |
| 449 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| 450 | (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : |
| 451 | (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); |
| 452 | } |
| 453 | |
| 454 | static ssize_t radeon_set_dpm_state(struct device *dev, |
| 455 | struct device_attribute *attr, |
| 456 | const char *buf, |
| 457 | size_t count) |
| 458 | { |
Jean Delvare | 3e4e212 | 2013-09-10 10:30:44 +0200 | [diff] [blame] | 459 | struct drm_device *ddev = dev_get_drvdata(dev); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 460 | struct radeon_device *rdev = ddev->dev_private; |
| 461 | |
| 462 | mutex_lock(&rdev->pm.mutex); |
| 463 | if (strncmp("battery", buf, strlen("battery")) == 0) |
| 464 | rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; |
| 465 | else if (strncmp("balanced", buf, strlen("balanced")) == 0) |
| 466 | rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; |
| 467 | else if (strncmp("performance", buf, strlen("performance")) == 0) |
| 468 | rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; |
| 469 | else { |
| 470 | mutex_unlock(&rdev->pm.mutex); |
| 471 | count = -EINVAL; |
| 472 | goto fail; |
| 473 | } |
| 474 | mutex_unlock(&rdev->pm.mutex); |
| 475 | radeon_pm_compute_clocks(rdev); |
| 476 | fail: |
| 477 | return count; |
| 478 | } |
| 479 | |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 480 | static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, |
| 481 | struct device_attribute *attr, |
| 482 | char *buf) |
| 483 | { |
Jean Delvare | 3e4e212 | 2013-09-10 10:30:44 +0200 | [diff] [blame] | 484 | struct drm_device *ddev = dev_get_drvdata(dev); |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 485 | struct radeon_device *rdev = ddev->dev_private; |
| 486 | enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; |
| 487 | |
| 488 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| 489 | (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : |
| 490 | (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); |
| 491 | } |
| 492 | |
| 493 | static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, |
| 494 | struct device_attribute *attr, |
| 495 | const char *buf, |
| 496 | size_t count) |
| 497 | { |
Jean Delvare | 3e4e212 | 2013-09-10 10:30:44 +0200 | [diff] [blame] | 498 | struct drm_device *ddev = dev_get_drvdata(dev); |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 499 | struct radeon_device *rdev = ddev->dev_private; |
| 500 | enum radeon_dpm_forced_level level; |
| 501 | int ret = 0; |
| 502 | |
| 503 | mutex_lock(&rdev->pm.mutex); |
| 504 | if (strncmp("low", buf, strlen("low")) == 0) { |
| 505 | level = RADEON_DPM_FORCED_LEVEL_LOW; |
| 506 | } else if (strncmp("high", buf, strlen("high")) == 0) { |
| 507 | level = RADEON_DPM_FORCED_LEVEL_HIGH; |
| 508 | } else if (strncmp("auto", buf, strlen("auto")) == 0) { |
| 509 | level = RADEON_DPM_FORCED_LEVEL_AUTO; |
| 510 | } else { |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 511 | count = -EINVAL; |
| 512 | goto fail; |
| 513 | } |
| 514 | if (rdev->asic->dpm.force_performance_level) { |
Alex Deucher | 0a17af37 | 2013-10-23 17:22:29 -0400 | [diff] [blame] | 515 | if (rdev->pm.dpm.thermal_active) { |
| 516 | count = -EINVAL; |
| 517 | goto fail; |
| 518 | } |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 519 | ret = radeon_dpm_force_performance_level(rdev, level); |
| 520 | if (ret) |
| 521 | count = -EINVAL; |
| 522 | } |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 523 | fail: |
Alex Deucher | 0a17af37 | 2013-10-23 17:22:29 -0400 | [diff] [blame] | 524 | mutex_unlock(&rdev->pm.mutex); |
| 525 | |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 526 | return count; |
| 527 | } |
| 528 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 529 | static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); |
| 530 | static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 531 | static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 532 | static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, |
| 533 | radeon_get_dpm_forced_performance_level, |
| 534 | radeon_set_dpm_forced_performance_level); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 535 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 536 | static ssize_t radeon_hwmon_show_temp(struct device *dev, |
| 537 | struct device_attribute *attr, |
| 538 | char *buf) |
| 539 | { |
Guenter Roeck | ec39f64 | 2013-11-22 21:52:00 -0800 | [diff] [blame] | 540 | struct radeon_device *rdev = dev_get_drvdata(dev); |
Alex Deucher | 20d391d | 2011-02-01 16:12:34 -0500 | [diff] [blame] | 541 | int temp; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 542 | |
Alex Deucher | 6bd1c38 | 2013-06-21 14:38:03 -0400 | [diff] [blame] | 543 | if (rdev->asic->pm.get_temperature) |
| 544 | temp = radeon_get_temperature(rdev); |
| 545 | else |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 546 | temp = 0; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 547 | |
| 548 | return snprintf(buf, PAGE_SIZE, "%d\n", temp); |
| 549 | } |
| 550 | |
Jean Delvare | 6ea4e84 | 2013-09-10 10:32:41 +0200 | [diff] [blame] | 551 | static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev, |
| 552 | struct device_attribute *attr, |
| 553 | char *buf) |
| 554 | { |
Sergey Senozhatsky | e4158f1 | 2013-12-13 02:25:57 +0300 | [diff] [blame] | 555 | struct radeon_device *rdev = dev_get_drvdata(dev); |
Jean Delvare | 6ea4e84 | 2013-09-10 10:32:41 +0200 | [diff] [blame] | 556 | int hyst = to_sensor_dev_attr(attr)->index; |
| 557 | int temp; |
| 558 | |
| 559 | if (hyst) |
| 560 | temp = rdev->pm.dpm.thermal.min_temp; |
| 561 | else |
| 562 | temp = rdev->pm.dpm.thermal.max_temp; |
| 563 | |
| 564 | return snprintf(buf, PAGE_SIZE, "%d\n", temp); |
| 565 | } |
| 566 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 567 | static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); |
Jean Delvare | 6ea4e84 | 2013-09-10 10:32:41 +0200 | [diff] [blame] | 568 | static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0); |
| 569 | static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1); |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 570 | |
| 571 | static struct attribute *hwmon_attributes[] = { |
| 572 | &sensor_dev_attr_temp1_input.dev_attr.attr, |
Jean Delvare | 6ea4e84 | 2013-09-10 10:32:41 +0200 | [diff] [blame] | 573 | &sensor_dev_attr_temp1_crit.dev_attr.attr, |
| 574 | &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 575 | NULL |
| 576 | }; |
| 577 | |
Jean Delvare | 6ea4e84 | 2013-09-10 10:32:41 +0200 | [diff] [blame] | 578 | static umode_t hwmon_attributes_visible(struct kobject *kobj, |
| 579 | struct attribute *attr, int index) |
| 580 | { |
| 581 | struct device *dev = container_of(kobj, struct device, kobj); |
Sergey Senozhatsky | e4158f1 | 2013-12-13 02:25:57 +0300 | [diff] [blame] | 582 | struct radeon_device *rdev = dev_get_drvdata(dev); |
Jean Delvare | 6ea4e84 | 2013-09-10 10:32:41 +0200 | [diff] [blame] | 583 | |
| 584 | /* Skip limit attributes if DPM is not enabled */ |
| 585 | if (rdev->pm.pm_method != PM_METHOD_DPM && |
| 586 | (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || |
| 587 | attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) |
| 588 | return 0; |
| 589 | |
| 590 | return attr->mode; |
| 591 | } |
| 592 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 593 | static const struct attribute_group hwmon_attrgroup = { |
| 594 | .attrs = hwmon_attributes, |
Jean Delvare | 6ea4e84 | 2013-09-10 10:32:41 +0200 | [diff] [blame] | 595 | .is_visible = hwmon_attributes_visible, |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 596 | }; |
| 597 | |
Guenter Roeck | ec39f64 | 2013-11-22 21:52:00 -0800 | [diff] [blame] | 598 | static const struct attribute_group *hwmon_groups[] = { |
| 599 | &hwmon_attrgroup, |
| 600 | NULL |
| 601 | }; |
| 602 | |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 603 | static int radeon_hwmon_init(struct radeon_device *rdev) |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 604 | { |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 605 | int err = 0; |
Guenter Roeck | ec39f64 | 2013-11-22 21:52:00 -0800 | [diff] [blame] | 606 | struct device *hwmon_dev; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 607 | |
| 608 | switch (rdev->pm.int_thermal_type) { |
| 609 | case THERMAL_TYPE_RV6XX: |
| 610 | case THERMAL_TYPE_RV770: |
| 611 | case THERMAL_TYPE_EVERGREEN: |
Alex Deucher | 457558e | 2011-05-25 17:49:54 -0400 | [diff] [blame] | 612 | case THERMAL_TYPE_NI: |
Alex Deucher | e33df25 | 2010-11-22 17:56:32 -0500 | [diff] [blame] | 613 | case THERMAL_TYPE_SUMO: |
Alex Deucher | 1bd47d2 | 2012-03-20 17:18:10 -0400 | [diff] [blame] | 614 | case THERMAL_TYPE_SI: |
Alex Deucher | 286d9cc | 2013-06-21 15:50:47 -0400 | [diff] [blame] | 615 | case THERMAL_TYPE_CI: |
| 616 | case THERMAL_TYPE_KV: |
Alex Deucher | 6bd1c38 | 2013-06-21 14:38:03 -0400 | [diff] [blame] | 617 | if (rdev->asic->pm.get_temperature == NULL) |
Alex Deucher | 5d7486c | 2012-03-20 17:18:29 -0400 | [diff] [blame] | 618 | return err; |
Guenter Roeck | ec39f64 | 2013-11-22 21:52:00 -0800 | [diff] [blame] | 619 | hwmon_dev = hwmon_device_register_with_groups(rdev->dev, |
| 620 | "radeon", rdev, |
| 621 | hwmon_groups); |
| 622 | if (IS_ERR(hwmon_dev)) { |
| 623 | err = PTR_ERR(hwmon_dev); |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 624 | dev_err(rdev->dev, |
| 625 | "Unable to register hwmon device: %d\n", err); |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 626 | } |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 627 | break; |
| 628 | default: |
| 629 | break; |
| 630 | } |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 631 | |
| 632 | return err; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 633 | } |
| 634 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 635 | static void radeon_dpm_thermal_work_handler(struct work_struct *work) |
| 636 | { |
| 637 | struct radeon_device *rdev = |
| 638 | container_of(work, struct radeon_device, |
| 639 | pm.dpm.thermal.work); |
| 640 | /* switch to the thermal state */ |
| 641 | enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; |
| 642 | |
| 643 | if (!rdev->pm.dpm_enabled) |
| 644 | return; |
| 645 | |
| 646 | if (rdev->asic->pm.get_temperature) { |
| 647 | int temp = radeon_get_temperature(rdev); |
| 648 | |
| 649 | if (temp < rdev->pm.dpm.thermal.min_temp) |
| 650 | /* switch back the user state */ |
| 651 | dpm_state = rdev->pm.dpm.user_state; |
| 652 | } else { |
| 653 | if (rdev->pm.dpm.thermal.high_to_low) |
| 654 | /* switch back the user state */ |
| 655 | dpm_state = rdev->pm.dpm.user_state; |
| 656 | } |
Alex Deucher | 6032034 | 2013-07-24 14:59:48 -0400 | [diff] [blame] | 657 | mutex_lock(&rdev->pm.mutex); |
| 658 | if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) |
| 659 | rdev->pm.dpm.thermal_active = true; |
| 660 | else |
| 661 | rdev->pm.dpm.thermal_active = false; |
| 662 | rdev->pm.dpm.state = dpm_state; |
| 663 | mutex_unlock(&rdev->pm.mutex); |
| 664 | |
| 665 | radeon_pm_compute_clocks(rdev); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 666 | } |
| 667 | |
| 668 | static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, |
| 669 | enum radeon_pm_state_type dpm_state) |
| 670 | { |
| 671 | int i; |
| 672 | struct radeon_ps *ps; |
| 673 | u32 ui_class; |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 674 | bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? |
| 675 | true : false; |
| 676 | |
| 677 | /* check if the vblank period is too short to adjust the mclk */ |
| 678 | if (single_display && rdev->asic->dpm.vblank_too_short) { |
| 679 | if (radeon_dpm_vblank_too_short(rdev)) |
| 680 | single_display = false; |
| 681 | } |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 682 | |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 683 | /* certain older asics have a separare 3D performance state, |
| 684 | * so try that first if the user selected performance |
| 685 | */ |
| 686 | if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) |
| 687 | dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 688 | /* balanced states don't exist at the moment */ |
| 689 | if (dpm_state == POWER_STATE_TYPE_BALANCED) |
| 690 | dpm_state = POWER_STATE_TYPE_PERFORMANCE; |
| 691 | |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 692 | restart_search: |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 693 | /* Pick the best power state based on current conditions */ |
| 694 | for (i = 0; i < rdev->pm.dpm.num_ps; i++) { |
| 695 | ps = &rdev->pm.dpm.ps[i]; |
| 696 | ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; |
| 697 | switch (dpm_state) { |
| 698 | /* user states */ |
| 699 | case POWER_STATE_TYPE_BATTERY: |
| 700 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { |
| 701 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 702 | if (single_display) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 703 | return ps; |
| 704 | } else |
| 705 | return ps; |
| 706 | } |
| 707 | break; |
| 708 | case POWER_STATE_TYPE_BALANCED: |
| 709 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { |
| 710 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 711 | if (single_display) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 712 | return ps; |
| 713 | } else |
| 714 | return ps; |
| 715 | } |
| 716 | break; |
| 717 | case POWER_STATE_TYPE_PERFORMANCE: |
| 718 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { |
| 719 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 720 | if (single_display) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 721 | return ps; |
| 722 | } else |
| 723 | return ps; |
| 724 | } |
| 725 | break; |
| 726 | /* internal states */ |
| 727 | case POWER_STATE_TYPE_INTERNAL_UVD: |
Alex Deucher | d4d3278 | 2013-06-11 17:55:39 -0400 | [diff] [blame] | 728 | if (rdev->pm.dpm.uvd_ps) |
| 729 | return rdev->pm.dpm.uvd_ps; |
| 730 | else |
| 731 | break; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 732 | case POWER_STATE_TYPE_INTERNAL_UVD_SD: |
| 733 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) |
| 734 | return ps; |
| 735 | break; |
| 736 | case POWER_STATE_TYPE_INTERNAL_UVD_HD: |
| 737 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) |
| 738 | return ps; |
| 739 | break; |
| 740 | case POWER_STATE_TYPE_INTERNAL_UVD_HD2: |
| 741 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) |
| 742 | return ps; |
| 743 | break; |
| 744 | case POWER_STATE_TYPE_INTERNAL_UVD_MVC: |
| 745 | if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) |
| 746 | return ps; |
| 747 | break; |
| 748 | case POWER_STATE_TYPE_INTERNAL_BOOT: |
| 749 | return rdev->pm.dpm.boot_ps; |
| 750 | case POWER_STATE_TYPE_INTERNAL_THERMAL: |
| 751 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) |
| 752 | return ps; |
| 753 | break; |
| 754 | case POWER_STATE_TYPE_INTERNAL_ACPI: |
| 755 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) |
| 756 | return ps; |
| 757 | break; |
| 758 | case POWER_STATE_TYPE_INTERNAL_ULV: |
| 759 | if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) |
| 760 | return ps; |
| 761 | break; |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 762 | case POWER_STATE_TYPE_INTERNAL_3DPERF: |
| 763 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) |
| 764 | return ps; |
| 765 | break; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 766 | default: |
| 767 | break; |
| 768 | } |
| 769 | } |
| 770 | /* use a fallback state if we didn't match */ |
| 771 | switch (dpm_state) { |
| 772 | case POWER_STATE_TYPE_INTERNAL_UVD_SD: |
Alex Deucher | ce3537d | 2013-07-24 12:12:49 -0400 | [diff] [blame] | 773 | dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; |
| 774 | goto restart_search; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 775 | case POWER_STATE_TYPE_INTERNAL_UVD_HD: |
| 776 | case POWER_STATE_TYPE_INTERNAL_UVD_HD2: |
| 777 | case POWER_STATE_TYPE_INTERNAL_UVD_MVC: |
Alex Deucher | d4d3278 | 2013-06-11 17:55:39 -0400 | [diff] [blame] | 778 | if (rdev->pm.dpm.uvd_ps) { |
| 779 | return rdev->pm.dpm.uvd_ps; |
| 780 | } else { |
| 781 | dpm_state = POWER_STATE_TYPE_PERFORMANCE; |
| 782 | goto restart_search; |
| 783 | } |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 784 | case POWER_STATE_TYPE_INTERNAL_THERMAL: |
| 785 | dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; |
| 786 | goto restart_search; |
| 787 | case POWER_STATE_TYPE_INTERNAL_ACPI: |
| 788 | dpm_state = POWER_STATE_TYPE_BATTERY; |
| 789 | goto restart_search; |
| 790 | case POWER_STATE_TYPE_BATTERY: |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 791 | case POWER_STATE_TYPE_BALANCED: |
| 792 | case POWER_STATE_TYPE_INTERNAL_3DPERF: |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 793 | dpm_state = POWER_STATE_TYPE_PERFORMANCE; |
| 794 | goto restart_search; |
| 795 | default: |
| 796 | break; |
| 797 | } |
| 798 | |
| 799 | return NULL; |
| 800 | } |
| 801 | |
| 802 | static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) |
| 803 | { |
| 804 | int i; |
| 805 | struct radeon_ps *ps; |
| 806 | enum radeon_pm_state_type dpm_state; |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 807 | int ret; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 808 | |
| 809 | /* if dpm init failed */ |
| 810 | if (!rdev->pm.dpm_enabled) |
| 811 | return; |
| 812 | |
| 813 | if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { |
| 814 | /* add other state override checks here */ |
Alex Deucher | 8a22755 | 2013-06-21 15:12:57 -0400 | [diff] [blame] | 815 | if ((!rdev->pm.dpm.thermal_active) && |
| 816 | (!rdev->pm.dpm.uvd_active)) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 817 | rdev->pm.dpm.state = rdev->pm.dpm.user_state; |
| 818 | } |
| 819 | dpm_state = rdev->pm.dpm.state; |
| 820 | |
| 821 | ps = radeon_dpm_pick_power_state(rdev, dpm_state); |
| 822 | if (ps) |
Alex Deucher | 89c9bc5 | 2013-01-16 14:40:26 -0500 | [diff] [blame] | 823 | rdev->pm.dpm.requested_ps = ps; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 824 | else |
| 825 | return; |
| 826 | |
Alex Deucher | d22b7e4 | 2012-11-29 19:27:56 -0500 | [diff] [blame] | 827 | /* no need to reprogram if nothing changed unless we are on BTC+ */ |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 828 | if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { |
Alex Deucher | d22b7e4 | 2012-11-29 19:27:56 -0500 | [diff] [blame] | 829 | if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { |
| 830 | /* for pre-BTC and APUs if the num crtcs changed but state is the same, |
| 831 | * all we need to do is update the display configuration. |
| 832 | */ |
| 833 | if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { |
| 834 | /* update display watermarks based on new power state */ |
| 835 | radeon_bandwidth_update(rdev); |
| 836 | /* update displays */ |
| 837 | radeon_dpm_display_configuration_changed(rdev); |
| 838 | rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; |
| 839 | rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; |
| 840 | } |
| 841 | return; |
| 842 | } else { |
| 843 | /* for BTC+ if the num crtcs hasn't changed and state is the same, |
| 844 | * nothing to do, if the num crtcs is > 1 and state is the same, |
| 845 | * update display configuration. |
| 846 | */ |
| 847 | if (rdev->pm.dpm.new_active_crtcs == |
| 848 | rdev->pm.dpm.current_active_crtcs) { |
| 849 | return; |
| 850 | } else { |
| 851 | if ((rdev->pm.dpm.current_active_crtc_count > 1) && |
| 852 | (rdev->pm.dpm.new_active_crtc_count > 1)) { |
| 853 | /* update display watermarks based on new power state */ |
| 854 | radeon_bandwidth_update(rdev); |
| 855 | /* update displays */ |
| 856 | radeon_dpm_display_configuration_changed(rdev); |
| 857 | rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; |
| 858 | rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; |
| 859 | return; |
| 860 | } |
| 861 | } |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 862 | } |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 863 | } |
| 864 | |
Alex Deucher | 033a37d | 2013-10-23 18:35:43 -0400 | [diff] [blame] | 865 | if (radeon_dpm == 1) { |
| 866 | printk("switching from power state:\n"); |
| 867 | radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); |
| 868 | printk("switching to power state:\n"); |
| 869 | radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); |
| 870 | } |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 871 | mutex_lock(&rdev->ddev->struct_mutex); |
| 872 | down_write(&rdev->pm.mclk_lock); |
| 873 | mutex_lock(&rdev->ring_lock); |
| 874 | |
Alex Deucher | 89c9bc5 | 2013-01-16 14:40:26 -0500 | [diff] [blame] | 875 | ret = radeon_dpm_pre_set_power_state(rdev); |
| 876 | if (ret) |
| 877 | goto done; |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 878 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 879 | /* update display watermarks based on new power state */ |
| 880 | radeon_bandwidth_update(rdev); |
| 881 | /* update displays */ |
| 882 | radeon_dpm_display_configuration_changed(rdev); |
| 883 | |
| 884 | rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; |
| 885 | rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; |
| 886 | |
| 887 | /* wait for the rings to drain */ |
| 888 | for (i = 0; i < RADEON_NUM_RINGS; i++) { |
| 889 | struct radeon_ring *ring = &rdev->ring[i]; |
| 890 | if (ring->ready) |
| 891 | radeon_fence_wait_empty_locked(rdev, i); |
| 892 | } |
| 893 | |
| 894 | /* program the new power state */ |
| 895 | radeon_dpm_set_power_state(rdev); |
| 896 | |
| 897 | /* update current power state */ |
| 898 | rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; |
| 899 | |
Alex Deucher | 89c9bc5 | 2013-01-16 14:40:26 -0500 | [diff] [blame] | 900 | radeon_dpm_post_set_power_state(rdev); |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 901 | |
Alex Deucher | 1cd8b21 | 2013-09-13 14:07:03 -0400 | [diff] [blame] | 902 | if (rdev->asic->dpm.force_performance_level) { |
Alex Deucher | 14ac88a | 2013-10-23 17:31:42 -0400 | [diff] [blame] | 903 | if (rdev->pm.dpm.thermal_active) { |
| 904 | enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; |
Alex Deucher | 1cd8b21 | 2013-09-13 14:07:03 -0400 | [diff] [blame] | 905 | /* force low perf level for thermal */ |
| 906 | radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW); |
Alex Deucher | 14ac88a | 2013-10-23 17:31:42 -0400 | [diff] [blame] | 907 | /* save the user's level */ |
| 908 | rdev->pm.dpm.forced_level = level; |
| 909 | } else { |
| 910 | /* otherwise, user selected level */ |
| 911 | radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level); |
| 912 | } |
Alex Deucher | 6032034 | 2013-07-24 14:59:48 -0400 | [diff] [blame] | 913 | } |
| 914 | |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 915 | done: |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 916 | mutex_unlock(&rdev->ring_lock); |
| 917 | up_write(&rdev->pm.mclk_lock); |
| 918 | mutex_unlock(&rdev->ddev->struct_mutex); |
| 919 | } |
| 920 | |
Alex Deucher | ce3537d | 2013-07-24 12:12:49 -0400 | [diff] [blame] | 921 | void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable) |
| 922 | { |
| 923 | enum radeon_pm_state_type dpm_state; |
| 924 | |
Alex Deucher | 9e9d976 | 2013-07-31 18:13:23 -0400 | [diff] [blame] | 925 | if (rdev->asic->dpm.powergate_uvd) { |
Alex Deucher | ce3537d | 2013-07-24 12:12:49 -0400 | [diff] [blame] | 926 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | 9e9d976 | 2013-07-31 18:13:23 -0400 | [diff] [blame] | 927 | /* enable/disable UVD */ |
| 928 | radeon_dpm_powergate_uvd(rdev, !enable); |
Alex Deucher | ce3537d | 2013-07-24 12:12:49 -0400 | [diff] [blame] | 929 | mutex_unlock(&rdev->pm.mutex); |
| 930 | } else { |
Alex Deucher | 9e9d976 | 2013-07-31 18:13:23 -0400 | [diff] [blame] | 931 | if (enable) { |
| 932 | mutex_lock(&rdev->pm.mutex); |
| 933 | rdev->pm.dpm.uvd_active = true; |
Alex Deucher | dca5086 | 2013-09-30 19:11:24 -0400 | [diff] [blame] | 934 | /* disable this for now */ |
| 935 | #if 0 |
Alex Deucher | 9e9d976 | 2013-07-31 18:13:23 -0400 | [diff] [blame] | 936 | if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0)) |
| 937 | dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD; |
| 938 | else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0)) |
| 939 | dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; |
| 940 | else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1)) |
| 941 | dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; |
| 942 | else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2)) |
| 943 | dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2; |
| 944 | else |
Alex Deucher | dca5086 | 2013-09-30 19:11:24 -0400 | [diff] [blame] | 945 | #endif |
Alex Deucher | 9e9d976 | 2013-07-31 18:13:23 -0400 | [diff] [blame] | 946 | dpm_state = POWER_STATE_TYPE_INTERNAL_UVD; |
| 947 | rdev->pm.dpm.state = dpm_state; |
| 948 | mutex_unlock(&rdev->pm.mutex); |
| 949 | } else { |
| 950 | mutex_lock(&rdev->pm.mutex); |
| 951 | rdev->pm.dpm.uvd_active = false; |
| 952 | mutex_unlock(&rdev->pm.mutex); |
| 953 | } |
Alex Deucher | ce3537d | 2013-07-24 12:12:49 -0400 | [diff] [blame] | 954 | |
Alex Deucher | 9e9d976 | 2013-07-31 18:13:23 -0400 | [diff] [blame] | 955 | radeon_pm_compute_clocks(rdev); |
| 956 | } |
Alex Deucher | ce3537d | 2013-07-24 12:12:49 -0400 | [diff] [blame] | 957 | } |
| 958 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 959 | static void radeon_pm_suspend_old(struct radeon_device *rdev) |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 960 | { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 961 | mutex_lock(&rdev->pm.mutex); |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 962 | if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 963 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) |
| 964 | rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 965 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 966 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 967 | |
| 968 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 969 | } |
| 970 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 971 | static void radeon_pm_suspend_dpm(struct radeon_device *rdev) |
| 972 | { |
| 973 | mutex_lock(&rdev->pm.mutex); |
| 974 | /* disable dpm */ |
| 975 | radeon_dpm_disable(rdev); |
| 976 | /* reset the power state */ |
| 977 | rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; |
| 978 | rdev->pm.dpm_enabled = false; |
| 979 | mutex_unlock(&rdev->pm.mutex); |
| 980 | } |
| 981 | |
| 982 | void radeon_pm_suspend(struct radeon_device *rdev) |
| 983 | { |
| 984 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 985 | radeon_pm_suspend_dpm(rdev); |
| 986 | else |
| 987 | radeon_pm_suspend_old(rdev); |
| 988 | } |
| 989 | |
| 990 | static void radeon_pm_resume_old(struct radeon_device *rdev) |
Rafał Miłecki | d0d6cb8 | 2010-03-02 22:06:52 +0100 | [diff] [blame] | 991 | { |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 992 | /* set up the default clocks if the MC ucode is loaded */ |
Alex Deucher | 2e3b3b1 | 2012-09-14 10:59:26 -0400 | [diff] [blame] | 993 | if ((rdev->family >= CHIP_BARTS) && |
Alex Deucher | 3609918 | 2013-09-21 14:37:49 -0400 | [diff] [blame] | 994 | (rdev->family <= CHIP_CAYMAN) && |
Alex Deucher | 2e3b3b1 | 2012-09-14 10:59:26 -0400 | [diff] [blame] | 995 | rdev->mc_fw) { |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 996 | if (rdev->pm.default_vddc) |
Alex Deucher | 8a83ec5 | 2011-04-12 14:49:23 -0400 | [diff] [blame] | 997 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, |
| 998 | SET_VOLTAGE_TYPE_ASIC_VDDC); |
Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 999 | if (rdev->pm.default_vddci) |
| 1000 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, |
| 1001 | SET_VOLTAGE_TYPE_ASIC_VDDCI); |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 1002 | if (rdev->pm.default_sclk) |
| 1003 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 1004 | if (rdev->pm.default_mclk) |
| 1005 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 1006 | } |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 1007 | /* asic init will reset the default power state */ |
| 1008 | mutex_lock(&rdev->pm.mutex); |
| 1009 | rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; |
| 1010 | rdev->pm.current_clock_mode_index = 0; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 1011 | rdev->pm.current_sclk = rdev->pm.default_sclk; |
| 1012 | rdev->pm.current_mclk = rdev->pm.default_mclk; |
Alex Deucher | 4d60173 | 2010-06-07 18:15:18 -0400 | [diff] [blame] | 1013 | rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; |
Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 1014 | rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 1015 | if (rdev->pm.pm_method == PM_METHOD_DYNPM |
| 1016 | && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { |
| 1017 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1018 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 1019 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 1020 | } |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 1021 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1022 | radeon_pm_compute_clocks(rdev); |
Rafał Miłecki | d0d6cb8 | 2010-03-02 22:06:52 +0100 | [diff] [blame] | 1023 | } |
| 1024 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1025 | static void radeon_pm_resume_dpm(struct radeon_device *rdev) |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1026 | { |
Dave Airlie | 26481fb | 2010-05-18 19:00:14 +1000 | [diff] [blame] | 1027 | int ret; |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 1028 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1029 | /* asic init will reset to the boot state */ |
| 1030 | mutex_lock(&rdev->pm.mutex); |
| 1031 | rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; |
| 1032 | radeon_dpm_setup_asic(rdev); |
| 1033 | ret = radeon_dpm_enable(rdev); |
| 1034 | mutex_unlock(&rdev->pm.mutex); |
| 1035 | if (ret) { |
| 1036 | DRM_ERROR("radeon: dpm resume failed\n"); |
| 1037 | if ((rdev->family >= CHIP_BARTS) && |
Alex Deucher | 3609918 | 2013-09-21 14:37:49 -0400 | [diff] [blame] | 1038 | (rdev->family <= CHIP_CAYMAN) && |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1039 | rdev->mc_fw) { |
| 1040 | if (rdev->pm.default_vddc) |
| 1041 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, |
| 1042 | SET_VOLTAGE_TYPE_ASIC_VDDC); |
| 1043 | if (rdev->pm.default_vddci) |
| 1044 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, |
| 1045 | SET_VOLTAGE_TYPE_ASIC_VDDCI); |
| 1046 | if (rdev->pm.default_sclk) |
| 1047 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 1048 | if (rdev->pm.default_mclk) |
| 1049 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 1050 | } |
| 1051 | } else { |
| 1052 | rdev->pm.dpm_enabled = true; |
| 1053 | radeon_pm_compute_clocks(rdev); |
| 1054 | } |
| 1055 | } |
| 1056 | |
| 1057 | void radeon_pm_resume(struct radeon_device *rdev) |
| 1058 | { |
| 1059 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 1060 | radeon_pm_resume_dpm(rdev); |
| 1061 | else |
| 1062 | radeon_pm_resume_old(rdev); |
| 1063 | } |
| 1064 | |
| 1065 | static int radeon_pm_init_old(struct radeon_device *rdev) |
| 1066 | { |
| 1067 | int ret; |
| 1068 | |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 1069 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1070 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 1071 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 1072 | rdev->pm.dynpm_can_upclock = true; |
| 1073 | rdev->pm.dynpm_can_downclock = true; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 1074 | rdev->pm.default_sclk = rdev->clock.default_sclk; |
| 1075 | rdev->pm.default_mclk = rdev->clock.default_mclk; |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 1076 | rdev->pm.current_sclk = rdev->clock.default_sclk; |
| 1077 | rdev->pm.current_mclk = rdev->clock.default_mclk; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1078 | rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1079 | |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1080 | if (rdev->bios) { |
| 1081 | if (rdev->is_atom_bios) |
| 1082 | radeon_atombios_get_power_modes(rdev); |
| 1083 | else |
| 1084 | radeon_combios_get_power_modes(rdev); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 1085 | radeon_pm_print_states(rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1086 | radeon_pm_init_profile(rdev); |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 1087 | /* set up the default clocks if the MC ucode is loaded */ |
Alex Deucher | 2e3b3b1 | 2012-09-14 10:59:26 -0400 | [diff] [blame] | 1088 | if ((rdev->family >= CHIP_BARTS) && |
Alex Deucher | 3609918 | 2013-09-21 14:37:49 -0400 | [diff] [blame] | 1089 | (rdev->family <= CHIP_CAYMAN) && |
Alex Deucher | 2e3b3b1 | 2012-09-14 10:59:26 -0400 | [diff] [blame] | 1090 | rdev->mc_fw) { |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 1091 | if (rdev->pm.default_vddc) |
Alex Deucher | 8a83ec5 | 2011-04-12 14:49:23 -0400 | [diff] [blame] | 1092 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, |
| 1093 | SET_VOLTAGE_TYPE_ASIC_VDDC); |
Alex Deucher | 4639dd2 | 2011-07-25 18:50:08 -0400 | [diff] [blame] | 1094 | if (rdev->pm.default_vddci) |
| 1095 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, |
| 1096 | SET_VOLTAGE_TYPE_ASIC_VDDCI); |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 1097 | if (rdev->pm.default_sclk) |
| 1098 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 1099 | if (rdev->pm.default_mclk) |
| 1100 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 1101 | } |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1102 | } |
| 1103 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1104 | /* set up the internal thermal sensor if applicable */ |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 1105 | ret = radeon_hwmon_init(rdev); |
| 1106 | if (ret) |
| 1107 | return ret; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1108 | |
| 1109 | INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); |
| 1110 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1111 | if (rdev->pm.num_power_states > 1) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1112 | /* where's the best place to put these? */ |
Dave Airlie | 26481fb | 2010-05-18 19:00:14 +1000 | [diff] [blame] | 1113 | ret = device_create_file(rdev->dev, &dev_attr_power_profile); |
| 1114 | if (ret) |
| 1115 | DRM_ERROR("failed to create device file for power profile\n"); |
| 1116 | ret = device_create_file(rdev->dev, &dev_attr_power_method); |
| 1117 | if (ret) |
| 1118 | DRM_ERROR("failed to create device file for power method\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1119 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1120 | if (radeon_debugfs_pm_init(rdev)) { |
| 1121 | DRM_ERROR("Failed to register debugfs file for PM!\n"); |
| 1122 | } |
| 1123 | |
| 1124 | DRM_INFO("radeon: power management initialized\n"); |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1125 | } |
| 1126 | |
| 1127 | return 0; |
| 1128 | } |
| 1129 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1130 | static void radeon_dpm_print_power_states(struct radeon_device *rdev) |
| 1131 | { |
| 1132 | int i; |
| 1133 | |
| 1134 | for (i = 0; i < rdev->pm.dpm.num_ps; i++) { |
| 1135 | printk("== power state %d ==\n", i); |
| 1136 | radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); |
| 1137 | } |
| 1138 | } |
| 1139 | |
| 1140 | static int radeon_pm_init_dpm(struct radeon_device *rdev) |
| 1141 | { |
| 1142 | int ret; |
| 1143 | |
Alex Deucher | 1cd8b21 | 2013-09-13 14:07:03 -0400 | [diff] [blame] | 1144 | /* default to balanced state */ |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 1145 | rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; |
| 1146 | rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; |
Alex Deucher | 1cd8b21 | 2013-09-13 14:07:03 -0400 | [diff] [blame] | 1147 | rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1148 | rdev->pm.default_sclk = rdev->clock.default_sclk; |
| 1149 | rdev->pm.default_mclk = rdev->clock.default_mclk; |
| 1150 | rdev->pm.current_sclk = rdev->clock.default_sclk; |
| 1151 | rdev->pm.current_mclk = rdev->clock.default_mclk; |
| 1152 | rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; |
| 1153 | |
| 1154 | if (rdev->bios && rdev->is_atom_bios) |
| 1155 | radeon_atombios_get_power_modes(rdev); |
| 1156 | else |
| 1157 | return -EINVAL; |
| 1158 | |
| 1159 | /* set up the internal thermal sensor if applicable */ |
| 1160 | ret = radeon_hwmon_init(rdev); |
| 1161 | if (ret) |
| 1162 | return ret; |
| 1163 | |
| 1164 | INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); |
| 1165 | mutex_lock(&rdev->pm.mutex); |
| 1166 | radeon_dpm_init(rdev); |
| 1167 | rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; |
Alex Deucher | 033a37d | 2013-10-23 18:35:43 -0400 | [diff] [blame] | 1168 | if (radeon_dpm == 1) |
| 1169 | radeon_dpm_print_power_states(rdev); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1170 | radeon_dpm_setup_asic(rdev); |
| 1171 | ret = radeon_dpm_enable(rdev); |
| 1172 | mutex_unlock(&rdev->pm.mutex); |
| 1173 | if (ret) { |
| 1174 | rdev->pm.dpm_enabled = false; |
| 1175 | if ((rdev->family >= CHIP_BARTS) && |
Alex Deucher | 3609918 | 2013-09-21 14:37:49 -0400 | [diff] [blame] | 1176 | (rdev->family <= CHIP_CAYMAN) && |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1177 | rdev->mc_fw) { |
| 1178 | if (rdev->pm.default_vddc) |
| 1179 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, |
| 1180 | SET_VOLTAGE_TYPE_ASIC_VDDC); |
| 1181 | if (rdev->pm.default_vddci) |
| 1182 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, |
| 1183 | SET_VOLTAGE_TYPE_ASIC_VDDCI); |
| 1184 | if (rdev->pm.default_sclk) |
| 1185 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 1186 | if (rdev->pm.default_mclk) |
| 1187 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 1188 | } |
| 1189 | DRM_ERROR("radeon: dpm initialization failed\n"); |
| 1190 | return ret; |
| 1191 | } |
| 1192 | rdev->pm.dpm_enabled = true; |
| 1193 | radeon_pm_compute_clocks(rdev); |
| 1194 | |
Alex Deucher | bb5abf9 | 2013-12-18 13:39:58 -0500 | [diff] [blame^] | 1195 | ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); |
| 1196 | if (ret) |
| 1197 | DRM_ERROR("failed to create device file for dpm state\n"); |
| 1198 | ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); |
| 1199 | if (ret) |
| 1200 | DRM_ERROR("failed to create device file for dpm state\n"); |
| 1201 | /* XXX: these are noops for dpm but are here for backwards compat */ |
| 1202 | ret = device_create_file(rdev->dev, &dev_attr_power_profile); |
| 1203 | if (ret) |
| 1204 | DRM_ERROR("failed to create device file for power profile\n"); |
| 1205 | ret = device_create_file(rdev->dev, &dev_attr_power_method); |
| 1206 | if (ret) |
| 1207 | DRM_ERROR("failed to create device file for power method\n"); |
Alex Deucher | 1316b79 | 2013-06-28 09:28:39 -0400 | [diff] [blame] | 1208 | |
Alex Deucher | bb5abf9 | 2013-12-18 13:39:58 -0500 | [diff] [blame^] | 1209 | if (radeon_debugfs_pm_init(rdev)) { |
| 1210 | DRM_ERROR("Failed to register debugfs file for dpm!\n"); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1211 | } |
| 1212 | |
Alex Deucher | bb5abf9 | 2013-12-18 13:39:58 -0500 | [diff] [blame^] | 1213 | DRM_INFO("radeon: dpm initialized\n"); |
| 1214 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1215 | return 0; |
| 1216 | } |
| 1217 | |
| 1218 | int radeon_pm_init(struct radeon_device *rdev) |
| 1219 | { |
| 1220 | /* enable dpm on rv6xx+ */ |
| 1221 | switch (rdev->family) { |
Alex Deucher | 4a6369e | 2013-04-12 14:04:10 -0400 | [diff] [blame] | 1222 | case CHIP_RV610: |
| 1223 | case CHIP_RV630: |
| 1224 | case CHIP_RV620: |
| 1225 | case CHIP_RV635: |
| 1226 | case CHIP_RV670: |
Alex Deucher | 9d67006 | 2013-04-12 13:59:22 -0400 | [diff] [blame] | 1227 | case CHIP_RS780: |
| 1228 | case CHIP_RS880: |
Alex Deucher | 69e0b57 | 2013-04-12 16:42:42 -0400 | [diff] [blame] | 1229 | case CHIP_CAYMAN: |
Alex Deucher | cc8dbbb | 2013-08-14 01:03:41 -0400 | [diff] [blame] | 1230 | case CHIP_BONAIRE: |
Alex Deucher | 41a524a | 2013-08-14 01:01:40 -0400 | [diff] [blame] | 1231 | case CHIP_KABINI: |
| 1232 | case CHIP_KAVERI: |
Alex Deucher | 2d40038 | 2013-08-09 18:27:47 -0400 | [diff] [blame] | 1233 | case CHIP_HAWAII: |
Alex Deucher | 8a53fa2 | 2013-08-07 16:09:08 -0400 | [diff] [blame] | 1234 | /* DPM requires the RLC, RV770+ dGPU requires SMC */ |
Alex Deucher | 761bfb9 | 2013-08-06 13:34:00 -0400 | [diff] [blame] | 1235 | if (!rdev->rlc_fw) |
| 1236 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
Alex Deucher | 8a53fa2 | 2013-08-07 16:09:08 -0400 | [diff] [blame] | 1237 | else if ((rdev->family >= CHIP_RV770) && |
| 1238 | (!(rdev->flags & RADEON_IS_IGP)) && |
| 1239 | (!rdev->smc_fw)) |
| 1240 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
Alex Deucher | 761bfb9 | 2013-08-06 13:34:00 -0400 | [diff] [blame] | 1241 | else if (radeon_dpm == 1) |
Alex Deucher | 9d67006 | 2013-04-12 13:59:22 -0400 | [diff] [blame] | 1242 | rdev->pm.pm_method = PM_METHOD_DPM; |
| 1243 | else |
| 1244 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
| 1245 | break; |
Alex Deucher | ab70b1d | 2013-11-01 15:16:02 -0400 | [diff] [blame] | 1246 | case CHIP_RV770: |
| 1247 | case CHIP_RV730: |
| 1248 | case CHIP_RV710: |
| 1249 | case CHIP_RV740: |
Alex Deucher | 59f7a2f | 2013-11-01 15:11:34 -0400 | [diff] [blame] | 1250 | case CHIP_CEDAR: |
| 1251 | case CHIP_REDWOOD: |
| 1252 | case CHIP_JUNIPER: |
| 1253 | case CHIP_CYPRESS: |
| 1254 | case CHIP_HEMLOCK: |
Alex Deucher | 5a16f76 | 2013-10-23 17:11:06 -0400 | [diff] [blame] | 1255 | case CHIP_PALM: |
| 1256 | case CHIP_SUMO: |
| 1257 | case CHIP_SUMO2: |
Alex Deucher | 56684ec | 2013-10-30 10:18:37 -0400 | [diff] [blame] | 1258 | case CHIP_BARTS: |
| 1259 | case CHIP_TURKS: |
| 1260 | case CHIP_CAICOS: |
Alex Deucher | 3a11898 | 2013-11-14 10:21:29 -0500 | [diff] [blame] | 1261 | case CHIP_ARUBA: |
Alex Deucher | 68bc778 | 2013-10-23 17:14:06 -0400 | [diff] [blame] | 1262 | case CHIP_TAHITI: |
| 1263 | case CHIP_PITCAIRN: |
| 1264 | case CHIP_VERDE: |
| 1265 | case CHIP_OLAND: |
| 1266 | case CHIP_HAINAN: |
Alex Deucher | 5a16f76 | 2013-10-23 17:11:06 -0400 | [diff] [blame] | 1267 | /* DPM requires the RLC, RV770+ dGPU requires SMC */ |
| 1268 | if (!rdev->rlc_fw) |
| 1269 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
| 1270 | else if ((rdev->family >= CHIP_RV770) && |
| 1271 | (!(rdev->flags & RADEON_IS_IGP)) && |
| 1272 | (!rdev->smc_fw)) |
| 1273 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
| 1274 | else if (radeon_dpm == 0) |
| 1275 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
| 1276 | else |
| 1277 | rdev->pm.pm_method = PM_METHOD_DPM; |
| 1278 | break; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1279 | default: |
| 1280 | /* default to profile method */ |
| 1281 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
| 1282 | break; |
| 1283 | } |
| 1284 | |
| 1285 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 1286 | return radeon_pm_init_dpm(rdev); |
| 1287 | else |
| 1288 | return radeon_pm_init_old(rdev); |
| 1289 | } |
| 1290 | |
| 1291 | static void radeon_pm_fini_old(struct radeon_device *rdev) |
Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 1292 | { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1293 | if (rdev->pm.num_power_states > 1) { |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 1294 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1295 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 1296 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
| 1297 | radeon_pm_update_profile(rdev); |
| 1298 | radeon_pm_set_clocks(rdev); |
| 1299 | } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1300 | /* reset default clocks */ |
| 1301 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 1302 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
| 1303 | radeon_pm_set_clocks(rdev); |
| 1304 | } |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 1305 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1306 | |
| 1307 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | 58e21df | 2010-03-22 13:31:08 -0400 | [diff] [blame] | 1308 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1309 | device_remove_file(rdev->dev, &dev_attr_power_profile); |
| 1310 | device_remove_file(rdev->dev, &dev_attr_power_method); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1311 | } |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 1312 | |
Alex Deucher | 0975b16 | 2011-02-02 18:42:03 -0500 | [diff] [blame] | 1313 | if (rdev->pm.power_state) |
| 1314 | kfree(rdev->pm.power_state); |
Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 1315 | } |
| 1316 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1317 | static void radeon_pm_fini_dpm(struct radeon_device *rdev) |
| 1318 | { |
| 1319 | if (rdev->pm.num_power_states > 1) { |
| 1320 | mutex_lock(&rdev->pm.mutex); |
| 1321 | radeon_dpm_disable(rdev); |
| 1322 | mutex_unlock(&rdev->pm.mutex); |
| 1323 | |
| 1324 | device_remove_file(rdev->dev, &dev_attr_power_dpm_state); |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 1325 | device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1326 | /* XXX backwards compat */ |
| 1327 | device_remove_file(rdev->dev, &dev_attr_power_profile); |
| 1328 | device_remove_file(rdev->dev, &dev_attr_power_method); |
| 1329 | } |
| 1330 | radeon_dpm_fini(rdev); |
| 1331 | |
| 1332 | if (rdev->pm.power_state) |
| 1333 | kfree(rdev->pm.power_state); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1334 | } |
| 1335 | |
| 1336 | void radeon_pm_fini(struct radeon_device *rdev) |
| 1337 | { |
| 1338 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 1339 | radeon_pm_fini_dpm(rdev); |
| 1340 | else |
| 1341 | radeon_pm_fini_old(rdev); |
| 1342 | } |
| 1343 | |
| 1344 | static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1345 | { |
| 1346 | struct drm_device *ddev = rdev->ddev; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1347 | struct drm_crtc *crtc; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1348 | struct radeon_crtc *radeon_crtc; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1349 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1350 | if (rdev->pm.num_power_states < 2) |
| 1351 | return; |
| 1352 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1353 | mutex_lock(&rdev->pm.mutex); |
| 1354 | |
| 1355 | rdev->pm.active_crtcs = 0; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1356 | rdev->pm.active_crtc_count = 0; |
| 1357 | list_for_each_entry(crtc, |
| 1358 | &ddev->mode_config.crtc_list, head) { |
| 1359 | radeon_crtc = to_radeon_crtc(crtc); |
| 1360 | if (radeon_crtc->enabled) { |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1361 | rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1362 | rdev->pm.active_crtc_count++; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1363 | } |
| 1364 | } |
| 1365 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1366 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 1367 | radeon_pm_update_profile(rdev); |
| 1368 | radeon_pm_set_clocks(rdev); |
| 1369 | } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
| 1370 | if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { |
| 1371 | if (rdev->pm.active_crtc_count > 1) { |
| 1372 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { |
| 1373 | cancel_delayed_work(&rdev->pm.dynpm_idle_work); |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1374 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1375 | rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; |
| 1376 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
| 1377 | radeon_pm_get_dynpm_state(rdev); |
| 1378 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1379 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1380 | DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1381 | } |
| 1382 | } else if (rdev->pm.active_crtc_count == 1) { |
| 1383 | /* TODO: Increase clocks if needed for current mode */ |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1384 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1385 | if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { |
| 1386 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
| 1387 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; |
| 1388 | radeon_pm_get_dynpm_state(rdev); |
| 1389 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1390 | |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1391 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 1392 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1393 | } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { |
| 1394 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1395 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 1396 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1397 | DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1398 | } |
| 1399 | } else { /* count == 0 */ |
| 1400 | if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { |
| 1401 | cancel_delayed_work(&rdev->pm.dynpm_idle_work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1402 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1403 | rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; |
| 1404 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; |
| 1405 | radeon_pm_get_dynpm_state(rdev); |
| 1406 | radeon_pm_set_clocks(rdev); |
| 1407 | } |
| 1408 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1409 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1410 | } |
Rafał Miłecki | 73a6d3f | 2010-01-08 00:22:47 +0100 | [diff] [blame] | 1411 | |
| 1412 | mutex_unlock(&rdev->pm.mutex); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1413 | } |
| 1414 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1415 | static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) |
| 1416 | { |
| 1417 | struct drm_device *ddev = rdev->ddev; |
| 1418 | struct drm_crtc *crtc; |
| 1419 | struct radeon_crtc *radeon_crtc; |
| 1420 | |
| 1421 | mutex_lock(&rdev->pm.mutex); |
| 1422 | |
Alex Deucher | 5ca302f | 2012-11-30 10:56:57 -0500 | [diff] [blame] | 1423 | /* update active crtc counts */ |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1424 | rdev->pm.dpm.new_active_crtcs = 0; |
| 1425 | rdev->pm.dpm.new_active_crtc_count = 0; |
| 1426 | list_for_each_entry(crtc, |
| 1427 | &ddev->mode_config.crtc_list, head) { |
| 1428 | radeon_crtc = to_radeon_crtc(crtc); |
| 1429 | if (crtc->enabled) { |
| 1430 | rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); |
| 1431 | rdev->pm.dpm.new_active_crtc_count++; |
| 1432 | } |
| 1433 | } |
| 1434 | |
Alex Deucher | 5ca302f | 2012-11-30 10:56:57 -0500 | [diff] [blame] | 1435 | /* update battery/ac status */ |
| 1436 | if (power_supply_is_system_supplied() > 0) |
| 1437 | rdev->pm.dpm.ac_power = true; |
| 1438 | else |
| 1439 | rdev->pm.dpm.ac_power = false; |
| 1440 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1441 | radeon_dpm_change_power_state_locked(rdev); |
| 1442 | |
| 1443 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | 8a22755 | 2013-06-21 15:12:57 -0400 | [diff] [blame] | 1444 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1445 | } |
| 1446 | |
| 1447 | void radeon_pm_compute_clocks(struct radeon_device *rdev) |
| 1448 | { |
| 1449 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 1450 | radeon_pm_compute_clocks_dpm(rdev); |
| 1451 | else |
| 1452 | radeon_pm_compute_clocks_old(rdev); |
| 1453 | } |
| 1454 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1455 | static bool radeon_pm_in_vbl(struct radeon_device *rdev) |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1456 | { |
Mario Kleiner | 75fa0b0 | 2010-10-05 19:57:37 -0400 | [diff] [blame] | 1457 | int crtc, vpos, hpos, vbl_status; |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1458 | bool in_vbl = true; |
| 1459 | |
Mario Kleiner | 75fa0b0 | 2010-10-05 19:57:37 -0400 | [diff] [blame] | 1460 | /* Iterate over all active crtc's. All crtc's must be in vblank, |
| 1461 | * otherwise return in_vbl == false. |
| 1462 | */ |
| 1463 | for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { |
| 1464 | if (rdev->pm.active_crtcs & (1 << crtc)) { |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1465 | vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos, NULL, NULL); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1466 | if ((vbl_status & DRM_SCANOUTPOS_VALID) && |
| 1467 | !(vbl_status & DRM_SCANOUTPOS_INVBL)) |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1468 | in_vbl = false; |
| 1469 | } |
| 1470 | } |
Matthew Garrett | f81f202 | 2010-04-28 12:13:06 -0400 | [diff] [blame] | 1471 | |
| 1472 | return in_vbl; |
| 1473 | } |
| 1474 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1475 | static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) |
Matthew Garrett | f81f202 | 2010-04-28 12:13:06 -0400 | [diff] [blame] | 1476 | { |
| 1477 | u32 stat_crtc = 0; |
| 1478 | bool in_vbl = radeon_pm_in_vbl(rdev); |
| 1479 | |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1480 | if (in_vbl == false) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1481 | DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, |
Alex Deucher | bae6b562 | 2010-04-22 13:38:05 -0400 | [diff] [blame] | 1482 | finish ? "exit" : "entry"); |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1483 | return in_vbl; |
| 1484 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1485 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1486 | static void radeon_dynpm_idle_work_handler(struct work_struct *work) |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1487 | { |
| 1488 | struct radeon_device *rdev; |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 1489 | int resched; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1490 | rdev = container_of(work, struct radeon_device, |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1491 | pm.dynpm_idle_work.work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1492 | |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 1493 | resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1494 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1495 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1496 | int not_processed = 0; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 1497 | int i; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1498 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 1499 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { |
Alex Deucher | 0ec0612 | 2012-06-14 15:54:57 -0400 | [diff] [blame] | 1500 | struct radeon_ring *ring = &rdev->ring[i]; |
| 1501 | |
| 1502 | if (ring->ready) { |
| 1503 | not_processed += radeon_fence_count_emitted(rdev, i); |
| 1504 | if (not_processed >= 3) |
| 1505 | break; |
| 1506 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1507 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1508 | |
| 1509 | if (not_processed >= 3) { /* should upclock */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1510 | if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { |
| 1511 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 1512 | } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && |
| 1513 | rdev->pm.dynpm_can_upclock) { |
| 1514 | rdev->pm.dynpm_planned_action = |
| 1515 | DYNPM_ACTION_UPCLOCK; |
| 1516 | rdev->pm.dynpm_action_timeout = jiffies + |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1517 | msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); |
| 1518 | } |
| 1519 | } else if (not_processed == 0) { /* should downclock */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1520 | if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { |
| 1521 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 1522 | } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && |
| 1523 | rdev->pm.dynpm_can_downclock) { |
| 1524 | rdev->pm.dynpm_planned_action = |
| 1525 | DYNPM_ACTION_DOWNCLOCK; |
| 1526 | rdev->pm.dynpm_action_timeout = jiffies + |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1527 | msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); |
| 1528 | } |
| 1529 | } |
| 1530 | |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1531 | /* Note, radeon_pm_set_clocks is called with static_switch set |
| 1532 | * to false since we want to wait for vbl to avoid flicker. |
| 1533 | */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1534 | if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && |
| 1535 | jiffies > rdev->pm.dynpm_action_timeout) { |
| 1536 | radeon_pm_get_dynpm_state(rdev); |
| 1537 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1538 | } |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 1539 | |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1540 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 1541 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1542 | } |
| 1543 | mutex_unlock(&rdev->pm.mutex); |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 1544 | ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1545 | } |
| 1546 | |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1547 | /* |
| 1548 | * Debugfs info |
| 1549 | */ |
| 1550 | #if defined(CONFIG_DEBUG_FS) |
| 1551 | |
| 1552 | static int radeon_debugfs_pm_info(struct seq_file *m, void *data) |
| 1553 | { |
| 1554 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 1555 | struct drm_device *dev = node->minor->dev; |
| 1556 | struct radeon_device *rdev = dev->dev_private; |
| 1557 | |
Alex Deucher | 1316b79 | 2013-06-28 09:28:39 -0400 | [diff] [blame] | 1558 | if (rdev->pm.dpm_enabled) { |
| 1559 | mutex_lock(&rdev->pm.mutex); |
| 1560 | if (rdev->asic->dpm.debugfs_print_current_performance_level) |
| 1561 | radeon_dpm_debugfs_print_current_performance_level(rdev, m); |
| 1562 | else |
Alex Deucher | 7137592 | 2013-07-02 09:11:39 -0400 | [diff] [blame] | 1563 | seq_printf(m, "Debugfs support not implemented for this asic\n"); |
Alex Deucher | 1316b79 | 2013-06-28 09:28:39 -0400 | [diff] [blame] | 1564 | mutex_unlock(&rdev->pm.mutex); |
| 1565 | } else { |
| 1566 | seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); |
| 1567 | /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ |
| 1568 | if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) |
| 1569 | seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); |
| 1570 | else |
| 1571 | seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); |
| 1572 | seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); |
| 1573 | if (rdev->asic->pm.get_memory_clock) |
| 1574 | seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); |
| 1575 | if (rdev->pm.current_vddc) |
| 1576 | seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); |
| 1577 | if (rdev->asic->pm.get_pcie_lanes) |
| 1578 | seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); |
| 1579 | } |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1580 | |
| 1581 | return 0; |
| 1582 | } |
| 1583 | |
| 1584 | static struct drm_info_list radeon_pm_info_list[] = { |
| 1585 | {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, |
| 1586 | }; |
| 1587 | #endif |
| 1588 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1589 | static int radeon_debugfs_pm_init(struct radeon_device *rdev) |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1590 | { |
| 1591 | #if defined(CONFIG_DEBUG_FS) |
| 1592 | return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); |
| 1593 | #else |
| 1594 | return 0; |
| 1595 | #endif |
| 1596 | } |