blob: 6eabeaaa3c3040fbeb175f47f81589bc03128b32 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chunming Zhou0875dc92016-06-12 15:41:58 +080028#include <linux/kthread.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <linux/console.h>
30#include <linux/slab.h>
31#include <linux/debugfs.h>
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/amdgpu_drm.h>
35#include <linux/vgaarb.h>
36#include <linux/vga_switcheroo.h>
37#include <linux/efi.h>
38#include "amdgpu.h"
Tom St Denisf4b373f2016-05-31 08:02:27 -040039#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040#include "amdgpu_i2c.h"
41#include "atom.h"
42#include "amdgpu_atombios.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050043#include "amd_pcie.h"
Ken Wang33f34802016-01-21 17:29:41 +080044#ifdef CONFIG_DRM_AMDGPU_SI
45#include "si.h"
46#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040047#ifdef CONFIG_DRM_AMDGPU_CIK
48#include "cik.h"
49#endif
Alex Deucheraaa36a92015-04-20 17:31:14 -040050#include "vi.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040051#include "bif/bif_4_1_d.h"
Emily Deng9accf2f2016-08-10 16:01:25 +080052#include <linux/pci.h>
Monk Liubec86372016-09-14 19:38:08 +080053#include <linux/firmware.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040054
55static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
56static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
57
58static const char *amdgpu_asic_name[] = {
Ken Wangda69c1612016-01-21 19:08:55 +080059 "TAHITI",
60 "PITCAIRN",
61 "VERDE",
62 "OLAND",
63 "HAINAN",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040064 "BONAIRE",
65 "KAVERI",
66 "KABINI",
67 "HAWAII",
68 "MULLINS",
69 "TOPAZ",
70 "TONGA",
David Zhang48299f92015-07-08 01:05:16 +080071 "FIJI",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 "CARRIZO",
Samuel Li139f4912015-10-08 14:50:27 -040073 "STONEY",
Flora Cui2cc0c0b2016-03-14 18:33:29 -040074 "POLARIS10",
75 "POLARIS11",
Junwei Zhangc4642a42016-12-14 15:32:28 -050076 "POLARIS12",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 "LAST",
78};
79
80bool amdgpu_device_is_px(struct drm_device *dev)
81{
82 struct amdgpu_device *adev = dev->dev_private;
83
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080084 if (adev->flags & AMD_IS_PX)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040085 return true;
86 return false;
87}
88
89/*
90 * MMIO register access helper functions.
91 */
92uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
93 bool always_indirect)
94{
Tom St Denisf4b373f2016-05-31 08:02:27 -040095 uint32_t ret;
96
Xiangliang Yubc992ba2017-01-12 14:29:34 +080097 if (amdgpu_sriov_runtime(adev)) {
98 BUG_ON(in_interrupt());
99 return amdgpu_virt_kiq_rreg(adev, reg);
100 }
101
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400102 if ((reg * 4) < adev->rmmio_size && !always_indirect)
Tom St Denisf4b373f2016-05-31 08:02:27 -0400103 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 else {
105 unsigned long flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106
107 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
108 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
109 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
110 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 }
Tom St Denisf4b373f2016-05-31 08:02:27 -0400112 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
113 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114}
115
116void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
117 bool always_indirect)
118{
Tom St Denisf4b373f2016-05-31 08:02:27 -0400119 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
Monk Liu4e99a442016-03-31 13:26:59 +0800120
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800121 if (amdgpu_sriov_runtime(adev)) {
122 BUG_ON(in_interrupt());
123 return amdgpu_virt_kiq_wreg(adev, reg, v);
124 }
125
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 if ((reg * 4) < adev->rmmio_size && !always_indirect)
127 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
128 else {
129 unsigned long flags;
130
131 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
132 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
133 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
134 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
135 }
136}
137
138u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
139{
140 if ((reg * 4) < adev->rio_mem_size)
141 return ioread32(adev->rio_mem + (reg * 4));
142 else {
143 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
144 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
145 }
146}
147
148void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
149{
150
151 if ((reg * 4) < adev->rio_mem_size)
152 iowrite32(v, adev->rio_mem + (reg * 4));
153 else {
154 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
155 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
156 }
157}
158
159/**
160 * amdgpu_mm_rdoorbell - read a doorbell dword
161 *
162 * @adev: amdgpu_device pointer
163 * @index: doorbell index
164 *
165 * Returns the value in the doorbell aperture at the
166 * requested doorbell index (CIK).
167 */
168u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
169{
170 if (index < adev->doorbell.num_doorbells) {
171 return readl(adev->doorbell.ptr + index);
172 } else {
173 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
174 return 0;
175 }
176}
177
178/**
179 * amdgpu_mm_wdoorbell - write a doorbell dword
180 *
181 * @adev: amdgpu_device pointer
182 * @index: doorbell index
183 * @v: value to write
184 *
185 * Writes @v to the doorbell aperture at the
186 * requested doorbell index (CIK).
187 */
188void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
189{
190 if (index < adev->doorbell.num_doorbells) {
191 writel(v, adev->doorbell.ptr + index);
192 } else {
193 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
194 }
195}
196
197/**
198 * amdgpu_invalid_rreg - dummy reg read function
199 *
200 * @adev: amdgpu device pointer
201 * @reg: offset of register
202 *
203 * Dummy register read function. Used for register blocks
204 * that certain asics don't have (all asics).
205 * Returns the value in the register.
206 */
207static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
208{
209 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
210 BUG();
211 return 0;
212}
213
214/**
215 * amdgpu_invalid_wreg - dummy reg write function
216 *
217 * @adev: amdgpu device pointer
218 * @reg: offset of register
219 * @v: value to write to the register
220 *
221 * Dummy register read function. Used for register blocks
222 * that certain asics don't have (all asics).
223 */
224static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
225{
226 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
227 reg, v);
228 BUG();
229}
230
231/**
232 * amdgpu_block_invalid_rreg - dummy reg read function
233 *
234 * @adev: amdgpu device pointer
235 * @block: offset of instance
236 * @reg: offset of register
237 *
238 * Dummy register read function. Used for register blocks
239 * that certain asics don't have (all asics).
240 * Returns the value in the register.
241 */
242static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
243 uint32_t block, uint32_t reg)
244{
245 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
246 reg, block);
247 BUG();
248 return 0;
249}
250
251/**
252 * amdgpu_block_invalid_wreg - dummy reg write function
253 *
254 * @adev: amdgpu device pointer
255 * @block: offset of instance
256 * @reg: offset of register
257 * @v: value to write to the register
258 *
259 * Dummy register read function. Used for register blocks
260 * that certain asics don't have (all asics).
261 */
262static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
263 uint32_t block,
264 uint32_t reg, uint32_t v)
265{
266 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
267 reg, block, v);
268 BUG();
269}
270
271static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
272{
273 int r;
274
275 if (adev->vram_scratch.robj == NULL) {
276 r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
Alex Deucher857d9132015-08-27 00:14:16 -0400277 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +0200278 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
279 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +0200280 NULL, NULL, &adev->vram_scratch.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400281 if (r) {
282 return r;
283 }
284 }
285
286 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
287 if (unlikely(r != 0))
288 return r;
289 r = amdgpu_bo_pin(adev->vram_scratch.robj,
290 AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
291 if (r) {
292 amdgpu_bo_unreserve(adev->vram_scratch.robj);
293 return r;
294 }
295 r = amdgpu_bo_kmap(adev->vram_scratch.robj,
296 (void **)&adev->vram_scratch.ptr);
297 if (r)
298 amdgpu_bo_unpin(adev->vram_scratch.robj);
299 amdgpu_bo_unreserve(adev->vram_scratch.robj);
300
301 return r;
302}
303
304static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
305{
306 int r;
307
308 if (adev->vram_scratch.robj == NULL) {
309 return;
310 }
311 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
312 if (likely(r == 0)) {
313 amdgpu_bo_kunmap(adev->vram_scratch.robj);
314 amdgpu_bo_unpin(adev->vram_scratch.robj);
315 amdgpu_bo_unreserve(adev->vram_scratch.robj);
316 }
317 amdgpu_bo_unref(&adev->vram_scratch.robj);
318}
319
320/**
321 * amdgpu_program_register_sequence - program an array of registers.
322 *
323 * @adev: amdgpu_device pointer
324 * @registers: pointer to the register array
325 * @array_size: size of the register array
326 *
327 * Programs an array or registers with and and or masks.
328 * This is a helper for setting golden registers.
329 */
330void amdgpu_program_register_sequence(struct amdgpu_device *adev,
331 const u32 *registers,
332 const u32 array_size)
333{
334 u32 tmp, reg, and_mask, or_mask;
335 int i;
336
337 if (array_size % 3)
338 return;
339
340 for (i = 0; i < array_size; i +=3) {
341 reg = registers[i + 0];
342 and_mask = registers[i + 1];
343 or_mask = registers[i + 2];
344
345 if (and_mask == 0xffffffff) {
346 tmp = or_mask;
347 } else {
348 tmp = RREG32(reg);
349 tmp &= ~and_mask;
350 tmp |= or_mask;
351 }
352 WREG32(reg, tmp);
353 }
354}
355
356void amdgpu_pci_config_reset(struct amdgpu_device *adev)
357{
358 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
359}
360
361/*
362 * GPU doorbell aperture helpers function.
363 */
364/**
365 * amdgpu_doorbell_init - Init doorbell driver information.
366 *
367 * @adev: amdgpu_device pointer
368 *
369 * Init doorbell driver information (CIK)
370 * Returns 0 on success, error on failure.
371 */
372static int amdgpu_doorbell_init(struct amdgpu_device *adev)
373{
374 /* doorbell bar mapping */
375 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
376 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
377
Christian Königedf600d2016-05-03 15:54:54 +0200378 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400379 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
380 if (adev->doorbell.num_doorbells == 0)
381 return -EINVAL;
382
383 adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
384 if (adev->doorbell.ptr == NULL) {
385 return -ENOMEM;
386 }
387 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
388 DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
389
390 return 0;
391}
392
393/**
394 * amdgpu_doorbell_fini - Tear down doorbell driver information.
395 *
396 * @adev: amdgpu_device pointer
397 *
398 * Tear down doorbell driver information (CIK)
399 */
400static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
401{
402 iounmap(adev->doorbell.ptr);
403 adev->doorbell.ptr = NULL;
404}
405
406/**
407 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
408 * setup amdkfd
409 *
410 * @adev: amdgpu_device pointer
411 * @aperture_base: output returning doorbell aperture base physical address
412 * @aperture_size: output returning doorbell aperture size in bytes
413 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
414 *
415 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
416 * takes doorbells required for its own rings and reports the setup to amdkfd.
417 * amdgpu reserved doorbells are at the start of the doorbell aperture.
418 */
419void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
420 phys_addr_t *aperture_base,
421 size_t *aperture_size,
422 size_t *start_offset)
423{
424 /*
425 * The first num_doorbells are used by amdgpu.
426 * amdkfd takes whatever's left in the aperture.
427 */
428 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
429 *aperture_base = adev->doorbell.base;
430 *aperture_size = adev->doorbell.size;
431 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
432 } else {
433 *aperture_base = 0;
434 *aperture_size = 0;
435 *start_offset = 0;
436 }
437}
438
439/*
440 * amdgpu_wb_*()
441 * Writeback is the the method by which the the GPU updates special pages
442 * in memory with the status of certain GPU events (fences, ring pointers,
443 * etc.).
444 */
445
446/**
447 * amdgpu_wb_fini - Disable Writeback and free memory
448 *
449 * @adev: amdgpu_device pointer
450 *
451 * Disables Writeback and frees the Writeback memory (all asics).
452 * Used at driver shutdown.
453 */
454static void amdgpu_wb_fini(struct amdgpu_device *adev)
455{
456 if (adev->wb.wb_obj) {
Alex Deuchera76ed482016-10-21 15:30:36 -0400457 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
458 &adev->wb.gpu_addr,
459 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 adev->wb.wb_obj = NULL;
461 }
462}
463
464/**
465 * amdgpu_wb_init- Init Writeback driver info and allocate memory
466 *
467 * @adev: amdgpu_device pointer
468 *
469 * Disables Writeback and frees the Writeback memory (all asics).
470 * Used at driver startup.
471 * Returns 0 on success or an -error on failure.
472 */
473static int amdgpu_wb_init(struct amdgpu_device *adev)
474{
475 int r;
476
477 if (adev->wb.wb_obj == NULL) {
Alex Deuchera76ed482016-10-21 15:30:36 -0400478 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * 4,
479 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
480 &adev->wb.wb_obj, &adev->wb.gpu_addr,
481 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482 if (r) {
483 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
484 return r;
485 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486
487 adev->wb.num_wb = AMDGPU_MAX_WB;
488 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
489
490 /* clear wb memory */
491 memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
492 }
493
494 return 0;
495}
496
497/**
498 * amdgpu_wb_get - Allocate a wb entry
499 *
500 * @adev: amdgpu_device pointer
501 * @wb: wb index
502 *
503 * Allocate a wb slot for use by the driver (all asics).
504 * Returns 0 on success or -EINVAL on failure.
505 */
506int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
507{
508 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
509 if (offset < adev->wb.num_wb) {
510 __set_bit(offset, adev->wb.used);
511 *wb = offset;
512 return 0;
513 } else {
514 return -EINVAL;
515 }
516}
517
518/**
519 * amdgpu_wb_free - Free a wb entry
520 *
521 * @adev: amdgpu_device pointer
522 * @wb: wb index
523 *
524 * Free a wb slot allocated for use by the driver (all asics)
525 */
526void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
527{
528 if (wb < adev->wb.num_wb)
529 __clear_bit(wb, adev->wb.used);
530}
531
532/**
533 * amdgpu_vram_location - try to find VRAM location
534 * @adev: amdgpu device structure holding all necessary informations
535 * @mc: memory controller structure holding memory informations
536 * @base: base address at which to put VRAM
537 *
538 * Function will place try to place VRAM at base address provided
539 * as parameter (which is so far either PCI aperture address or
540 * for IGP TOM base address).
541 *
542 * If there is not enough space to fit the unvisible VRAM in the 32bits
543 * address space then we limit the VRAM size to the aperture.
544 *
545 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
546 * this shouldn't be a problem as we are using the PCI aperture as a reference.
547 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
548 * not IGP.
549 *
550 * Note: we use mc_vram_size as on some board we need to program the mc to
551 * cover the whole aperture even if VRAM size is inferior to aperture size
552 * Novell bug 204882 + along with lots of ubuntu ones
553 *
554 * Note: when limiting vram it's safe to overwritte real_vram_size because
555 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
556 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
557 * ones)
558 *
559 * Note: IGP TOM addr should be the same as the aperture addr, we don't
560 * explicitly check for that thought.
561 *
562 * FIXME: when reducing VRAM size align new size on power of 2.
563 */
564void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
565{
566 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
567
568 mc->vram_start = base;
569 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
570 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
571 mc->real_vram_size = mc->aper_size;
572 mc->mc_vram_size = mc->aper_size;
573 }
574 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
575 if (limit && limit < mc->real_vram_size)
576 mc->real_vram_size = limit;
577 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
578 mc->mc_vram_size >> 20, mc->vram_start,
579 mc->vram_end, mc->real_vram_size >> 20);
580}
581
582/**
583 * amdgpu_gtt_location - try to find GTT location
584 * @adev: amdgpu device structure holding all necessary informations
585 * @mc: memory controller structure holding memory informations
586 *
587 * Function will place try to place GTT before or after VRAM.
588 *
589 * If GTT size is bigger than space left then we ajust GTT size.
590 * Thus function will never fails.
591 *
592 * FIXME: when reducing GTT size align new size on power of 2.
593 */
594void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
595{
596 u64 size_af, size_bf;
597
598 size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
599 size_bf = mc->vram_start & ~mc->gtt_base_align;
600 if (size_bf > size_af) {
601 if (mc->gtt_size > size_bf) {
602 dev_warn(adev->dev, "limiting GTT\n");
603 mc->gtt_size = size_bf;
604 }
605 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
606 } else {
607 if (mc->gtt_size > size_af) {
608 dev_warn(adev->dev, "limiting GTT\n");
609 mc->gtt_size = size_af;
610 }
611 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
612 }
613 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
614 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
615 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
616}
617
618/*
619 * GPU helpers function.
620 */
621/**
622 * amdgpu_card_posted - check if the hw has already been initialized
623 *
624 * @adev: amdgpu_device pointer
625 *
626 * Check if the asic has been initialized (all asics).
627 * Used at driver startup.
628 * Returns true if initialized or false if not.
629 */
630bool amdgpu_card_posted(struct amdgpu_device *adev)
631{
632 uint32_t reg;
633
634 /* then check MEM_SIZE, in case the crtcs are off */
635 reg = RREG32(mmCONFIG_MEMSIZE);
636
637 if (reg)
638 return true;
639
640 return false;
641
642}
643
Monk Liubec86372016-09-14 19:38:08 +0800644static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
645{
646 if (amdgpu_sriov_vf(adev))
647 return false;
648
649 if (amdgpu_passthrough(adev)) {
Monk Liu1da2c322016-11-11 11:24:29 +0800650 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
651 * some old smc fw still need driver do vPost otherwise gpu hang, while
652 * those smc fw version above 22.15 doesn't have this flaw, so we force
653 * vpost executed for smc version below 22.15
Monk Liubec86372016-09-14 19:38:08 +0800654 */
655 if (adev->asic_type == CHIP_FIJI) {
656 int err;
657 uint32_t fw_ver;
658 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
659 /* force vPost if error occured */
660 if (err)
661 return true;
662
663 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
Monk Liu1da2c322016-11-11 11:24:29 +0800664 if (fw_ver < 0x00160e00)
665 return true;
Monk Liubec86372016-09-14 19:38:08 +0800666 }
Monk Liubec86372016-09-14 19:38:08 +0800667 }
Monk Liu1da2c322016-11-11 11:24:29 +0800668 return !amdgpu_card_posted(adev);
Monk Liubec86372016-09-14 19:38:08 +0800669}
670
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400671/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400672 * amdgpu_dummy_page_init - init dummy page used by the driver
673 *
674 * @adev: amdgpu_device pointer
675 *
676 * Allocate the dummy page used by the driver (all asics).
677 * This dummy page is used by the driver as a filler for gart entries
678 * when pages are taken out of the GART
679 * Returns 0 on sucess, -ENOMEM on failure.
680 */
681int amdgpu_dummy_page_init(struct amdgpu_device *adev)
682{
683 if (adev->dummy_page.page)
684 return 0;
685 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
686 if (adev->dummy_page.page == NULL)
687 return -ENOMEM;
688 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
689 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
690 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
691 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
692 __free_page(adev->dummy_page.page);
693 adev->dummy_page.page = NULL;
694 return -ENOMEM;
695 }
696 return 0;
697}
698
699/**
700 * amdgpu_dummy_page_fini - free dummy page used by the driver
701 *
702 * @adev: amdgpu_device pointer
703 *
704 * Frees the dummy page used by the driver (all asics).
705 */
706void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
707{
708 if (adev->dummy_page.page == NULL)
709 return;
710 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
711 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
712 __free_page(adev->dummy_page.page);
713 adev->dummy_page.page = NULL;
714}
715
716
717/* ATOM accessor methods */
718/*
719 * ATOM is an interpreted byte code stored in tables in the vbios. The
720 * driver registers callbacks to access registers and the interpreter
721 * in the driver parses the tables and executes then to program specific
722 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
723 * atombios.h, and atom.c
724 */
725
726/**
727 * cail_pll_read - read PLL register
728 *
729 * @info: atom card_info pointer
730 * @reg: PLL register offset
731 *
732 * Provides a PLL register accessor for the atom interpreter (r4xx+).
733 * Returns the value of the PLL register.
734 */
735static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
736{
737 return 0;
738}
739
740/**
741 * cail_pll_write - write PLL register
742 *
743 * @info: atom card_info pointer
744 * @reg: PLL register offset
745 * @val: value to write to the pll register
746 *
747 * Provides a PLL register accessor for the atom interpreter (r4xx+).
748 */
749static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
750{
751
752}
753
754/**
755 * cail_mc_read - read MC (Memory Controller) register
756 *
757 * @info: atom card_info pointer
758 * @reg: MC register offset
759 *
760 * Provides an MC register accessor for the atom interpreter (r4xx+).
761 * Returns the value of the MC register.
762 */
763static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
764{
765 return 0;
766}
767
768/**
769 * cail_mc_write - write MC (Memory Controller) register
770 *
771 * @info: atom card_info pointer
772 * @reg: MC register offset
773 * @val: value to write to the pll register
774 *
775 * Provides a MC register accessor for the atom interpreter (r4xx+).
776 */
777static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
778{
779
780}
781
782/**
783 * cail_reg_write - write MMIO register
784 *
785 * @info: atom card_info pointer
786 * @reg: MMIO register offset
787 * @val: value to write to the pll register
788 *
789 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
790 */
791static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
792{
793 struct amdgpu_device *adev = info->dev->dev_private;
794
795 WREG32(reg, val);
796}
797
798/**
799 * cail_reg_read - read MMIO register
800 *
801 * @info: atom card_info pointer
802 * @reg: MMIO register offset
803 *
804 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
805 * Returns the value of the MMIO register.
806 */
807static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
808{
809 struct amdgpu_device *adev = info->dev->dev_private;
810 uint32_t r;
811
812 r = RREG32(reg);
813 return r;
814}
815
816/**
817 * cail_ioreg_write - write IO register
818 *
819 * @info: atom card_info pointer
820 * @reg: IO register offset
821 * @val: value to write to the pll register
822 *
823 * Provides a IO register accessor for the atom interpreter (r4xx+).
824 */
825static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
826{
827 struct amdgpu_device *adev = info->dev->dev_private;
828
829 WREG32_IO(reg, val);
830}
831
832/**
833 * cail_ioreg_read - read IO register
834 *
835 * @info: atom card_info pointer
836 * @reg: IO register offset
837 *
838 * Provides an IO register accessor for the atom interpreter (r4xx+).
839 * Returns the value of the IO register.
840 */
841static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
842{
843 struct amdgpu_device *adev = info->dev->dev_private;
844 uint32_t r;
845
846 r = RREG32_IO(reg);
847 return r;
848}
849
850/**
851 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
852 *
853 * @adev: amdgpu_device pointer
854 *
855 * Frees the driver info and register access callbacks for the ATOM
856 * interpreter (r4xx+).
857 * Called at driver shutdown.
858 */
859static void amdgpu_atombios_fini(struct amdgpu_device *adev)
860{
Monk Liu89e0ec9f2016-05-27 19:34:11 +0800861 if (adev->mode_info.atom_context) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862 kfree(adev->mode_info.atom_context->scratch);
Monk Liu89e0ec9f2016-05-27 19:34:11 +0800863 kfree(adev->mode_info.atom_context->iio);
864 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400865 kfree(adev->mode_info.atom_context);
866 adev->mode_info.atom_context = NULL;
867 kfree(adev->mode_info.atom_card_info);
868 adev->mode_info.atom_card_info = NULL;
869}
870
871/**
872 * amdgpu_atombios_init - init the driver info and callbacks for atombios
873 *
874 * @adev: amdgpu_device pointer
875 *
876 * Initializes the driver info and register access callbacks for the
877 * ATOM interpreter (r4xx+).
878 * Returns 0 on sucess, -ENOMEM on failure.
879 * Called at driver startup.
880 */
881static int amdgpu_atombios_init(struct amdgpu_device *adev)
882{
883 struct card_info *atom_card_info =
884 kzalloc(sizeof(struct card_info), GFP_KERNEL);
885
886 if (!atom_card_info)
887 return -ENOMEM;
888
889 adev->mode_info.atom_card_info = atom_card_info;
890 atom_card_info->dev = adev->ddev;
891 atom_card_info->reg_read = cail_reg_read;
892 atom_card_info->reg_write = cail_reg_write;
893 /* needed for iio ops */
894 if (adev->rio_mem) {
895 atom_card_info->ioreg_read = cail_ioreg_read;
896 atom_card_info->ioreg_write = cail_ioreg_write;
897 } else {
Amber Linb64a18c2017-01-04 08:06:58 -0500898 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400899 atom_card_info->ioreg_read = cail_reg_read;
900 atom_card_info->ioreg_write = cail_reg_write;
901 }
902 atom_card_info->mc_read = cail_mc_read;
903 atom_card_info->mc_write = cail_mc_write;
904 atom_card_info->pll_read = cail_pll_read;
905 atom_card_info->pll_write = cail_pll_write;
906
907 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
908 if (!adev->mode_info.atom_context) {
909 amdgpu_atombios_fini(adev);
910 return -ENOMEM;
911 }
912
913 mutex_init(&adev->mode_info.atom_context->mutex);
914 amdgpu_atombios_scratch_regs_init(adev);
915 amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
916 return 0;
917}
918
919/* if we get transitioned to only one device, take VGA back */
920/**
921 * amdgpu_vga_set_decode - enable/disable vga decode
922 *
923 * @cookie: amdgpu_device pointer
924 * @state: enable/disable vga decode
925 *
926 * Enable/disable vga decode (all asics).
927 * Returns VGA resource flags.
928 */
929static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
930{
931 struct amdgpu_device *adev = cookie;
932 amdgpu_asic_set_vga_state(adev, state);
933 if (state)
934 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
935 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
936 else
937 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
938}
939
940/**
941 * amdgpu_check_pot_argument - check that argument is a power of two
942 *
943 * @arg: value to check
944 *
945 * Validates that a certain argument is a power of two (all asics).
946 * Returns true if argument is valid.
947 */
948static bool amdgpu_check_pot_argument(int arg)
949{
950 return (arg & (arg - 1)) == 0;
951}
952
953/**
954 * amdgpu_check_arguments - validate module params
955 *
956 * @adev: amdgpu_device pointer
957 *
958 * Validates certain module parameters and updates
959 * the associated values used by the driver (all asics).
960 */
961static void amdgpu_check_arguments(struct amdgpu_device *adev)
962{
Chunming Zhou5b011232015-12-10 17:34:33 +0800963 if (amdgpu_sched_jobs < 4) {
964 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
965 amdgpu_sched_jobs);
966 amdgpu_sched_jobs = 4;
967 } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
968 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
969 amdgpu_sched_jobs);
970 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
971 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400972
973 if (amdgpu_gart_size != -1) {
Christian Königc4e1a132016-03-17 16:25:15 +0100974 /* gtt size must be greater or equal to 32M */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400975 if (amdgpu_gart_size < 32) {
976 dev_warn(adev->dev, "gart size (%d) too small\n",
977 amdgpu_gart_size);
978 amdgpu_gart_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400979 }
980 }
981
982 if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
983 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
984 amdgpu_vm_size);
Alex Deucher8dacc122015-05-11 16:20:58 -0400985 amdgpu_vm_size = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400986 }
987
988 if (amdgpu_vm_size < 1) {
989 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
990 amdgpu_vm_size);
Alex Deucher8dacc122015-05-11 16:20:58 -0400991 amdgpu_vm_size = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400992 }
993
994 /*
995 * Max GPUVM size for Cayman, SI and CI are 40 bits.
996 */
997 if (amdgpu_vm_size > 1024) {
998 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
999 amdgpu_vm_size);
Alex Deucher8dacc122015-05-11 16:20:58 -04001000 amdgpu_vm_size = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001001 }
1002
1003 /* defines number of bits in page table versus page directory,
1004 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1005 * page table and the remaining bits are in the page directory */
1006 if (amdgpu_vm_block_size == -1) {
1007
1008 /* Total bits covered by PD + PTs */
1009 unsigned bits = ilog2(amdgpu_vm_size) + 18;
1010
1011 /* Make sure the PD is 4K in size up to 8GB address space.
1012 Above that split equal between PD and PTs */
1013 if (amdgpu_vm_size <= 8)
1014 amdgpu_vm_block_size = bits - 9;
1015 else
1016 amdgpu_vm_block_size = (bits + 3) / 2;
1017
1018 } else if (amdgpu_vm_block_size < 9) {
1019 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1020 amdgpu_vm_block_size);
1021 amdgpu_vm_block_size = 9;
1022 }
1023
1024 if (amdgpu_vm_block_size > 24 ||
1025 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1026 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1027 amdgpu_vm_block_size);
1028 amdgpu_vm_block_size = 9;
1029 }
Christian König6a7f76e2016-08-24 15:51:49 +02001030
jimqu526bae32016-11-07 09:53:10 +08001031 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1032 !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
Christian König6a7f76e2016-08-24 15:51:49 +02001033 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1034 amdgpu_vram_page_split);
1035 amdgpu_vram_page_split = 1024;
1036 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001037}
1038
1039/**
1040 * amdgpu_switcheroo_set_state - set switcheroo state
1041 *
1042 * @pdev: pci dev pointer
Lukas Wunner16944672015-09-05 11:17:35 +02001043 * @state: vga_switcheroo state
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001044 *
1045 * Callback for the switcheroo driver. Suspends or resumes the
1046 * the asics before or after it is powered up using ACPI methods.
1047 */
1048static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1049{
1050 struct drm_device *dev = pci_get_drvdata(pdev);
1051
1052 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1053 return;
1054
1055 if (state == VGA_SWITCHEROO_ON) {
1056 unsigned d3_delay = dev->pdev->d3_delay;
1057
1058 printk(KERN_INFO "amdgpu: switched on\n");
1059 /* don't suspend or resume card normally */
1060 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1061
Alex Deucher810ddc32016-08-23 13:25:49 -04001062 amdgpu_device_resume(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001063
1064 dev->pdev->d3_delay = d3_delay;
1065
1066 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1067 drm_kms_helper_poll_enable(dev);
1068 } else {
1069 printk(KERN_INFO "amdgpu: switched off\n");
1070 drm_kms_helper_poll_disable(dev);
1071 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Alex Deucher810ddc32016-08-23 13:25:49 -04001072 amdgpu_device_suspend(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001073 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1074 }
1075}
1076
1077/**
1078 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1079 *
1080 * @pdev: pci dev pointer
1081 *
1082 * Callback for the switcheroo driver. Check of the switcheroo
1083 * state can be changed.
1084 * Returns true if the state can be changed, false if not.
1085 */
1086static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1087{
1088 struct drm_device *dev = pci_get_drvdata(pdev);
1089
1090 /*
1091 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1092 * locking inversion with the driver load path. And the access here is
1093 * completely racy anyway. So don't bother with locking for now.
1094 */
1095 return dev->open_count == 0;
1096}
1097
1098static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1099 .set_gpu_state = amdgpu_switcheroo_set_state,
1100 .reprobe = NULL,
1101 .can_switch = amdgpu_switcheroo_can_switch,
1102};
1103
1104int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001105 enum amd_ip_block_type block_type,
1106 enum amd_clockgating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001107{
1108 int i, r = 0;
1109
1110 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001111 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001112 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001113 if (adev->ip_blocks[i].version->type == block_type) {
1114 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1115 state);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001116 if (r)
1117 return r;
Alex Deuchera225bf12016-06-23 11:48:30 -04001118 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001119 }
1120 }
1121 return r;
1122}
1123
1124int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001125 enum amd_ip_block_type block_type,
1126 enum amd_powergating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001127{
1128 int i, r = 0;
1129
1130 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001131 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001132 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001133 if (adev->ip_blocks[i].version->type == block_type) {
1134 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1135 state);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001136 if (r)
1137 return r;
Alex Deuchera225bf12016-06-23 11:48:30 -04001138 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001139 }
1140 }
1141 return r;
1142}
1143
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001144void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1145{
1146 int i;
1147
1148 for (i = 0; i < adev->num_ip_blocks; i++) {
1149 if (!adev->ip_blocks[i].status.valid)
1150 continue;
1151 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1152 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1153 }
1154}
1155
Alex Deucher5dbbb602016-06-23 11:41:04 -04001156int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1157 enum amd_ip_block_type block_type)
1158{
1159 int i, r;
1160
1161 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001162 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001163 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001164 if (adev->ip_blocks[i].version->type == block_type) {
1165 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001166 if (r)
1167 return r;
1168 break;
1169 }
1170 }
1171 return 0;
1172
1173}
1174
1175bool amdgpu_is_idle(struct amdgpu_device *adev,
1176 enum amd_ip_block_type block_type)
1177{
1178 int i;
1179
1180 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001181 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001182 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001183 if (adev->ip_blocks[i].version->type == block_type)
1184 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001185 }
1186 return true;
1187
1188}
1189
Alex Deuchera1255102016-10-13 17:41:13 -04001190struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1191 enum amd_ip_block_type type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001192{
1193 int i;
1194
1195 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -04001196 if (adev->ip_blocks[i].version->type == type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001197 return &adev->ip_blocks[i];
1198
1199 return NULL;
1200}
1201
1202/**
1203 * amdgpu_ip_block_version_cmp
1204 *
1205 * @adev: amdgpu_device pointer
yanyang15fc3aee2015-05-22 14:39:35 -04001206 * @type: enum amd_ip_block_type
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001207 * @major: major version
1208 * @minor: minor version
1209 *
1210 * return 0 if equal or greater
1211 * return 1 if smaller or the ip_block doesn't exist
1212 */
1213int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001214 enum amd_ip_block_type type,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001215 u32 major, u32 minor)
1216{
Alex Deuchera1255102016-10-13 17:41:13 -04001217 struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001218
Alex Deuchera1255102016-10-13 17:41:13 -04001219 if (ip_block && ((ip_block->version->major > major) ||
1220 ((ip_block->version->major == major) &&
1221 (ip_block->version->minor >= minor))))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001222 return 0;
1223
1224 return 1;
1225}
1226
Alex Deuchera1255102016-10-13 17:41:13 -04001227/**
1228 * amdgpu_ip_block_add
1229 *
1230 * @adev: amdgpu_device pointer
1231 * @ip_block_version: pointer to the IP to add
1232 *
1233 * Adds the IP block driver information to the collection of IPs
1234 * on the asic.
1235 */
1236int amdgpu_ip_block_add(struct amdgpu_device *adev,
1237 const struct amdgpu_ip_block_version *ip_block_version)
1238{
1239 if (!ip_block_version)
1240 return -EINVAL;
1241
1242 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1243
1244 return 0;
1245}
1246
Alex Deucher483ef982016-09-30 12:43:04 -04001247static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
Emily Deng9accf2f2016-08-10 16:01:25 +08001248{
1249 adev->enable_virtual_display = false;
1250
1251 if (amdgpu_virtual_display) {
1252 struct drm_device *ddev = adev->ddev;
1253 const char *pci_address_name = pci_name(ddev->pdev);
Emily Deng0f663562016-09-30 13:02:18 -04001254 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
Emily Deng9accf2f2016-08-10 16:01:25 +08001255
1256 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1257 pciaddstr_tmp = pciaddstr;
Emily Deng0f663562016-09-30 13:02:18 -04001258 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1259 pciaddname = strsep(&pciaddname_tmp, ",");
Emily Deng9accf2f2016-08-10 16:01:25 +08001260 if (!strcmp(pci_address_name, pciaddname)) {
Emily Deng0f663562016-09-30 13:02:18 -04001261 long num_crtc;
1262 int res = -1;
1263
Emily Deng9accf2f2016-08-10 16:01:25 +08001264 adev->enable_virtual_display = true;
Emily Deng0f663562016-09-30 13:02:18 -04001265
1266 if (pciaddname_tmp)
1267 res = kstrtol(pciaddname_tmp, 10,
1268 &num_crtc);
1269
1270 if (!res) {
1271 if (num_crtc < 1)
1272 num_crtc = 1;
1273 if (num_crtc > 6)
1274 num_crtc = 6;
1275 adev->mode_info.num_crtc = num_crtc;
1276 } else {
1277 adev->mode_info.num_crtc = 1;
1278 }
Emily Deng9accf2f2016-08-10 16:01:25 +08001279 break;
1280 }
1281 }
1282
Emily Deng0f663562016-09-30 13:02:18 -04001283 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1284 amdgpu_virtual_display, pci_address_name,
1285 adev->enable_virtual_display, adev->mode_info.num_crtc);
Emily Deng9accf2f2016-08-10 16:01:25 +08001286
1287 kfree(pciaddstr);
1288 }
1289}
1290
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001291static int amdgpu_early_init(struct amdgpu_device *adev)
1292{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001293 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001294
Alex Deucher483ef982016-09-30 12:43:04 -04001295 amdgpu_device_enable_virtual_display(adev);
Emily Denga6be7572016-08-08 11:37:50 +08001296
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001297 switch (adev->asic_type) {
Alex Deucheraaa36a92015-04-20 17:31:14 -04001298 case CHIP_TOPAZ:
1299 case CHIP_TONGA:
David Zhang48299f92015-07-08 01:05:16 +08001300 case CHIP_FIJI:
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001301 case CHIP_POLARIS11:
1302 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001303 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -04001304 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -04001305 case CHIP_STONEY:
1306 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001307 adev->family = AMDGPU_FAMILY_CZ;
1308 else
1309 adev->family = AMDGPU_FAMILY_VI;
1310
1311 r = vi_set_ip_blocks(adev);
1312 if (r)
1313 return r;
1314 break;
Ken Wang33f34802016-01-21 17:29:41 +08001315#ifdef CONFIG_DRM_AMDGPU_SI
1316 case CHIP_VERDE:
1317 case CHIP_TAHITI:
1318 case CHIP_PITCAIRN:
1319 case CHIP_OLAND:
1320 case CHIP_HAINAN:
Ken Wang295d0da2016-05-24 21:02:53 +08001321 adev->family = AMDGPU_FAMILY_SI;
Ken Wang33f34802016-01-21 17:29:41 +08001322 r = si_set_ip_blocks(adev);
1323 if (r)
1324 return r;
1325 break;
1326#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -04001327#ifdef CONFIG_DRM_AMDGPU_CIK
1328 case CHIP_BONAIRE:
1329 case CHIP_HAWAII:
1330 case CHIP_KAVERI:
1331 case CHIP_KABINI:
1332 case CHIP_MULLINS:
1333 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1334 adev->family = AMDGPU_FAMILY_CI;
1335 else
1336 adev->family = AMDGPU_FAMILY_KV;
1337
1338 r = cik_set_ip_blocks(adev);
1339 if (r)
1340 return r;
1341 break;
1342#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001343 default:
1344 /* FIXME: not supported yet */
1345 return -EINVAL;
1346 }
1347
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001348 for (i = 0; i < adev->num_ip_blocks; i++) {
1349 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1350 DRM_ERROR("disabled ip block: %d\n", i);
Alex Deuchera1255102016-10-13 17:41:13 -04001351 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001352 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001353 if (adev->ip_blocks[i].version->funcs->early_init) {
1354 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001355 if (r == -ENOENT) {
Alex Deuchera1255102016-10-13 17:41:13 -04001356 adev->ip_blocks[i].status.valid = false;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001357 } else if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001358 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1359 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001360 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001361 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001362 adev->ip_blocks[i].status.valid = true;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001363 }
Alex Deucher974e6b62015-07-10 13:59:44 -04001364 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001365 adev->ip_blocks[i].status.valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001366 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001367 }
1368 }
1369
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +02001370 adev->cg_flags &= amdgpu_cg_mask;
1371 adev->pg_flags &= amdgpu_pg_mask;
1372
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001373 return 0;
1374}
1375
1376static int amdgpu_init(struct amdgpu_device *adev)
1377{
1378 int i, r;
1379
1380 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001381 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001382 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001383 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001384 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001385 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1386 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001387 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001388 }
Alex Deuchera1255102016-10-13 17:41:13 -04001389 adev->ip_blocks[i].status.sw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001390 /* need to do gmc hw init early so we can allocate gpu mem */
Alex Deuchera1255102016-10-13 17:41:13 -04001391 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001392 r = amdgpu_vram_scratch_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001393 if (r) {
1394 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001395 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001396 }
Alex Deuchera1255102016-10-13 17:41:13 -04001397 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001398 if (r) {
1399 DRM_ERROR("hw_init %d failed %d\n", i, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001400 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001401 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001402 r = amdgpu_wb_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001403 if (r) {
1404 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001405 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001406 }
Alex Deuchera1255102016-10-13 17:41:13 -04001407 adev->ip_blocks[i].status.hw = true;
Monk Liu24936642017-01-09 15:54:32 +08001408
1409 /* right after GMC hw init, we create CSA */
1410 if (amdgpu_sriov_vf(adev)) {
1411 r = amdgpu_allocate_static_csa(adev);
1412 if (r) {
1413 DRM_ERROR("allocate CSA failed %d\n", r);
1414 return r;
1415 }
1416 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001417 }
1418 }
1419
1420 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001421 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001422 continue;
1423 /* gmc hw init is done early */
Alex Deuchera1255102016-10-13 17:41:13 -04001424 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001425 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001426 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001427 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001428 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1429 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001430 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001431 }
Alex Deuchera1255102016-10-13 17:41:13 -04001432 adev->ip_blocks[i].status.hw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001433 }
1434
1435 return 0;
1436}
1437
1438static int amdgpu_late_init(struct amdgpu_device *adev)
1439{
1440 int i = 0, r;
1441
1442 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001443 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001444 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001445 if (adev->ip_blocks[i].version->funcs->late_init) {
1446 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001447 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001448 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1449 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001450 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001451 }
Alex Deuchera1255102016-10-13 17:41:13 -04001452 adev->ip_blocks[i].status.late_initialized = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001453 }
Alex Deucher4a446d52016-10-07 14:48:18 -04001454 /* skip CG for VCE/UVD, it's handled specially */
Alex Deuchera1255102016-10-13 17:41:13 -04001455 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1456 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
Alex Deucher4a446d52016-10-07 14:48:18 -04001457 /* enable clockgating to save power */
Alex Deuchera1255102016-10-13 17:41:13 -04001458 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1459 AMD_CG_STATE_GATE);
Alex Deucher4a446d52016-10-07 14:48:18 -04001460 if (r) {
1461 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001462 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher4a446d52016-10-07 14:48:18 -04001463 return r;
1464 }
Arindam Nathb0b00ff2016-10-07 19:01:37 +05301465 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001466 }
1467
1468 return 0;
1469}
1470
1471static int amdgpu_fini(struct amdgpu_device *adev)
1472{
1473 int i, r;
1474
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001475 /* need to disable SMC first */
1476 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001477 if (!adev->ip_blocks[i].status.hw)
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001478 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001479 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001480 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
Alex Deuchera1255102016-10-13 17:41:13 -04001481 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1482 AMD_CG_STATE_UNGATE);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001483 if (r) {
1484 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001485 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001486 return r;
1487 }
Alex Deuchera1255102016-10-13 17:41:13 -04001488 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001489 /* XXX handle errors */
1490 if (r) {
1491 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001492 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001493 }
Alex Deuchera1255102016-10-13 17:41:13 -04001494 adev->ip_blocks[i].status.hw = false;
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001495 break;
1496 }
1497 }
1498
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001499 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001500 if (!adev->ip_blocks[i].status.hw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001501 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001502 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001503 amdgpu_wb_fini(adev);
1504 amdgpu_vram_scratch_fini(adev);
1505 }
Rex Zhu8201a672016-11-24 21:44:44 +08001506
1507 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1508 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1509 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1510 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1511 AMD_CG_STATE_UNGATE);
1512 if (r) {
1513 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1514 adev->ip_blocks[i].version->funcs->name, r);
1515 return r;
1516 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001517 }
Rex Zhu8201a672016-11-24 21:44:44 +08001518
Alex Deuchera1255102016-10-13 17:41:13 -04001519 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001520 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001521 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001522 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1523 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001524 }
Rex Zhu8201a672016-11-24 21:44:44 +08001525
Alex Deuchera1255102016-10-13 17:41:13 -04001526 adev->ip_blocks[i].status.hw = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001527 }
1528
1529 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001530 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001531 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001532 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001533 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001534 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001535 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1536 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001537 }
Alex Deuchera1255102016-10-13 17:41:13 -04001538 adev->ip_blocks[i].status.sw = false;
1539 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001540 }
1541
Monk Liua6dcfd92016-05-19 14:36:34 +08001542 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001543 if (!adev->ip_blocks[i].status.late_initialized)
Grazvydas Ignotas8a2eef12016-10-03 00:06:44 +03001544 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001545 if (adev->ip_blocks[i].version->funcs->late_fini)
1546 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1547 adev->ip_blocks[i].status.late_initialized = false;
Monk Liua6dcfd92016-05-19 14:36:34 +08001548 }
1549
Monk Liu24936642017-01-09 15:54:32 +08001550 if (amdgpu_sriov_vf(adev))
1551 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
1552
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001553 return 0;
1554}
1555
Alex Deucherfaefba92016-12-06 10:38:29 -05001556int amdgpu_suspend(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001557{
1558 int i, r;
1559
Flora Cuic5a93a22016-02-26 10:45:25 +08001560 /* ungate SMC block first */
1561 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1562 AMD_CG_STATE_UNGATE);
1563 if (r) {
1564 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1565 }
1566
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001567 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001568 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001569 continue;
1570 /* ungate blocks so that suspend can properly shut them down */
Flora Cuic5a93a22016-02-26 10:45:25 +08001571 if (i != AMD_IP_BLOCK_TYPE_SMC) {
Alex Deuchera1255102016-10-13 17:41:13 -04001572 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1573 AMD_CG_STATE_UNGATE);
Flora Cuic5a93a22016-02-26 10:45:25 +08001574 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001575 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1576 adev->ip_blocks[i].version->funcs->name, r);
Flora Cuic5a93a22016-02-26 10:45:25 +08001577 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001578 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001579 /* XXX handle errors */
Alex Deuchera1255102016-10-13 17:41:13 -04001580 r = adev->ip_blocks[i].version->funcs->suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001581 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001582 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001583 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1584 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001585 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001586 }
1587
1588 return 0;
1589}
1590
1591static int amdgpu_resume(struct amdgpu_device *adev)
1592{
1593 int i, r;
1594
1595 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001596 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001597 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001598 r = adev->ip_blocks[i].version->funcs->resume(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001599 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001600 DRM_ERROR("resume of IP block <%s> failed %d\n",
1601 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001602 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001603 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001604 }
1605
1606 return 0;
1607}
1608
Monk Liu4e99a442016-03-31 13:26:59 +08001609static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -04001610{
Monk Liu4e99a442016-03-31 13:26:59 +08001611 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001612 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
Andres Rodriguez048765a2016-06-11 02:51:32 -04001613}
1614
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001615/**
1616 * amdgpu_device_init - initialize the driver
1617 *
1618 * @adev: amdgpu_device pointer
1619 * @pdev: drm dev pointer
1620 * @pdev: pci dev pointer
1621 * @flags: driver flags
1622 *
1623 * Initializes the driver info and hw (all asics).
1624 * Returns 0 for success or an error on failure.
1625 * Called at driver startup.
1626 */
1627int amdgpu_device_init(struct amdgpu_device *adev,
1628 struct drm_device *ddev,
1629 struct pci_dev *pdev,
1630 uint32_t flags)
1631{
1632 int r, i;
1633 bool runtime = false;
Marek Olšák95844d22016-08-17 23:49:27 +02001634 u32 max_MBps;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001635
1636 adev->shutdown = false;
1637 adev->dev = &pdev->dev;
1638 adev->ddev = ddev;
1639 adev->pdev = pdev;
1640 adev->flags = flags;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001641 adev->asic_type = flags & AMD_ASIC_MASK;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001642 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1643 adev->mc.gtt_size = 512 * 1024 * 1024;
1644 adev->accel_working = false;
1645 adev->num_rings = 0;
1646 adev->mman.buffer_funcs = NULL;
1647 adev->mman.buffer_funcs_ring = NULL;
1648 adev->vm_manager.vm_pte_funcs = NULL;
Christian König2d55e452016-02-08 17:37:38 +01001649 adev->vm_manager.vm_pte_num_rings = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001650 adev->gart.gart_funcs = NULL;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001651 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001652
1653 adev->smc_rreg = &amdgpu_invalid_rreg;
1654 adev->smc_wreg = &amdgpu_invalid_wreg;
1655 adev->pcie_rreg = &amdgpu_invalid_rreg;
1656 adev->pcie_wreg = &amdgpu_invalid_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001657 adev->pciep_rreg = &amdgpu_invalid_rreg;
1658 adev->pciep_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001659 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1660 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1661 adev->didt_rreg = &amdgpu_invalid_rreg;
1662 adev->didt_wreg = &amdgpu_invalid_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001663 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1664 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001665 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1666 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1667
Rex Zhuccdbb202016-06-08 12:47:41 +08001668
Alex Deucher3e39ab92015-06-05 15:04:33 -04001669 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1670 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1671 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001672
1673 /* mutex initialization are all done here so we
1674 * can recall function without having locking issues */
Christian König8d0a7ce2015-11-03 20:58:50 +01001675 mutex_init(&adev->vm_manager.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001676 atomic_set(&adev->irq.ih.lock, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001677 mutex_init(&adev->pm.mutex);
1678 mutex_init(&adev->gfx.gpu_clock_mutex);
1679 mutex_init(&adev->srbm_mutex);
1680 mutex_init(&adev->grbm_idx_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001681 mutex_init(&adev->mn_lock);
1682 hash_init(adev->mn_hash);
1683
1684 amdgpu_check_arguments(adev);
1685
1686 /* Registers mapping */
1687 /* TODO: block userspace mapping of io register */
1688 spin_lock_init(&adev->mmio_idx_lock);
1689 spin_lock_init(&adev->smc_idx_lock);
1690 spin_lock_init(&adev->pcie_idx_lock);
1691 spin_lock_init(&adev->uvd_ctx_idx_lock);
1692 spin_lock_init(&adev->didt_idx_lock);
Rex Zhuccdbb202016-06-08 12:47:41 +08001693 spin_lock_init(&adev->gc_cac_idx_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001694 spin_lock_init(&adev->audio_endpt_idx_lock);
Marek Olšák95844d22016-08-17 23:49:27 +02001695 spin_lock_init(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001696
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001697 INIT_LIST_HEAD(&adev->shadow_list);
1698 mutex_init(&adev->shadow_list_lock);
1699
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001700 INIT_LIST_HEAD(&adev->gtt_list);
1701 spin_lock_init(&adev->gtt_list_lock);
1702
Ken Wangda69c1612016-01-21 19:08:55 +08001703 if (adev->asic_type >= CHIP_BONAIRE) {
1704 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1705 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1706 } else {
1707 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
1708 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
1709 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001710
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001711 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1712 if (adev->rmmio == NULL) {
1713 return -ENOMEM;
1714 }
1715 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1716 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1717
Ken Wangda69c1612016-01-21 19:08:55 +08001718 if (adev->asic_type >= CHIP_BONAIRE)
1719 /* doorbell bar mapping */
1720 amdgpu_doorbell_init(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001721
1722 /* io port mapping */
1723 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1724 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1725 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1726 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1727 break;
1728 }
1729 }
1730 if (adev->rio_mem == NULL)
Amber Linb64a18c2017-01-04 08:06:58 -05001731 DRM_INFO("PCI I/O BAR is not found.\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001732
1733 /* early init functions */
1734 r = amdgpu_early_init(adev);
1735 if (r)
1736 return r;
1737
1738 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1739 /* this will fail for cards that aren't VGA class devices, just
1740 * ignore it */
1741 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
1742
1743 if (amdgpu_runtime_pm == 1)
1744 runtime = true;
Alex Deuchere9bef452016-04-25 13:12:18 -04001745 if (amdgpu_device_is_px(ddev))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001746 runtime = true;
1747 vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
1748 if (runtime)
1749 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1750
1751 /* Read BIOS */
Alex Deucher83ba1262016-06-03 18:21:41 -04001752 if (!amdgpu_get_bios(adev)) {
1753 r = -EINVAL;
1754 goto failed;
1755 }
Nils Wallméniusf7e9e9f2016-12-14 21:52:45 +01001756
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001757 r = amdgpu_atombios_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001758 if (r) {
1759 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001760 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001761 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001762
Monk Liu4e99a442016-03-31 13:26:59 +08001763 /* detect if we are with an SRIOV vbios */
1764 amdgpu_device_detect_sriov_bios(adev);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001765
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001766 /* Post card if necessary */
Monk Liubec86372016-09-14 19:38:08 +08001767 if (amdgpu_vpost_needed(adev)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001768 if (!adev->bios) {
Monk Liubec86372016-09-14 19:38:08 +08001769 dev_err(adev->dev, "no vBIOS found\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001770 r = -EINVAL;
1771 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001772 }
Monk Liubec86372016-09-14 19:38:08 +08001773 DRM_INFO("GPU posting now...\n");
Monk Liu4e99a442016-03-31 13:26:59 +08001774 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
1775 if (r) {
1776 dev_err(adev->dev, "gpu post error!\n");
1777 goto failed;
1778 }
1779 } else {
1780 DRM_INFO("GPU post is not needed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001781 }
1782
1783 /* Initialize clocks */
1784 r = amdgpu_atombios_get_clock_info(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001785 if (r) {
1786 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001787 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001788 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001789 /* init i2c buses */
1790 amdgpu_atombios_i2c_init(adev);
1791
1792 /* Fence driver */
1793 r = amdgpu_fence_driver_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001794 if (r) {
1795 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001796 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001797 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001798
1799 /* init the mode config */
1800 drm_mode_config_init(adev->ddev);
1801
1802 r = amdgpu_init(adev);
1803 if (r) {
Alex Deucher2c1a2782015-12-07 17:02:53 -05001804 dev_err(adev->dev, "amdgpu_init failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001805 amdgpu_fini(adev);
Alex Deucher83ba1262016-06-03 18:21:41 -04001806 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001807 }
1808
1809 adev->accel_working = true;
1810
Marek Olšák95844d22016-08-17 23:49:27 +02001811 /* Initialize the buffer migration limit. */
1812 if (amdgpu_moverate >= 0)
1813 max_MBps = amdgpu_moverate;
1814 else
1815 max_MBps = 8; /* Allow 8 MB/s. */
1816 /* Get a log2 for easy divisions. */
1817 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
1818
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001819 amdgpu_fbdev_init(adev);
1820
1821 r = amdgpu_ib_pool_init(adev);
1822 if (r) {
1823 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
Alex Deucher83ba1262016-06-03 18:21:41 -04001824 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001825 }
1826
1827 r = amdgpu_ib_ring_tests(adev);
1828 if (r)
1829 DRM_ERROR("ib ring test failed (%d).\n", r);
1830
1831 r = amdgpu_gem_debugfs_init(adev);
1832 if (r) {
1833 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1834 }
1835
1836 r = amdgpu_debugfs_regs_init(adev);
1837 if (r) {
1838 DRM_ERROR("registering register debugfs failed (%d).\n", r);
1839 }
1840
Huang Rui50ab2532016-06-12 15:51:09 +08001841 r = amdgpu_debugfs_firmware_init(adev);
1842 if (r) {
1843 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
1844 return r;
1845 }
1846
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001847 if ((amdgpu_testing & 1)) {
1848 if (adev->accel_working)
1849 amdgpu_test_moves(adev);
1850 else
1851 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
1852 }
1853 if ((amdgpu_testing & 2)) {
1854 if (adev->accel_working)
1855 amdgpu_test_syncing(adev);
1856 else
1857 DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
1858 }
1859 if (amdgpu_benchmarking) {
1860 if (adev->accel_working)
1861 amdgpu_benchmark(adev, amdgpu_benchmarking);
1862 else
1863 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
1864 }
1865
1866 /* enable clockgating, etc. after ib tests, etc. since some blocks require
1867 * explicit gating rather than handling it automatically.
1868 */
1869 r = amdgpu_late_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001870 if (r) {
1871 dev_err(adev->dev, "amdgpu_late_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001872 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001873 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001874
1875 return 0;
Alex Deucher83ba1262016-06-03 18:21:41 -04001876
1877failed:
1878 if (runtime)
1879 vga_switcheroo_fini_domain_pm_ops(adev->dev);
1880 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001881}
1882
1883static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
1884
1885/**
1886 * amdgpu_device_fini - tear down the driver
1887 *
1888 * @adev: amdgpu_device pointer
1889 *
1890 * Tear down the driver info (all asics).
1891 * Called at driver shutdown.
1892 */
1893void amdgpu_device_fini(struct amdgpu_device *adev)
1894{
1895 int r;
1896
1897 DRM_INFO("amdgpu: finishing device.\n");
1898 adev->shutdown = true;
Grazvydas Ignotasa951ed82016-09-25 23:34:48 +03001899 drm_crtc_force_disable_all(adev->ddev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001900 /* evict vram memory */
1901 amdgpu_bo_evict_vram(adev);
1902 amdgpu_ib_pool_fini(adev);
1903 amdgpu_fence_driver_fini(adev);
1904 amdgpu_fbdev_fini(adev);
1905 r = amdgpu_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001906 adev->accel_working = false;
1907 /* free i2c buses */
1908 amdgpu_i2c_fini(adev);
1909 amdgpu_atombios_fini(adev);
1910 kfree(adev->bios);
1911 adev->bios = NULL;
1912 vga_switcheroo_unregister_client(adev->pdev);
Alex Deucher83ba1262016-06-03 18:21:41 -04001913 if (adev->flags & AMD_IS_PX)
1914 vga_switcheroo_fini_domain_pm_ops(adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001915 vga_client_register(adev->pdev, NULL, NULL, NULL);
1916 if (adev->rio_mem)
1917 pci_iounmap(adev->pdev, adev->rio_mem);
1918 adev->rio_mem = NULL;
1919 iounmap(adev->rmmio);
1920 adev->rmmio = NULL;
Ken Wangda69c1612016-01-21 19:08:55 +08001921 if (adev->asic_type >= CHIP_BONAIRE)
1922 amdgpu_doorbell_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001923 amdgpu_debugfs_regs_cleanup(adev);
1924 amdgpu_debugfs_remove_files(adev);
1925}
1926
1927
1928/*
1929 * Suspend & resume.
1930 */
1931/**
Alex Deucher810ddc32016-08-23 13:25:49 -04001932 * amdgpu_device_suspend - initiate device suspend
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001933 *
1934 * @pdev: drm dev pointer
1935 * @state: suspend state
1936 *
1937 * Puts the hw in the suspend state (all asics).
1938 * Returns 0 for success or an error on failure.
1939 * Called at driver suspend.
1940 */
Alex Deucher810ddc32016-08-23 13:25:49 -04001941int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001942{
1943 struct amdgpu_device *adev;
1944 struct drm_crtc *crtc;
1945 struct drm_connector *connector;
Alex Deucher5ceb54c2015-08-05 12:41:48 -04001946 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001947
1948 if (dev == NULL || dev->dev_private == NULL) {
1949 return -ENODEV;
1950 }
1951
1952 adev = dev->dev_private;
1953
1954 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1955 return 0;
1956
1957 drm_kms_helper_poll_disable(dev);
1958
1959 /* turn off display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04001960 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001961 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1962 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1963 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04001964 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001965
Alex Deucher756e6882015-10-08 00:03:36 -04001966 /* unpin the front buffers and cursors */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001967 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Alex Deucher756e6882015-10-08 00:03:36 -04001968 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001969 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
1970 struct amdgpu_bo *robj;
1971
Alex Deucher756e6882015-10-08 00:03:36 -04001972 if (amdgpu_crtc->cursor_bo) {
1973 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1974 r = amdgpu_bo_reserve(aobj, false);
1975 if (r == 0) {
1976 amdgpu_bo_unpin(aobj);
1977 amdgpu_bo_unreserve(aobj);
1978 }
1979 }
1980
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001981 if (rfb == NULL || rfb->obj == NULL) {
1982 continue;
1983 }
1984 robj = gem_to_amdgpu_bo(rfb->obj);
1985 /* don't unpin kernel fb objects */
1986 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
1987 r = amdgpu_bo_reserve(robj, false);
1988 if (r == 0) {
1989 amdgpu_bo_unpin(robj);
1990 amdgpu_bo_unreserve(robj);
1991 }
1992 }
1993 }
1994 /* evict vram memory */
1995 amdgpu_bo_evict_vram(adev);
1996
Alex Deucher5ceb54c2015-08-05 12:41:48 -04001997 amdgpu_fence_driver_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001998
1999 r = amdgpu_suspend(adev);
2000
Alex Deuchera0a71e42016-10-10 12:41:36 -04002001 /* evict remaining vram memory
2002 * This second call to evict vram is to evict the gart page table
2003 * using the CPU.
2004 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002005 amdgpu_bo_evict_vram(adev);
2006
Alex Deuchere695e772016-10-19 14:40:58 -04002007 amdgpu_atombios_scratch_regs_save(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002008 pci_save_state(dev->pdev);
2009 if (suspend) {
2010 /* Shut down the device */
2011 pci_disable_device(dev->pdev);
2012 pci_set_power_state(dev->pdev, PCI_D3hot);
jimqu74b0b152016-09-07 17:09:12 +08002013 } else {
2014 r = amdgpu_asic_reset(adev);
2015 if (r)
2016 DRM_ERROR("amdgpu asic reset failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002017 }
2018
2019 if (fbcon) {
2020 console_lock();
2021 amdgpu_fbdev_set_suspend(adev, 1);
2022 console_unlock();
2023 }
2024 return 0;
2025}
2026
2027/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002028 * amdgpu_device_resume - initiate device resume
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002029 *
2030 * @pdev: drm dev pointer
2031 *
2032 * Bring the hw back to operating state (all asics).
2033 * Returns 0 for success or an error on failure.
2034 * Called at driver resume.
2035 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002036int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002037{
2038 struct drm_connector *connector;
2039 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher756e6882015-10-08 00:03:36 -04002040 struct drm_crtc *crtc;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002041 int r;
2042
2043 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2044 return 0;
2045
jimqu74b0b152016-09-07 17:09:12 +08002046 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002047 console_lock();
jimqu74b0b152016-09-07 17:09:12 +08002048
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002049 if (resume) {
2050 pci_set_power_state(dev->pdev, PCI_D0);
2051 pci_restore_state(dev->pdev);
jimqu74b0b152016-09-07 17:09:12 +08002052 r = pci_enable_device(dev->pdev);
2053 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002054 if (fbcon)
2055 console_unlock();
jimqu74b0b152016-09-07 17:09:12 +08002056 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002057 }
2058 }
Alex Deuchere695e772016-10-19 14:40:58 -04002059 amdgpu_atombios_scratch_regs_restore(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002060
2061 /* post card */
jimqu74b0b152016-09-07 17:09:12 +08002062 if (!amdgpu_card_posted(adev) || !resume) {
2063 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2064 if (r)
2065 DRM_ERROR("amdgpu asic init failed\n");
2066 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002067
2068 r = amdgpu_resume(adev);
Flora Cuica198522016-02-04 15:10:08 +08002069 if (r)
2070 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002071
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002072 amdgpu_fence_driver_resume(adev);
2073
Flora Cuica198522016-02-04 15:10:08 +08002074 if (resume) {
2075 r = amdgpu_ib_ring_tests(adev);
2076 if (r)
2077 DRM_ERROR("ib ring test failed (%d).\n", r);
2078 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002079
2080 r = amdgpu_late_init(adev);
2081 if (r)
2082 return r;
2083
Alex Deucher756e6882015-10-08 00:03:36 -04002084 /* pin cursors */
2085 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2086 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2087
2088 if (amdgpu_crtc->cursor_bo) {
2089 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2090 r = amdgpu_bo_reserve(aobj, false);
2091 if (r == 0) {
2092 r = amdgpu_bo_pin(aobj,
2093 AMDGPU_GEM_DOMAIN_VRAM,
2094 &amdgpu_crtc->cursor_addr);
2095 if (r != 0)
2096 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2097 amdgpu_bo_unreserve(aobj);
2098 }
2099 }
2100 }
2101
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002102 /* blat the mode back in */
2103 if (fbcon) {
2104 drm_helper_resume_force_mode(dev);
2105 /* turn on display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002106 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002107 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2108 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2109 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002110 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002111 }
2112
2113 drm_kms_helper_poll_enable(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002114
2115 /*
2116 * Most of the connector probing functions try to acquire runtime pm
2117 * refs to ensure that the GPU is powered on when connector polling is
2118 * performed. Since we're calling this from a runtime PM callback,
2119 * trying to acquire rpm refs will cause us to deadlock.
2120 *
2121 * Since we're guaranteed to be holding the rpm lock, it's safe to
2122 * temporarily disable the rpm helpers so this doesn't deadlock us.
2123 */
2124#ifdef CONFIG_PM
2125 dev->dev->power.disable_depth++;
2126#endif
Alex Deucher54fb2a52015-11-24 14:30:56 -05002127 drm_helper_hpd_irq_event(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002128#ifdef CONFIG_PM
2129 dev->dev->power.disable_depth--;
2130#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002131
2132 if (fbcon) {
2133 amdgpu_fbdev_set_suspend(adev, 0);
2134 console_unlock();
2135 }
2136
2137 return 0;
2138}
2139
Chunming Zhou63fbf422016-07-15 11:19:20 +08002140static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2141{
2142 int i;
2143 bool asic_hang = false;
2144
2145 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002146 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou63fbf422016-07-15 11:19:20 +08002147 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002148 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2149 adev->ip_blocks[i].status.hang =
2150 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2151 if (adev->ip_blocks[i].status.hang) {
2152 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
Chunming Zhou63fbf422016-07-15 11:19:20 +08002153 asic_hang = true;
2154 }
2155 }
2156 return asic_hang;
2157}
2158
Baoyou Xie4d446652016-09-18 22:09:35 +08002159static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002160{
2161 int i, r = 0;
2162
2163 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002164 if (!adev->ip_blocks[i].status.valid)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002165 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002166 if (adev->ip_blocks[i].status.hang &&
2167 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2168 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
Chunming Zhoud31a5012016-07-18 10:04:34 +08002169 if (r)
2170 return r;
2171 }
2172 }
2173
2174 return 0;
2175}
2176
Chunming Zhou35d782f2016-07-15 15:57:13 +08002177static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2178{
Alex Deucherda146d32016-10-13 16:07:03 -04002179 int i;
2180
2181 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002182 if (!adev->ip_blocks[i].status.valid)
Alex Deucherda146d32016-10-13 16:07:03 -04002183 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002184 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2185 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2186 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2187 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2188 if (adev->ip_blocks[i].status.hang) {
Alex Deucherda146d32016-10-13 16:07:03 -04002189 DRM_INFO("Some block need full reset!\n");
2190 return true;
2191 }
2192 }
Chunming Zhou35d782f2016-07-15 15:57:13 +08002193 }
2194 return false;
2195}
2196
2197static int amdgpu_soft_reset(struct amdgpu_device *adev)
2198{
2199 int i, r = 0;
2200
2201 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002202 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002203 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002204 if (adev->ip_blocks[i].status.hang &&
2205 adev->ip_blocks[i].version->funcs->soft_reset) {
2206 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002207 if (r)
2208 return r;
2209 }
2210 }
2211
2212 return 0;
2213}
2214
2215static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2216{
2217 int i, r = 0;
2218
2219 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002220 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002221 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002222 if (adev->ip_blocks[i].status.hang &&
2223 adev->ip_blocks[i].version->funcs->post_soft_reset)
2224 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002225 if (r)
2226 return r;
2227 }
2228
2229 return 0;
2230}
2231
Chunming Zhou3ad81f12016-08-05 17:30:17 +08002232bool amdgpu_need_backup(struct amdgpu_device *adev)
2233{
2234 if (adev->flags & AMD_IS_APU)
2235 return false;
2236
2237 return amdgpu_lockup_timeout > 0 ? true : false;
2238}
2239
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002240static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2241 struct amdgpu_ring *ring,
2242 struct amdgpu_bo *bo,
Chris Wilsonf54d1862016-10-25 13:00:45 +01002243 struct dma_fence **fence)
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002244{
2245 uint32_t domain;
2246 int r;
2247
2248 if (!bo->shadow)
2249 return 0;
2250
2251 r = amdgpu_bo_reserve(bo, false);
2252 if (r)
2253 return r;
2254 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2255 /* if bo has been evicted, then no need to recover */
2256 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2257 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2258 NULL, fence, true);
2259 if (r) {
2260 DRM_ERROR("recover page table failed!\n");
2261 goto err;
2262 }
2263 }
2264err:
2265 amdgpu_bo_unreserve(bo);
2266 return r;
2267}
2268
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002269/**
2270 * amdgpu_gpu_reset - reset the asic
2271 *
2272 * @adev: amdgpu device pointer
2273 *
2274 * Attempt the reset the GPU if it has hung (all asics).
2275 * Returns 0 for success or an error on failure.
2276 */
2277int amdgpu_gpu_reset(struct amdgpu_device *adev)
2278{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002279 int i, r;
2280 int resched;
Chunming Zhou35d782f2016-07-15 15:57:13 +08002281 bool need_full_reset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002282
Chunming Zhou63fbf422016-07-15 11:19:20 +08002283 if (!amdgpu_check_soft_reset(adev)) {
2284 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2285 return 0;
2286 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002287
Marek Olšákd94aed52015-05-05 21:13:49 +02002288 atomic_inc(&adev->gpu_reset_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002289
Chunming Zhoua3c47d62016-06-30 16:44:41 +08002290 /* block TTM */
2291 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2292
Chunming Zhou0875dc92016-06-12 15:41:58 +08002293 /* block scheduler */
2294 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2295 struct amdgpu_ring *ring = adev->rings[i];
2296
2297 if (!ring)
2298 continue;
2299 kthread_park(ring->sched.thread);
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002300 amd_sched_hw_job_reset(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002301 }
Chunming Zhou2200eda2016-06-30 16:53:02 +08002302 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2303 amdgpu_fence_driver_force_completion(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002304
Chunming Zhou35d782f2016-07-15 15:57:13 +08002305 need_full_reset = amdgpu_need_full_reset(adev);
2306
2307 if (!need_full_reset) {
2308 amdgpu_pre_soft_reset(adev);
2309 r = amdgpu_soft_reset(adev);
2310 amdgpu_post_soft_reset(adev);
2311 if (r || amdgpu_check_soft_reset(adev)) {
2312 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2313 need_full_reset = true;
2314 }
2315 }
2316
2317 if (need_full_reset) {
Chunming Zhou35d782f2016-07-15 15:57:13 +08002318 r = amdgpu_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002319
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002320retry:
Chunming Zhou35d782f2016-07-15 15:57:13 +08002321 /* Disable fb access */
2322 if (adev->mode_info.num_crtc) {
2323 struct amdgpu_mode_mc_save save;
2324 amdgpu_display_stop_mc_access(adev, &save);
2325 amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
2326 }
Alex Deuchere695e772016-10-19 14:40:58 -04002327 amdgpu_atombios_scratch_regs_save(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002328 r = amdgpu_asic_reset(adev);
Alex Deuchere695e772016-10-19 14:40:58 -04002329 amdgpu_atombios_scratch_regs_restore(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002330 /* post card */
2331 amdgpu_atom_asic_init(adev->mode_info.atom_context);
Alex Deucherbfa99262016-01-15 11:59:48 -05002332
Chunming Zhou35d782f2016-07-15 15:57:13 +08002333 if (!r) {
2334 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2335 r = amdgpu_resume(adev);
2336 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002337 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002338 if (!r) {
Chunming Zhoue72cfd52016-07-27 13:15:20 +08002339 amdgpu_irq_gpu_reset_resume_helper(adev);
Chunming Zhou2c0d7312016-08-30 16:36:25 +08002340 if (need_full_reset && amdgpu_need_backup(adev)) {
2341 r = amdgpu_ttm_recover_gart(adev);
2342 if (r)
2343 DRM_ERROR("gart recovery failed!!!\n");
2344 }
Chunming Zhou1f465082016-06-30 15:02:26 +08002345 r = amdgpu_ib_ring_tests(adev);
2346 if (r) {
2347 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
Chunming Zhou40019dc2016-06-29 16:01:49 +08002348 r = amdgpu_suspend(adev);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002349 need_full_reset = true;
Chunming Zhou40019dc2016-06-29 16:01:49 +08002350 goto retry;
Chunming Zhou1f465082016-06-30 15:02:26 +08002351 }
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002352 /**
2353 * recovery vm page tables, since we cannot depend on VRAM is
2354 * consistent after gpu full reset.
2355 */
2356 if (need_full_reset && amdgpu_need_backup(adev)) {
2357 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2358 struct amdgpu_bo *bo, *tmp;
Chris Wilsonf54d1862016-10-25 13:00:45 +01002359 struct dma_fence *fence = NULL, *next = NULL;
Chunming Zhou1f465082016-06-30 15:02:26 +08002360
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002361 DRM_INFO("recover vram bo from shadow\n");
2362 mutex_lock(&adev->shadow_list_lock);
2363 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2364 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2365 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002366 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002367 if (r) {
2368 WARN(r, "recovery from shadow isn't comleted\n");
2369 break;
2370 }
2371 }
2372
Chris Wilsonf54d1862016-10-25 13:00:45 +01002373 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002374 fence = next;
2375 }
2376 mutex_unlock(&adev->shadow_list_lock);
2377 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002378 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002379 if (r)
2380 WARN(r, "recovery from shadow isn't comleted\n");
2381 }
Chris Wilsonf54d1862016-10-25 13:00:45 +01002382 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002383 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002384 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2385 struct amdgpu_ring *ring = adev->rings[i];
2386 if (!ring)
2387 continue;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002388
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002389 amd_sched_job_recovery(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002390 kthread_unpark(ring->sched.thread);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002391 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002392 } else {
Chunming Zhou2200eda2016-06-30 16:53:02 +08002393 dev_err(adev->dev, "asic resume failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002394 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
Chunming Zhou0875dc92016-06-12 15:41:58 +08002395 if (adev->rings[i]) {
2396 kthread_unpark(adev->rings[i]->sched.thread);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002397 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002398 }
2399 }
2400
2401 drm_helper_resume_force_mode(adev->ddev);
2402
2403 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2404 if (r) {
2405 /* bad news, how to tell it to userspace ? */
2406 dev_info(adev->dev, "GPU reset failed\n");
2407 }
2408
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002409 return r;
2410}
2411
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002412void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2413{
2414 u32 mask;
2415 int ret;
2416
Alex Deuchercd474ba2016-02-04 10:21:23 -05002417 if (amdgpu_pcie_gen_cap)
2418 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2419
2420 if (amdgpu_pcie_lane_cap)
2421 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2422
2423 /* covers APUs as well */
2424 if (pci_is_root_bus(adev->pdev->bus)) {
2425 if (adev->pm.pcie_gen_mask == 0)
2426 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2427 if (adev->pm.pcie_mlw_mask == 0)
2428 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002429 return;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002430 }
Alex Deuchercd474ba2016-02-04 10:21:23 -05002431
2432 if (adev->pm.pcie_gen_mask == 0) {
2433 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2434 if (!ret) {
2435 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2436 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2437 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2438
2439 if (mask & DRM_PCIE_SPEED_25)
2440 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2441 if (mask & DRM_PCIE_SPEED_50)
2442 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2443 if (mask & DRM_PCIE_SPEED_80)
2444 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2445 } else {
2446 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2447 }
2448 }
2449 if (adev->pm.pcie_mlw_mask == 0) {
2450 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2451 if (!ret) {
2452 switch (mask) {
2453 case 32:
2454 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2455 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2456 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2457 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2458 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2459 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2460 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2461 break;
2462 case 16:
2463 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2464 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2465 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2466 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2467 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2468 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2469 break;
2470 case 12:
2471 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2472 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2473 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2474 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2475 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2476 break;
2477 case 8:
2478 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2479 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2480 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2481 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2482 break;
2483 case 4:
2484 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2485 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2486 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2487 break;
2488 case 2:
2489 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2490 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2491 break;
2492 case 1:
2493 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2494 break;
2495 default:
2496 break;
2497 }
2498 } else {
2499 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002500 }
2501 }
2502}
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002503
2504/*
2505 * Debugfs
2506 */
2507int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04002508 const struct drm_info_list *files,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002509 unsigned nfiles)
2510{
2511 unsigned i;
2512
2513 for (i = 0; i < adev->debugfs_count; i++) {
2514 if (adev->debugfs[i].files == files) {
2515 /* Already registered */
2516 return 0;
2517 }
2518 }
2519
2520 i = adev->debugfs_count + 1;
2521 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
2522 DRM_ERROR("Reached maximum number of debugfs components.\n");
2523 DRM_ERROR("Report so we increase "
2524 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
2525 return -EINVAL;
2526 }
2527 adev->debugfs[adev->debugfs_count].files = files;
2528 adev->debugfs[adev->debugfs_count].num_files = nfiles;
2529 adev->debugfs_count = i;
2530#if defined(CONFIG_DEBUG_FS)
2531 drm_debugfs_create_files(files, nfiles,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002532 adev->ddev->primary->debugfs_root,
2533 adev->ddev->primary);
2534#endif
2535 return 0;
2536}
2537
2538static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
2539{
2540#if defined(CONFIG_DEBUG_FS)
2541 unsigned i;
2542
2543 for (i = 0; i < adev->debugfs_count; i++) {
2544 drm_debugfs_remove_files(adev->debugfs[i].files,
2545 adev->debugfs[i].num_files,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002546 adev->ddev->primary);
2547 }
2548#endif
2549}
2550
2551#if defined(CONFIG_DEBUG_FS)
2552
2553static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
2554 size_t size, loff_t *pos)
2555{
Al Viro45063092016-12-04 18:24:56 -05002556 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002557 ssize_t result = 0;
2558 int r;
Tom St Denisbd122672016-07-28 09:39:22 -04002559 bool pm_pg_lock, use_bank;
Tom St Denis566281592016-06-27 11:55:07 -04002560 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002561
2562 if (size & 0x3 || *pos & 0x3)
2563 return -EINVAL;
2564
Tom St Denisbd122672016-07-28 09:39:22 -04002565 /* are we reading registers for which a PG lock is necessary? */
2566 pm_pg_lock = (*pos >> 23) & 1;
2567
Tom St Denis566281592016-06-27 11:55:07 -04002568 if (*pos & (1ULL << 62)) {
2569 se_bank = (*pos >> 24) & 0x3FF;
2570 sh_bank = (*pos >> 34) & 0x3FF;
2571 instance_bank = (*pos >> 44) & 0x3FF;
Tom St Denis32977f92016-10-09 07:41:26 -04002572
2573 if (se_bank == 0x3FF)
2574 se_bank = 0xFFFFFFFF;
2575 if (sh_bank == 0x3FF)
2576 sh_bank = 0xFFFFFFFF;
2577 if (instance_bank == 0x3FF)
2578 instance_bank = 0xFFFFFFFF;
Tom St Denis566281592016-06-27 11:55:07 -04002579 use_bank = 1;
Tom St Denis566281592016-06-27 11:55:07 -04002580 } else {
2581 use_bank = 0;
2582 }
2583
Tom St Denisbd122672016-07-28 09:39:22 -04002584 *pos &= 0x3FFFF;
2585
Tom St Denis566281592016-06-27 11:55:07 -04002586 if (use_bank) {
Tom St Denis32977f92016-10-09 07:41:26 -04002587 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2588 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
Tom St Denis566281592016-06-27 11:55:07 -04002589 return -EINVAL;
2590 mutex_lock(&adev->grbm_idx_mutex);
2591 amdgpu_gfx_select_se_sh(adev, se_bank,
2592 sh_bank, instance_bank);
2593 }
2594
Tom St Denisbd122672016-07-28 09:39:22 -04002595 if (pm_pg_lock)
2596 mutex_lock(&adev->pm.mutex);
2597
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002598 while (size) {
2599 uint32_t value;
2600
2601 if (*pos > adev->rmmio_size)
Tom St Denis566281592016-06-27 11:55:07 -04002602 goto end;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002603
2604 value = RREG32(*pos >> 2);
2605 r = put_user(value, (uint32_t *)buf);
Tom St Denis566281592016-06-27 11:55:07 -04002606 if (r) {
2607 result = r;
2608 goto end;
2609 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002610
2611 result += 4;
2612 buf += 4;
2613 *pos += 4;
2614 size -= 4;
2615 }
2616
Tom St Denis566281592016-06-27 11:55:07 -04002617end:
2618 if (use_bank) {
2619 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2620 mutex_unlock(&adev->grbm_idx_mutex);
2621 }
2622
Tom St Denisbd122672016-07-28 09:39:22 -04002623 if (pm_pg_lock)
2624 mutex_unlock(&adev->pm.mutex);
2625
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002626 return result;
2627}
2628
2629static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
2630 size_t size, loff_t *pos)
2631{
Al Viro45063092016-12-04 18:24:56 -05002632 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002633 ssize_t result = 0;
2634 int r;
Tom St Denis394fdde2016-10-10 07:31:23 -04002635 bool pm_pg_lock, use_bank;
2636 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002637
2638 if (size & 0x3 || *pos & 0x3)
2639 return -EINVAL;
2640
Tom St Denis394fdde2016-10-10 07:31:23 -04002641 /* are we reading registers for which a PG lock is necessary? */
2642 pm_pg_lock = (*pos >> 23) & 1;
2643
2644 if (*pos & (1ULL << 62)) {
2645 se_bank = (*pos >> 24) & 0x3FF;
2646 sh_bank = (*pos >> 34) & 0x3FF;
2647 instance_bank = (*pos >> 44) & 0x3FF;
2648
2649 if (se_bank == 0x3FF)
2650 se_bank = 0xFFFFFFFF;
2651 if (sh_bank == 0x3FF)
2652 sh_bank = 0xFFFFFFFF;
2653 if (instance_bank == 0x3FF)
2654 instance_bank = 0xFFFFFFFF;
2655 use_bank = 1;
2656 } else {
2657 use_bank = 0;
2658 }
2659
2660 *pos &= 0x3FFFF;
2661
2662 if (use_bank) {
2663 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2664 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
2665 return -EINVAL;
2666 mutex_lock(&adev->grbm_idx_mutex);
2667 amdgpu_gfx_select_se_sh(adev, se_bank,
2668 sh_bank, instance_bank);
2669 }
2670
2671 if (pm_pg_lock)
2672 mutex_lock(&adev->pm.mutex);
2673
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002674 while (size) {
2675 uint32_t value;
2676
2677 if (*pos > adev->rmmio_size)
2678 return result;
2679
2680 r = get_user(value, (uint32_t *)buf);
2681 if (r)
2682 return r;
2683
2684 WREG32(*pos >> 2, value);
2685
2686 result += 4;
2687 buf += 4;
2688 *pos += 4;
2689 size -= 4;
2690 }
2691
Tom St Denis394fdde2016-10-10 07:31:23 -04002692 if (use_bank) {
2693 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2694 mutex_unlock(&adev->grbm_idx_mutex);
2695 }
2696
2697 if (pm_pg_lock)
2698 mutex_unlock(&adev->pm.mutex);
2699
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002700 return result;
2701}
2702
Tom St Denisadcec282016-04-15 13:08:44 -04002703static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
2704 size_t size, loff_t *pos)
2705{
Al Viro45063092016-12-04 18:24:56 -05002706 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002707 ssize_t result = 0;
2708 int r;
2709
2710 if (size & 0x3 || *pos & 0x3)
2711 return -EINVAL;
2712
2713 while (size) {
2714 uint32_t value;
2715
2716 value = RREG32_PCIE(*pos >> 2);
2717 r = put_user(value, (uint32_t *)buf);
2718 if (r)
2719 return r;
2720
2721 result += 4;
2722 buf += 4;
2723 *pos += 4;
2724 size -= 4;
2725 }
2726
2727 return result;
2728}
2729
2730static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
2731 size_t size, loff_t *pos)
2732{
Al Viro45063092016-12-04 18:24:56 -05002733 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002734 ssize_t result = 0;
2735 int r;
2736
2737 if (size & 0x3 || *pos & 0x3)
2738 return -EINVAL;
2739
2740 while (size) {
2741 uint32_t value;
2742
2743 r = get_user(value, (uint32_t *)buf);
2744 if (r)
2745 return r;
2746
2747 WREG32_PCIE(*pos >> 2, value);
2748
2749 result += 4;
2750 buf += 4;
2751 *pos += 4;
2752 size -= 4;
2753 }
2754
2755 return result;
2756}
2757
2758static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
2759 size_t size, loff_t *pos)
2760{
Al Viro45063092016-12-04 18:24:56 -05002761 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002762 ssize_t result = 0;
2763 int r;
2764
2765 if (size & 0x3 || *pos & 0x3)
2766 return -EINVAL;
2767
2768 while (size) {
2769 uint32_t value;
2770
2771 value = RREG32_DIDT(*pos >> 2);
2772 r = put_user(value, (uint32_t *)buf);
2773 if (r)
2774 return r;
2775
2776 result += 4;
2777 buf += 4;
2778 *pos += 4;
2779 size -= 4;
2780 }
2781
2782 return result;
2783}
2784
2785static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
2786 size_t size, loff_t *pos)
2787{
Al Viro45063092016-12-04 18:24:56 -05002788 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002789 ssize_t result = 0;
2790 int r;
2791
2792 if (size & 0x3 || *pos & 0x3)
2793 return -EINVAL;
2794
2795 while (size) {
2796 uint32_t value;
2797
2798 r = get_user(value, (uint32_t *)buf);
2799 if (r)
2800 return r;
2801
2802 WREG32_DIDT(*pos >> 2, value);
2803
2804 result += 4;
2805 buf += 4;
2806 *pos += 4;
2807 size -= 4;
2808 }
2809
2810 return result;
2811}
2812
2813static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
2814 size_t size, loff_t *pos)
2815{
Al Viro45063092016-12-04 18:24:56 -05002816 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002817 ssize_t result = 0;
2818 int r;
2819
2820 if (size & 0x3 || *pos & 0x3)
2821 return -EINVAL;
2822
2823 while (size) {
2824 uint32_t value;
2825
Tom St Denis6fc0dea2016-08-29 08:39:29 -04002826 value = RREG32_SMC(*pos);
Tom St Denisadcec282016-04-15 13:08:44 -04002827 r = put_user(value, (uint32_t *)buf);
2828 if (r)
2829 return r;
2830
2831 result += 4;
2832 buf += 4;
2833 *pos += 4;
2834 size -= 4;
2835 }
2836
2837 return result;
2838}
2839
2840static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
2841 size_t size, loff_t *pos)
2842{
Al Viro45063092016-12-04 18:24:56 -05002843 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002844 ssize_t result = 0;
2845 int r;
2846
2847 if (size & 0x3 || *pos & 0x3)
2848 return -EINVAL;
2849
2850 while (size) {
2851 uint32_t value;
2852
2853 r = get_user(value, (uint32_t *)buf);
2854 if (r)
2855 return r;
2856
Tom St Denis6fc0dea2016-08-29 08:39:29 -04002857 WREG32_SMC(*pos, value);
Tom St Denisadcec282016-04-15 13:08:44 -04002858
2859 result += 4;
2860 buf += 4;
2861 *pos += 4;
2862 size -= 4;
2863 }
2864
2865 return result;
2866}
2867
Tom St Denis1e051412016-06-27 09:57:18 -04002868static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
2869 size_t size, loff_t *pos)
2870{
Al Viro45063092016-12-04 18:24:56 -05002871 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis1e051412016-06-27 09:57:18 -04002872 ssize_t result = 0;
2873 int r;
2874 uint32_t *config, no_regs = 0;
2875
2876 if (size & 0x3 || *pos & 0x3)
2877 return -EINVAL;
2878
Markus Elfringecab7662016-09-18 17:00:52 +02002879 config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
Tom St Denis1e051412016-06-27 09:57:18 -04002880 if (!config)
2881 return -ENOMEM;
2882
2883 /* version, increment each time something is added */
Tom St Denise9f11dc2016-08-17 12:00:51 -04002884 config[no_regs++] = 2;
Tom St Denis1e051412016-06-27 09:57:18 -04002885 config[no_regs++] = adev->gfx.config.max_shader_engines;
2886 config[no_regs++] = adev->gfx.config.max_tile_pipes;
2887 config[no_regs++] = adev->gfx.config.max_cu_per_sh;
2888 config[no_regs++] = adev->gfx.config.max_sh_per_se;
2889 config[no_regs++] = adev->gfx.config.max_backends_per_se;
2890 config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
2891 config[no_regs++] = adev->gfx.config.max_gprs;
2892 config[no_regs++] = adev->gfx.config.max_gs_threads;
2893 config[no_regs++] = adev->gfx.config.max_hw_contexts;
2894 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
2895 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
2896 config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
2897 config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
2898 config[no_regs++] = adev->gfx.config.num_tile_pipes;
2899 config[no_regs++] = adev->gfx.config.backend_enable_mask;
2900 config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
2901 config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
2902 config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
2903 config[no_regs++] = adev->gfx.config.num_gpus;
2904 config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
2905 config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
2906 config[no_regs++] = adev->gfx.config.gb_addr_config;
2907 config[no_regs++] = adev->gfx.config.num_rbs;
2908
Tom St Denis89a8f302016-08-12 15:14:31 -04002909 /* rev==1 */
2910 config[no_regs++] = adev->rev_id;
2911 config[no_regs++] = adev->pg_flags;
2912 config[no_regs++] = adev->cg_flags;
2913
Tom St Denise9f11dc2016-08-17 12:00:51 -04002914 /* rev==2 */
2915 config[no_regs++] = adev->family;
2916 config[no_regs++] = adev->external_rev_id;
2917
Tom St Denis1e051412016-06-27 09:57:18 -04002918 while (size && (*pos < no_regs * 4)) {
2919 uint32_t value;
2920
2921 value = config[*pos >> 2];
2922 r = put_user(value, (uint32_t *)buf);
2923 if (r) {
2924 kfree(config);
2925 return r;
2926 }
2927
2928 result += 4;
2929 buf += 4;
2930 *pos += 4;
2931 size -= 4;
2932 }
2933
2934 kfree(config);
2935 return result;
2936}
2937
Tom St Denisf2cdaf22016-09-15 10:08:44 -04002938static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
2939 size_t size, loff_t *pos)
2940{
Al Viro45063092016-12-04 18:24:56 -05002941 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04002942 int idx, r;
2943 int32_t value;
2944
2945 if (size != 4 || *pos & 0x3)
2946 return -EINVAL;
2947
2948 /* convert offset to sensor number */
2949 idx = *pos >> 2;
2950
2951 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
2952 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &value);
2953 else
2954 return -EINVAL;
2955
2956 if (!r)
2957 r = put_user(value, (int32_t *)buf);
2958
2959 return !r ? 4 : r;
2960}
Tom St Denis1e051412016-06-27 09:57:18 -04002961
Tom St Denis273d7aa2016-10-11 14:48:55 -04002962static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
2963 size_t size, loff_t *pos)
2964{
2965 struct amdgpu_device *adev = f->f_inode->i_private;
2966 int r, x;
2967 ssize_t result=0;
Tom St Denis472259f2016-10-14 09:49:09 -04002968 uint32_t offset, se, sh, cu, wave, simd, data[32];
Tom St Denis273d7aa2016-10-11 14:48:55 -04002969
2970 if (size & 3 || *pos & 3)
2971 return -EINVAL;
2972
2973 /* decode offset */
2974 offset = (*pos & 0x7F);
2975 se = ((*pos >> 7) & 0xFF);
2976 sh = ((*pos >> 15) & 0xFF);
2977 cu = ((*pos >> 23) & 0xFF);
2978 wave = ((*pos >> 31) & 0xFF);
2979 simd = ((*pos >> 37) & 0xFF);
Tom St Denis273d7aa2016-10-11 14:48:55 -04002980
2981 /* switch to the specific se/sh/cu */
2982 mutex_lock(&adev->grbm_idx_mutex);
2983 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
2984
2985 x = 0;
Tom St Denis472259f2016-10-14 09:49:09 -04002986 if (adev->gfx.funcs->read_wave_data)
2987 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
Tom St Denis273d7aa2016-10-11 14:48:55 -04002988
2989 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
2990 mutex_unlock(&adev->grbm_idx_mutex);
2991
Tom St Denis5ecfb3b2016-10-13 12:15:03 -04002992 if (!x)
2993 return -EINVAL;
2994
Tom St Denis472259f2016-10-14 09:49:09 -04002995 while (size && (offset < x * 4)) {
Tom St Denis273d7aa2016-10-11 14:48:55 -04002996 uint32_t value;
2997
Tom St Denis472259f2016-10-14 09:49:09 -04002998 value = data[offset >> 2];
Tom St Denis273d7aa2016-10-11 14:48:55 -04002999 r = put_user(value, (uint32_t *)buf);
3000 if (r)
3001 return r;
3002
3003 result += 4;
3004 buf += 4;
Tom St Denis472259f2016-10-14 09:49:09 -04003005 offset += 4;
Tom St Denis273d7aa2016-10-11 14:48:55 -04003006 size -= 4;
3007 }
3008
3009 return result;
3010}
3011
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003012static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3013 size_t size, loff_t *pos)
3014{
3015 struct amdgpu_device *adev = f->f_inode->i_private;
3016 int r;
3017 ssize_t result = 0;
3018 uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3019
3020 if (size & 3 || *pos & 3)
3021 return -EINVAL;
3022
3023 /* decode offset */
3024 offset = (*pos & 0xFFF); /* in dwords */
3025 se = ((*pos >> 12) & 0xFF);
3026 sh = ((*pos >> 20) & 0xFF);
3027 cu = ((*pos >> 28) & 0xFF);
3028 wave = ((*pos >> 36) & 0xFF);
3029 simd = ((*pos >> 44) & 0xFF);
3030 thread = ((*pos >> 52) & 0xFF);
3031 bank = ((*pos >> 60) & 1);
3032
3033 data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3034 if (!data)
3035 return -ENOMEM;
3036
3037 /* switch to the specific se/sh/cu */
3038 mutex_lock(&adev->grbm_idx_mutex);
3039 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3040
3041 if (bank == 0) {
3042 if (adev->gfx.funcs->read_wave_vgprs)
3043 adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3044 } else {
3045 if (adev->gfx.funcs->read_wave_sgprs)
3046 adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3047 }
3048
3049 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3050 mutex_unlock(&adev->grbm_idx_mutex);
3051
3052 while (size) {
3053 uint32_t value;
3054
3055 value = data[offset++];
3056 r = put_user(value, (uint32_t *)buf);
3057 if (r) {
3058 result = r;
3059 goto err;
3060 }
3061
3062 result += 4;
3063 buf += 4;
3064 size -= 4;
3065 }
3066
3067err:
3068 kfree(data);
3069 return result;
3070}
3071
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003072static const struct file_operations amdgpu_debugfs_regs_fops = {
3073 .owner = THIS_MODULE,
3074 .read = amdgpu_debugfs_regs_read,
3075 .write = amdgpu_debugfs_regs_write,
3076 .llseek = default_llseek
3077};
Tom St Denisadcec282016-04-15 13:08:44 -04003078static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3079 .owner = THIS_MODULE,
3080 .read = amdgpu_debugfs_regs_didt_read,
3081 .write = amdgpu_debugfs_regs_didt_write,
3082 .llseek = default_llseek
3083};
3084static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3085 .owner = THIS_MODULE,
3086 .read = amdgpu_debugfs_regs_pcie_read,
3087 .write = amdgpu_debugfs_regs_pcie_write,
3088 .llseek = default_llseek
3089};
3090static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3091 .owner = THIS_MODULE,
3092 .read = amdgpu_debugfs_regs_smc_read,
3093 .write = amdgpu_debugfs_regs_smc_write,
3094 .llseek = default_llseek
3095};
3096
Tom St Denis1e051412016-06-27 09:57:18 -04003097static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3098 .owner = THIS_MODULE,
3099 .read = amdgpu_debugfs_gca_config_read,
3100 .llseek = default_llseek
3101};
3102
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003103static const struct file_operations amdgpu_debugfs_sensors_fops = {
3104 .owner = THIS_MODULE,
3105 .read = amdgpu_debugfs_sensor_read,
3106 .llseek = default_llseek
3107};
3108
Tom St Denis273d7aa2016-10-11 14:48:55 -04003109static const struct file_operations amdgpu_debugfs_wave_fops = {
3110 .owner = THIS_MODULE,
3111 .read = amdgpu_debugfs_wave_read,
3112 .llseek = default_llseek
3113};
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003114static const struct file_operations amdgpu_debugfs_gpr_fops = {
3115 .owner = THIS_MODULE,
3116 .read = amdgpu_debugfs_gpr_read,
3117 .llseek = default_llseek
3118};
Tom St Denis273d7aa2016-10-11 14:48:55 -04003119
Tom St Denisadcec282016-04-15 13:08:44 -04003120static const struct file_operations *debugfs_regs[] = {
3121 &amdgpu_debugfs_regs_fops,
3122 &amdgpu_debugfs_regs_didt_fops,
3123 &amdgpu_debugfs_regs_pcie_fops,
3124 &amdgpu_debugfs_regs_smc_fops,
Tom St Denis1e051412016-06-27 09:57:18 -04003125 &amdgpu_debugfs_gca_config_fops,
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003126 &amdgpu_debugfs_sensors_fops,
Tom St Denis273d7aa2016-10-11 14:48:55 -04003127 &amdgpu_debugfs_wave_fops,
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003128 &amdgpu_debugfs_gpr_fops,
Tom St Denisadcec282016-04-15 13:08:44 -04003129};
3130
3131static const char *debugfs_regs_names[] = {
3132 "amdgpu_regs",
3133 "amdgpu_regs_didt",
3134 "amdgpu_regs_pcie",
3135 "amdgpu_regs_smc",
Tom St Denis1e051412016-06-27 09:57:18 -04003136 "amdgpu_gca_config",
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003137 "amdgpu_sensors",
Tom St Denis273d7aa2016-10-11 14:48:55 -04003138 "amdgpu_wave",
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003139 "amdgpu_gpr",
Tom St Denisadcec282016-04-15 13:08:44 -04003140};
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003141
3142static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3143{
3144 struct drm_minor *minor = adev->ddev->primary;
3145 struct dentry *ent, *root = minor->debugfs_root;
Tom St Denisadcec282016-04-15 13:08:44 -04003146 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003147
Tom St Denisadcec282016-04-15 13:08:44 -04003148 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3149 ent = debugfs_create_file(debugfs_regs_names[i],
3150 S_IFREG | S_IRUGO, root,
3151 adev, debugfs_regs[i]);
3152 if (IS_ERR(ent)) {
3153 for (j = 0; j < i; j++) {
3154 debugfs_remove(adev->debugfs_regs[i]);
3155 adev->debugfs_regs[i] = NULL;
3156 }
3157 return PTR_ERR(ent);
3158 }
3159
3160 if (!i)
3161 i_size_write(ent->d_inode, adev->rmmio_size);
3162 adev->debugfs_regs[i] = ent;
3163 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003164
3165 return 0;
3166}
3167
3168static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3169{
Tom St Denisadcec282016-04-15 13:08:44 -04003170 unsigned i;
3171
3172 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3173 if (adev->debugfs_regs[i]) {
3174 debugfs_remove(adev->debugfs_regs[i]);
3175 adev->debugfs_regs[i] = NULL;
3176 }
3177 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003178}
3179
3180int amdgpu_debugfs_init(struct drm_minor *minor)
3181{
3182 return 0;
3183}
3184
3185void amdgpu_debugfs_cleanup(struct drm_minor *minor)
3186{
3187}
Alexander Kuleshov7cebc722015-06-27 13:16:05 +06003188#else
3189static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3190{
3191 return 0;
3192}
3193static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003194#endif