blob: 87bc16f491f0ce8e3d78733d434a67189632e756 [file] [log] [blame]
addy ke64e36822014-07-01 09:03:59 +08001/*
2 * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
Addy Ke5dcc44e2014-07-11 10:07:56 +08003 * Author: Addy Ke <addy.ke@rock-chips.com>
addy ke64e36822014-07-01 09:03:59 +08004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 */
15
16#include <linux/init.h>
17#include <linux/module.h>
18#include <linux/clk.h>
19#include <linux/err.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
24#include <linux/spi/spi.h>
25#include <linux/scatterlist.h>
26#include <linux/of.h>
27#include <linux/pm_runtime.h>
28#include <linux/io.h>
addy ke64e36822014-07-01 09:03:59 +080029#include <linux/dmaengine.h>
30
31#define DRIVER_NAME "rockchip-spi"
32
33/* SPI register offsets */
34#define ROCKCHIP_SPI_CTRLR0 0x0000
35#define ROCKCHIP_SPI_CTRLR1 0x0004
36#define ROCKCHIP_SPI_SSIENR 0x0008
37#define ROCKCHIP_SPI_SER 0x000c
38#define ROCKCHIP_SPI_BAUDR 0x0010
39#define ROCKCHIP_SPI_TXFTLR 0x0014
40#define ROCKCHIP_SPI_RXFTLR 0x0018
41#define ROCKCHIP_SPI_TXFLR 0x001c
42#define ROCKCHIP_SPI_RXFLR 0x0020
43#define ROCKCHIP_SPI_SR 0x0024
44#define ROCKCHIP_SPI_IPR 0x0028
45#define ROCKCHIP_SPI_IMR 0x002c
46#define ROCKCHIP_SPI_ISR 0x0030
47#define ROCKCHIP_SPI_RISR 0x0034
48#define ROCKCHIP_SPI_ICR 0x0038
49#define ROCKCHIP_SPI_DMACR 0x003c
50#define ROCKCHIP_SPI_DMATDLR 0x0040
51#define ROCKCHIP_SPI_DMARDLR 0x0044
52#define ROCKCHIP_SPI_TXDR 0x0400
53#define ROCKCHIP_SPI_RXDR 0x0800
54
55/* Bit fields in CTRLR0 */
56#define CR0_DFS_OFFSET 0
57
58#define CR0_CFS_OFFSET 2
59
60#define CR0_SCPH_OFFSET 6
61
62#define CR0_SCPOL_OFFSET 7
63
64#define CR0_CSM_OFFSET 8
65#define CR0_CSM_KEEP 0x0
66/* ss_n be high for half sclk_out cycles */
67#define CR0_CSM_HALF 0X1
68/* ss_n be high for one sclk_out cycle */
69#define CR0_CSM_ONE 0x2
70
71/* ss_n to sclk_out delay */
72#define CR0_SSD_OFFSET 10
73/*
74 * The period between ss_n active and
75 * sclk_out active is half sclk_out cycles
76 */
77#define CR0_SSD_HALF 0x0
78/*
79 * The period between ss_n active and
80 * sclk_out active is one sclk_out cycle
81 */
82#define CR0_SSD_ONE 0x1
83
84#define CR0_EM_OFFSET 11
85#define CR0_EM_LITTLE 0x0
86#define CR0_EM_BIG 0x1
87
88#define CR0_FBM_OFFSET 12
89#define CR0_FBM_MSB 0x0
90#define CR0_FBM_LSB 0x1
91
92#define CR0_BHT_OFFSET 13
93#define CR0_BHT_16BIT 0x0
94#define CR0_BHT_8BIT 0x1
95
96#define CR0_RSD_OFFSET 14
97
98#define CR0_FRF_OFFSET 16
99#define CR0_FRF_SPI 0x0
100#define CR0_FRF_SSP 0x1
101#define CR0_FRF_MICROWIRE 0x2
102
103#define CR0_XFM_OFFSET 18
104#define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET)
105#define CR0_XFM_TR 0x0
106#define CR0_XFM_TO 0x1
107#define CR0_XFM_RO 0x2
108
109#define CR0_OPM_OFFSET 20
110#define CR0_OPM_MASTER 0x0
111#define CR0_OPM_SLAVE 0x1
112
113#define CR0_MTM_OFFSET 0x21
114
115/* Bit fields in SER, 2bit */
116#define SER_MASK 0x3
117
118/* Bit fields in SR, 5bit */
119#define SR_MASK 0x1f
120#define SR_BUSY (1 << 0)
121#define SR_TF_FULL (1 << 1)
122#define SR_TF_EMPTY (1 << 2)
123#define SR_RF_EMPTY (1 << 3)
124#define SR_RF_FULL (1 << 4)
125
126/* Bit fields in ISR, IMR, ISR, RISR, 5bit */
127#define INT_MASK 0x1f
128#define INT_TF_EMPTY (1 << 0)
129#define INT_TF_OVERFLOW (1 << 1)
130#define INT_RF_UNDERFLOW (1 << 2)
131#define INT_RF_OVERFLOW (1 << 3)
132#define INT_RF_FULL (1 << 4)
133
134/* Bit fields in ICR, 4bit */
135#define ICR_MASK 0x0f
136#define ICR_ALL (1 << 0)
137#define ICR_RF_UNDERFLOW (1 << 1)
138#define ICR_RF_OVERFLOW (1 << 2)
139#define ICR_TF_OVERFLOW (1 << 3)
140
141/* Bit fields in DMACR */
142#define RF_DMA_EN (1 << 0)
143#define TF_DMA_EN (1 << 1)
144
145#define RXBUSY (1 << 0)
146#define TXBUSY (1 << 1)
147
Addy Kef9cfd522014-10-15 19:25:49 +0800148/* sclk_out: spi master internal logic in rk3x can support 50Mhz */
149#define MAX_SCLK_OUT 50000000
150
addy ke64e36822014-07-01 09:03:59 +0800151enum rockchip_ssi_type {
152 SSI_MOTO_SPI = 0,
153 SSI_TI_SSP,
154 SSI_NS_MICROWIRE,
155};
156
157struct rockchip_spi_dma_data {
158 struct dma_chan *ch;
159 enum dma_transfer_direction direction;
160 dma_addr_t addr;
161};
162
163struct rockchip_spi {
164 struct device *dev;
165 struct spi_master *master;
166
167 struct clk *spiclk;
168 struct clk *apb_pclk;
169
170 void __iomem *regs;
171 /*depth of the FIFO buffer */
172 u32 fifo_len;
173 /* max bus freq supported */
174 u32 max_freq;
175 /* supported slave numbers */
176 enum rockchip_ssi_type type;
177
178 u16 mode;
179 u8 tmode;
180 u8 bpw;
181 u8 n_bytes;
182 unsigned len;
183 u32 speed;
184
185 const void *tx;
186 const void *tx_end;
187 void *rx;
188 void *rx_end;
189
190 u32 state;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800191 /* protect state */
addy ke64e36822014-07-01 09:03:59 +0800192 spinlock_t lock;
193
194 struct completion xfer_completion;
195
196 u32 use_dma;
197 struct sg_table tx_sg;
198 struct sg_table rx_sg;
199 struct rockchip_spi_dma_data dma_rx;
200 struct rockchip_spi_dma_data dma_tx;
201};
202
203static inline void spi_enable_chip(struct rockchip_spi *rs, int enable)
204{
205 writel_relaxed((enable ? 1 : 0), rs->regs + ROCKCHIP_SPI_SSIENR);
206}
207
208static inline void spi_set_clk(struct rockchip_spi *rs, u16 div)
209{
210 writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR);
211}
212
213static inline void flush_fifo(struct rockchip_spi *rs)
214{
215 while (readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR))
216 readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
217}
218
Addy Ke2df08e72014-07-11 10:08:24 +0800219static inline void wait_for_idle(struct rockchip_spi *rs)
220{
221 unsigned long timeout = jiffies + msecs_to_jiffies(5);
222
223 do {
224 if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
225 return;
Doug Anderson64bc0112014-09-03 13:44:25 -0700226 } while (!time_after(jiffies, timeout));
Addy Ke2df08e72014-07-11 10:08:24 +0800227
228 dev_warn(rs->dev, "spi controller is in busy state!\n");
229}
230
addy ke64e36822014-07-01 09:03:59 +0800231static u32 get_fifo_len(struct rockchip_spi *rs)
232{
233 u32 fifo;
234
235 for (fifo = 2; fifo < 32; fifo++) {
236 writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR);
237 if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR))
238 break;
239 }
240
241 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR);
242
243 return (fifo == 31) ? 0 : fifo;
244}
245
246static inline u32 tx_max(struct rockchip_spi *rs)
247{
248 u32 tx_left, tx_room;
249
250 tx_left = (rs->tx_end - rs->tx) / rs->n_bytes;
251 tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
252
253 return min(tx_left, tx_room);
254}
255
256static inline u32 rx_max(struct rockchip_spi *rs)
257{
258 u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes;
259 u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
260
261 return min(rx_left, rx_room);
262}
263
264static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
265{
266 u32 ser;
267 struct rockchip_spi *rs = spi_master_get_devdata(spi->master);
268
269 ser = readl_relaxed(rs->regs + ROCKCHIP_SPI_SER) & SER_MASK;
270
271 /*
272 * drivers/spi/spi.c:
273 * static void spi_set_cs(struct spi_device *spi, bool enable)
274 * {
275 * if (spi->mode & SPI_CS_HIGH)
276 * enable = !enable;
277 *
278 * if (spi->cs_gpio >= 0)
279 * gpio_set_value(spi->cs_gpio, !enable);
280 * else if (spi->master->set_cs)
281 * spi->master->set_cs(spi, !enable);
282 * }
283 *
284 * Note: enable(rockchip_spi_set_cs) = !enable(spi_set_cs)
285 */
286 if (!enable)
287 ser |= 1 << spi->chip_select;
288 else
289 ser &= ~(1 << spi->chip_select);
290
291 writel_relaxed(ser, rs->regs + ROCKCHIP_SPI_SER);
292}
293
294static int rockchip_spi_prepare_message(struct spi_master *master,
Addy Ke5dcc44e2014-07-11 10:07:56 +0800295 struct spi_message *msg)
addy ke64e36822014-07-01 09:03:59 +0800296{
297 struct rockchip_spi *rs = spi_master_get_devdata(master);
298 struct spi_device *spi = msg->spi;
299
addy ke64e36822014-07-01 09:03:59 +0800300 rs->mode = spi->mode;
301
302 return 0;
303}
304
305static int rockchip_spi_unprepare_message(struct spi_master *master,
Addy Ke5dcc44e2014-07-11 10:07:56 +0800306 struct spi_message *msg)
addy ke64e36822014-07-01 09:03:59 +0800307{
308 unsigned long flags;
309 struct rockchip_spi *rs = spi_master_get_devdata(master);
310
311 spin_lock_irqsave(&rs->lock, flags);
312
Addy Ke5dcc44e2014-07-11 10:07:56 +0800313 /*
314 * For DMA mode, we need terminate DMA channel and flush
315 * fifo for the next transfer if DMA thansfer timeout.
316 * unprepare_message() was called by core if transfer complete
317 * or timeout. Maybe it is reasonable for error handling here.
318 */
addy ke64e36822014-07-01 09:03:59 +0800319 if (rs->use_dma) {
320 if (rs->state & RXBUSY) {
321 dmaengine_terminate_all(rs->dma_rx.ch);
322 flush_fifo(rs);
323 }
324
325 if (rs->state & TXBUSY)
326 dmaengine_terminate_all(rs->dma_tx.ch);
327 }
328
329 spin_unlock_irqrestore(&rs->lock, flags);
330
Addy Kec28be312014-10-15 19:26:18 +0800331 spi_enable_chip(rs, 0);
332
addy ke64e36822014-07-01 09:03:59 +0800333 return 0;
334}
335
336static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
337{
338 u32 max = tx_max(rs);
339 u32 txw = 0;
340
341 while (max--) {
342 if (rs->n_bytes == 1)
343 txw = *(u8 *)(rs->tx);
344 else
345 txw = *(u16 *)(rs->tx);
346
347 writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
348 rs->tx += rs->n_bytes;
349 }
350}
351
352static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
353{
354 u32 max = rx_max(rs);
355 u32 rxw;
356
357 while (max--) {
358 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
359 if (rs->n_bytes == 1)
360 *(u8 *)(rs->rx) = (u8)rxw;
361 else
362 *(u16 *)(rs->rx) = (u16)rxw;
363 rs->rx += rs->n_bytes;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800364 }
addy ke64e36822014-07-01 09:03:59 +0800365}
366
367static int rockchip_spi_pio_transfer(struct rockchip_spi *rs)
368{
369 int remain = 0;
370
371 do {
372 if (rs->tx) {
373 remain = rs->tx_end - rs->tx;
374 rockchip_spi_pio_writer(rs);
375 }
376
377 if (rs->rx) {
378 remain = rs->rx_end - rs->rx;
379 rockchip_spi_pio_reader(rs);
380 }
381
382 cpu_relax();
383 } while (remain);
384
Addy Ke2df08e72014-07-11 10:08:24 +0800385 /* If tx, wait until the FIFO data completely. */
386 if (rs->tx)
387 wait_for_idle(rs);
388
Addy Kec28be312014-10-15 19:26:18 +0800389 spi_enable_chip(rs, 0);
390
addy ke64e36822014-07-01 09:03:59 +0800391 return 0;
392}
393
394static void rockchip_spi_dma_rxcb(void *data)
395{
396 unsigned long flags;
397 struct rockchip_spi *rs = data;
398
399 spin_lock_irqsave(&rs->lock, flags);
400
401 rs->state &= ~RXBUSY;
Addy Kec28be312014-10-15 19:26:18 +0800402 if (!(rs->state & TXBUSY)) {
403 spi_enable_chip(rs, 0);
addy ke64e36822014-07-01 09:03:59 +0800404 spi_finalize_current_transfer(rs->master);
Addy Kec28be312014-10-15 19:26:18 +0800405 }
addy ke64e36822014-07-01 09:03:59 +0800406
407 spin_unlock_irqrestore(&rs->lock, flags);
408}
409
410static void rockchip_spi_dma_txcb(void *data)
411{
412 unsigned long flags;
413 struct rockchip_spi *rs = data;
414
Addy Ke2df08e72014-07-11 10:08:24 +0800415 /* Wait until the FIFO data completely. */
416 wait_for_idle(rs);
417
addy ke64e36822014-07-01 09:03:59 +0800418 spin_lock_irqsave(&rs->lock, flags);
419
420 rs->state &= ~TXBUSY;
Addy Ke2c2bc742014-10-17 09:44:13 +0800421 if (!(rs->state & RXBUSY)) {
422 spi_enable_chip(rs, 0);
addy ke64e36822014-07-01 09:03:59 +0800423 spi_finalize_current_transfer(rs->master);
Addy Ke2c2bc742014-10-17 09:44:13 +0800424 }
addy ke64e36822014-07-01 09:03:59 +0800425
426 spin_unlock_irqrestore(&rs->lock, flags);
427}
428
Addy Kea24e70c2014-09-25 14:59:41 +0800429static void rockchip_spi_prepare_dma(struct rockchip_spi *rs)
addy ke64e36822014-07-01 09:03:59 +0800430{
431 unsigned long flags;
432 struct dma_slave_config rxconf, txconf;
433 struct dma_async_tx_descriptor *rxdesc, *txdesc;
434
435 spin_lock_irqsave(&rs->lock, flags);
436 rs->state &= ~RXBUSY;
437 rs->state &= ~TXBUSY;
438 spin_unlock_irqrestore(&rs->lock, flags);
439
440 if (rs->rx) {
441 rxconf.direction = rs->dma_rx.direction;
442 rxconf.src_addr = rs->dma_rx.addr;
443 rxconf.src_addr_width = rs->n_bytes;
444 rxconf.src_maxburst = rs->n_bytes;
445 dmaengine_slave_config(rs->dma_rx.ch, &rxconf);
446
Addy Ke5dcc44e2014-07-11 10:07:56 +0800447 rxdesc = dmaengine_prep_slave_sg(
448 rs->dma_rx.ch,
addy ke64e36822014-07-01 09:03:59 +0800449 rs->rx_sg.sgl, rs->rx_sg.nents,
450 rs->dma_rx.direction, DMA_PREP_INTERRUPT);
451
452 rxdesc->callback = rockchip_spi_dma_rxcb;
453 rxdesc->callback_param = rs;
454 }
455
456 if (rs->tx) {
457 txconf.direction = rs->dma_tx.direction;
458 txconf.dst_addr = rs->dma_tx.addr;
459 txconf.dst_addr_width = rs->n_bytes;
460 txconf.dst_maxburst = rs->n_bytes;
461 dmaengine_slave_config(rs->dma_tx.ch, &txconf);
462
Addy Ke5dcc44e2014-07-11 10:07:56 +0800463 txdesc = dmaengine_prep_slave_sg(
464 rs->dma_tx.ch,
addy ke64e36822014-07-01 09:03:59 +0800465 rs->tx_sg.sgl, rs->tx_sg.nents,
466 rs->dma_tx.direction, DMA_PREP_INTERRUPT);
467
468 txdesc->callback = rockchip_spi_dma_txcb;
469 txdesc->callback_param = rs;
470 }
471
472 /* rx must be started before tx due to spi instinct */
473 if (rs->rx) {
474 spin_lock_irqsave(&rs->lock, flags);
475 rs->state |= RXBUSY;
476 spin_unlock_irqrestore(&rs->lock, flags);
477 dmaengine_submit(rxdesc);
478 dma_async_issue_pending(rs->dma_rx.ch);
479 }
480
481 if (rs->tx) {
482 spin_lock_irqsave(&rs->lock, flags);
483 rs->state |= TXBUSY;
484 spin_unlock_irqrestore(&rs->lock, flags);
485 dmaengine_submit(txdesc);
486 dma_async_issue_pending(rs->dma_tx.ch);
487 }
addy ke64e36822014-07-01 09:03:59 +0800488}
489
490static void rockchip_spi_config(struct rockchip_spi *rs)
491{
492 u32 div = 0;
493 u32 dmacr = 0;
494
495 u32 cr0 = (CR0_BHT_8BIT << CR0_BHT_OFFSET)
496 | (CR0_SSD_ONE << CR0_SSD_OFFSET);
497
498 cr0 |= (rs->n_bytes << CR0_DFS_OFFSET);
499 cr0 |= ((rs->mode & 0x3) << CR0_SCPH_OFFSET);
500 cr0 |= (rs->tmode << CR0_XFM_OFFSET);
501 cr0 |= (rs->type << CR0_FRF_OFFSET);
502
503 if (rs->use_dma) {
504 if (rs->tx)
505 dmacr |= TF_DMA_EN;
506 if (rs->rx)
507 dmacr |= RF_DMA_EN;
508 }
509
Addy Kef9cfd522014-10-15 19:25:49 +0800510 if (WARN_ON(rs->speed > MAX_SCLK_OUT))
511 rs->speed = MAX_SCLK_OUT;
512
513 /* the minimum divsor is 2 */
514 if (rs->max_freq < 2 * rs->speed) {
515 clk_set_rate(rs->spiclk, 2 * rs->speed);
516 rs->max_freq = clk_get_rate(rs->spiclk);
517 }
518
addy ke64e36822014-07-01 09:03:59 +0800519 /* div doesn't support odd number */
Doug Anderson5d1d1502014-08-28 16:43:48 -0700520 div = max_t(u32, rs->max_freq / rs->speed, 1);
addy ke64e36822014-07-01 09:03:59 +0800521 div = (div + 1) & 0xfffe;
522
addy ke64e36822014-07-01 09:03:59 +0800523 writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
524
525 writel_relaxed(rs->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
526 writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR);
527 writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
528
529 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMATDLR);
530 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR);
531 writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
532
533 spi_set_clk(rs, div);
534
Addy Ke5dcc44e2014-07-11 10:07:56 +0800535 dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div);
addy ke64e36822014-07-01 09:03:59 +0800536}
537
Addy Ke5dcc44e2014-07-11 10:07:56 +0800538static int rockchip_spi_transfer_one(
539 struct spi_master *master,
addy ke64e36822014-07-01 09:03:59 +0800540 struct spi_device *spi,
541 struct spi_transfer *xfer)
542{
Addy Kec28be312014-10-15 19:26:18 +0800543 int ret = 1;
addy ke64e36822014-07-01 09:03:59 +0800544 struct rockchip_spi *rs = spi_master_get_devdata(master);
545
Doug Anderson62946172014-09-03 13:44:26 -0700546 WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
547 (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
addy ke64e36822014-07-01 09:03:59 +0800548
549 if (!xfer->tx_buf && !xfer->rx_buf) {
550 dev_err(rs->dev, "No buffer for transfer\n");
551 return -EINVAL;
552 }
553
554 rs->speed = xfer->speed_hz;
555 rs->bpw = xfer->bits_per_word;
556 rs->n_bytes = rs->bpw >> 3;
557
558 rs->tx = xfer->tx_buf;
559 rs->tx_end = rs->tx + xfer->len;
560 rs->rx = xfer->rx_buf;
561 rs->rx_end = rs->rx + xfer->len;
562 rs->len = xfer->len;
563
564 rs->tx_sg = xfer->tx_sg;
565 rs->rx_sg = xfer->rx_sg;
566
addy ke64e36822014-07-01 09:03:59 +0800567 if (rs->tx && rs->rx)
568 rs->tmode = CR0_XFM_TR;
569 else if (rs->tx)
570 rs->tmode = CR0_XFM_TO;
571 else if (rs->rx)
572 rs->tmode = CR0_XFM_RO;
573
Addy Kea24e70c2014-09-25 14:59:41 +0800574 /* we need prepare dma before spi was enabled */
Addy Kec28be312014-10-15 19:26:18 +0800575 if (master->can_dma && master->can_dma(master, spi, xfer))
addy ke64e36822014-07-01 09:03:59 +0800576 rs->use_dma = 1;
Addy Kec28be312014-10-15 19:26:18 +0800577 else
addy ke64e36822014-07-01 09:03:59 +0800578 rs->use_dma = 0;
579
580 rockchip_spi_config(rs);
581
Addy Kec28be312014-10-15 19:26:18 +0800582 if (rs->use_dma) {
583 if (rs->tmode == CR0_XFM_RO) {
584 /* rx: dma must be prepared first */
585 rockchip_spi_prepare_dma(rs);
586 spi_enable_chip(rs, 1);
587 } else {
588 /* tx or tr: spi must be enabled first */
589 spi_enable_chip(rs, 1);
590 rockchip_spi_prepare_dma(rs);
591 }
592 } else {
593 spi_enable_chip(rs, 1);
addy ke64e36822014-07-01 09:03:59 +0800594 ret = rockchip_spi_pio_transfer(rs);
Addy Kec28be312014-10-15 19:26:18 +0800595 }
addy ke64e36822014-07-01 09:03:59 +0800596
597 return ret;
598}
599
600static bool rockchip_spi_can_dma(struct spi_master *master,
Addy Ke5dcc44e2014-07-11 10:07:56 +0800601 struct spi_device *spi,
602 struct spi_transfer *xfer)
addy ke64e36822014-07-01 09:03:59 +0800603{
604 struct rockchip_spi *rs = spi_master_get_devdata(master);
605
606 return (xfer->len > rs->fifo_len);
607}
608
609static int rockchip_spi_probe(struct platform_device *pdev)
610{
611 int ret = 0;
612 struct rockchip_spi *rs;
613 struct spi_master *master;
614 struct resource *mem;
615
616 master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi));
Addy Ke5dcc44e2014-07-11 10:07:56 +0800617 if (!master)
addy ke64e36822014-07-01 09:03:59 +0800618 return -ENOMEM;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800619
addy ke64e36822014-07-01 09:03:59 +0800620 platform_set_drvdata(pdev, master);
621
622 rs = spi_master_get_devdata(master);
623 memset(rs, 0, sizeof(struct rockchip_spi));
624
625 /* Get basic io resource and map it */
626 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
627 rs->regs = devm_ioremap_resource(&pdev->dev, mem);
628 if (IS_ERR(rs->regs)) {
addy ke64e36822014-07-01 09:03:59 +0800629 ret = PTR_ERR(rs->regs);
630 goto err_ioremap_resource;
631 }
632
633 rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
634 if (IS_ERR(rs->apb_pclk)) {
635 dev_err(&pdev->dev, "Failed to get apb_pclk\n");
636 ret = PTR_ERR(rs->apb_pclk);
637 goto err_ioremap_resource;
638 }
639
640 rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
641 if (IS_ERR(rs->spiclk)) {
642 dev_err(&pdev->dev, "Failed to get spi_pclk\n");
643 ret = PTR_ERR(rs->spiclk);
644 goto err_ioremap_resource;
645 }
646
647 ret = clk_prepare_enable(rs->apb_pclk);
648 if (ret) {
649 dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
650 goto err_ioremap_resource;
651 }
652
653 ret = clk_prepare_enable(rs->spiclk);
654 if (ret) {
655 dev_err(&pdev->dev, "Failed to enable spi_clk\n");
656 goto err_spiclk_enable;
657 }
658
659 spi_enable_chip(rs, 0);
660
661 rs->type = SSI_MOTO_SPI;
662 rs->master = master;
663 rs->dev = &pdev->dev;
664 rs->max_freq = clk_get_rate(rs->spiclk);
665
666 rs->fifo_len = get_fifo_len(rs);
667 if (!rs->fifo_len) {
668 dev_err(&pdev->dev, "Failed to get fifo length\n");
Wei Yongjundb7e8d92014-07-20 22:02:04 +0800669 ret = -EINVAL;
addy ke64e36822014-07-01 09:03:59 +0800670 goto err_get_fifo_len;
671 }
672
673 spin_lock_init(&rs->lock);
674
675 pm_runtime_set_active(&pdev->dev);
676 pm_runtime_enable(&pdev->dev);
677
678 master->auto_runtime_pm = true;
679 master->bus_num = pdev->id;
Addy Keee780992014-07-11 10:08:51 +0800680 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
addy ke64e36822014-07-01 09:03:59 +0800681 master->num_chipselect = 2;
682 master->dev.of_node = pdev->dev.of_node;
683 master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8);
684
685 master->set_cs = rockchip_spi_set_cs;
686 master->prepare_message = rockchip_spi_prepare_message;
687 master->unprepare_message = rockchip_spi_unprepare_message;
688 master->transfer_one = rockchip_spi_transfer_one;
689
690 rs->dma_tx.ch = dma_request_slave_channel(rs->dev, "tx");
691 if (!rs->dma_tx.ch)
692 dev_warn(rs->dev, "Failed to request TX DMA channel\n");
693
694 rs->dma_rx.ch = dma_request_slave_channel(rs->dev, "rx");
695 if (!rs->dma_rx.ch) {
696 if (rs->dma_tx.ch) {
697 dma_release_channel(rs->dma_tx.ch);
698 rs->dma_tx.ch = NULL;
699 }
700 dev_warn(rs->dev, "Failed to request RX DMA channel\n");
701 }
702
703 if (rs->dma_tx.ch && rs->dma_rx.ch) {
704 rs->dma_tx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_TXDR);
705 rs->dma_rx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_RXDR);
706 rs->dma_tx.direction = DMA_MEM_TO_DEV;
Addy Ke0ac7a492014-08-20 11:47:42 +0800707 rs->dma_rx.direction = DMA_DEV_TO_MEM;
addy ke64e36822014-07-01 09:03:59 +0800708
709 master->can_dma = rockchip_spi_can_dma;
710 master->dma_tx = rs->dma_tx.ch;
711 master->dma_rx = rs->dma_rx.ch;
712 }
713
714 ret = devm_spi_register_master(&pdev->dev, master);
715 if (ret) {
716 dev_err(&pdev->dev, "Failed to register master\n");
717 goto err_register_master;
718 }
719
addy ke64e36822014-07-01 09:03:59 +0800720 return 0;
721
722err_register_master:
723 if (rs->dma_tx.ch)
724 dma_release_channel(rs->dma_tx.ch);
725 if (rs->dma_rx.ch)
726 dma_release_channel(rs->dma_rx.ch);
727err_get_fifo_len:
728 clk_disable_unprepare(rs->spiclk);
729err_spiclk_enable:
730 clk_disable_unprepare(rs->apb_pclk);
731err_ioremap_resource:
732 spi_master_put(master);
733
734 return ret;
735}
736
737static int rockchip_spi_remove(struct platform_device *pdev)
738{
739 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
740 struct rockchip_spi *rs = spi_master_get_devdata(master);
741
742 pm_runtime_disable(&pdev->dev);
743
744 clk_disable_unprepare(rs->spiclk);
745 clk_disable_unprepare(rs->apb_pclk);
746
747 if (rs->dma_tx.ch)
748 dma_release_channel(rs->dma_tx.ch);
749 if (rs->dma_rx.ch)
750 dma_release_channel(rs->dma_rx.ch);
751
752 spi_master_put(master);
753
754 return 0;
755}
756
757#ifdef CONFIG_PM_SLEEP
758static int rockchip_spi_suspend(struct device *dev)
759{
760 int ret = 0;
761 struct spi_master *master = dev_get_drvdata(dev);
762 struct rockchip_spi *rs = spi_master_get_devdata(master);
763
764 ret = spi_master_suspend(rs->master);
765 if (ret)
766 return ret;
767
768 if (!pm_runtime_suspended(dev)) {
769 clk_disable_unprepare(rs->spiclk);
770 clk_disable_unprepare(rs->apb_pclk);
771 }
772
773 return ret;
774}
775
776static int rockchip_spi_resume(struct device *dev)
777{
778 int ret = 0;
779 struct spi_master *master = dev_get_drvdata(dev);
780 struct rockchip_spi *rs = spi_master_get_devdata(master);
781
782 if (!pm_runtime_suspended(dev)) {
783 ret = clk_prepare_enable(rs->apb_pclk);
784 if (ret < 0)
785 return ret;
786
787 ret = clk_prepare_enable(rs->spiclk);
788 if (ret < 0) {
789 clk_disable_unprepare(rs->apb_pclk);
790 return ret;
791 }
792 }
793
794 ret = spi_master_resume(rs->master);
795 if (ret < 0) {
796 clk_disable_unprepare(rs->spiclk);
797 clk_disable_unprepare(rs->apb_pclk);
798 }
799
800 return ret;
801}
802#endif /* CONFIG_PM_SLEEP */
803
804#ifdef CONFIG_PM_RUNTIME
805static int rockchip_spi_runtime_suspend(struct device *dev)
806{
807 struct spi_master *master = dev_get_drvdata(dev);
808 struct rockchip_spi *rs = spi_master_get_devdata(master);
809
810 clk_disable_unprepare(rs->spiclk);
811 clk_disable_unprepare(rs->apb_pclk);
812
813 return 0;
814}
815
816static int rockchip_spi_runtime_resume(struct device *dev)
817{
818 int ret;
819 struct spi_master *master = dev_get_drvdata(dev);
820 struct rockchip_spi *rs = spi_master_get_devdata(master);
821
822 ret = clk_prepare_enable(rs->apb_pclk);
823 if (ret)
824 return ret;
825
826 ret = clk_prepare_enable(rs->spiclk);
827 if (ret)
828 clk_disable_unprepare(rs->apb_pclk);
829
830 return ret;
831}
832#endif /* CONFIG_PM_RUNTIME */
833
834static const struct dev_pm_ops rockchip_spi_pm = {
835 SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
836 SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
837 rockchip_spi_runtime_resume, NULL)
838};
839
840static const struct of_device_id rockchip_spi_dt_match[] = {
841 { .compatible = "rockchip,rk3066-spi", },
Addy Keb839b782014-07-11 10:09:19 +0800842 { .compatible = "rockchip,rk3188-spi", },
843 { .compatible = "rockchip,rk3288-spi", },
addy ke64e36822014-07-01 09:03:59 +0800844 { },
845};
846MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
847
848static struct platform_driver rockchip_spi_driver = {
849 .driver = {
850 .name = DRIVER_NAME,
851 .owner = THIS_MODULE,
852 .pm = &rockchip_spi_pm,
853 .of_match_table = of_match_ptr(rockchip_spi_dt_match),
854 },
855 .probe = rockchip_spi_probe,
856 .remove = rockchip_spi_remove,
857};
858
859module_platform_driver(rockchip_spi_driver);
860
Addy Ke5dcc44e2014-07-11 10:07:56 +0800861MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
addy ke64e36822014-07-01 09:03:59 +0800862MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
863MODULE_LICENSE("GPL v2");