blob: 6cdb40457695ff2385817b010c0a8b2cfff4a1b5 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080045
Marcelo Tosatti229456f2009-06-17 09:22:14 -030046#include "trace.h"
47
Avi Kivity4ecac3f2008-05-13 13:23:38 +030048#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040049#define __ex_clear(x, reg) \
50 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051
Avi Kivity6aa8b732006-12-10 02:21:36 -080052MODULE_AUTHOR("Qumranet");
53MODULE_LICENSE("GPL");
54
Josh Triplette9bda3b2012-03-20 23:33:51 -070055static const struct x86_cpu_id vmx_cpu_id[] = {
56 X86_FEATURE_MATCH(X86_FEATURE_VMX),
57 {}
58};
59MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
60
Rusty Russell476bc002012-01-13 09:32:18 +103061static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020062module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080063
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070071module_param_named(unrestricted_guest,
72 enable_unrestricted_guest, bool, S_IRUGO);
73
Xudong Hao83c3a332012-05-28 19:33:35 +080074static bool __read_mostly enable_ept_ad_bits = 1;
75module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
76
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly emulate_invalid_guest_state = 0;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020078module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030079
Rusty Russell476bc002012-01-13 09:32:18 +103080static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080081module_param(vmm_exclusive, bool, S_IRUGO);
82
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030084module_param(fasteoi, bool, S_IRUGO);
85
Nadav Har'El801d3422011-05-25 23:02:23 +030086/*
87 * If nested=1, nested virtualization is supported, i.e., guests may use
88 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
89 * use VMX instructions.
90 */
Rusty Russell476bc002012-01-13 09:32:18 +103091static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030092module_param(nested, bool, S_IRUGO);
93
Avi Kivitycdc0e242009-12-06 17:21:14 +020094#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
95 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
96#define KVM_GUEST_CR0_MASK \
97 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
98#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
Avi Kivity81231c62010-01-24 16:26:40 +020099 (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200100#define KVM_VM_CR0_ALWAYS_ON \
101 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200102#define KVM_CR4_GUEST_OWNED_BITS \
103 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
104 | X86_CR4_OSXMMEXCPT)
105
Avi Kivitycdc0e242009-12-06 17:21:14 +0200106#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
107#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
108
Avi Kivity78ac8b42010-04-08 18:19:35 +0300109#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
110
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800111/*
112 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
113 * ple_gap: upper bound on the amount of time between two successive
114 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500115 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800116 * ple_window: upper bound on the amount of time a guest is allowed to execute
117 * in a PAUSE loop. Tests indicate that most spinlocks are held for
118 * less than 2^12 cycles
119 * Time is measured based on a counter that runs at the same rate as the TSC,
120 * refer SDM volume 3b section 21.6.13 & 22.1.3.
121 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500122#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800123#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
124static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
125module_param(ple_gap, int, S_IRUGO);
126
127static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
128module_param(ple_window, int, S_IRUGO);
129
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200130#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300131#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300132
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400133struct vmcs {
134 u32 revision_id;
135 u32 abort;
136 char data[0];
137};
138
Nadav Har'Eld462b812011-05-24 15:26:10 +0300139/*
140 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
141 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
142 * loaded on this CPU (so we can clear them if the CPU goes down).
143 */
144struct loaded_vmcs {
145 struct vmcs *vmcs;
146 int cpu;
147 int launched;
148 struct list_head loaded_vmcss_on_cpu_link;
149};
150
Avi Kivity26bb0982009-09-07 11:14:12 +0300151struct shared_msr_entry {
152 unsigned index;
153 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200154 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300155};
156
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300157/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300158 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
159 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
160 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
161 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
162 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
163 * More than one of these structures may exist, if L1 runs multiple L2 guests.
164 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
165 * underlying hardware which will be used to run L2.
166 * This structure is packed to ensure that its layout is identical across
167 * machines (necessary for live migration).
168 * If there are changes in this struct, VMCS12_REVISION must be changed.
169 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300170typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300171struct __packed vmcs12 {
172 /* According to the Intel spec, a VMCS region must start with the
173 * following two fields. Then follow implementation-specific data.
174 */
175 u32 revision_id;
176 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300177
Nadav Har'El27d6c862011-05-25 23:06:59 +0300178 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
179 u32 padding[7]; /* room for future expansion */
180
Nadav Har'El22bd0352011-05-25 23:05:57 +0300181 u64 io_bitmap_a;
182 u64 io_bitmap_b;
183 u64 msr_bitmap;
184 u64 vm_exit_msr_store_addr;
185 u64 vm_exit_msr_load_addr;
186 u64 vm_entry_msr_load_addr;
187 u64 tsc_offset;
188 u64 virtual_apic_page_addr;
189 u64 apic_access_addr;
190 u64 ept_pointer;
191 u64 guest_physical_address;
192 u64 vmcs_link_pointer;
193 u64 guest_ia32_debugctl;
194 u64 guest_ia32_pat;
195 u64 guest_ia32_efer;
196 u64 guest_ia32_perf_global_ctrl;
197 u64 guest_pdptr0;
198 u64 guest_pdptr1;
199 u64 guest_pdptr2;
200 u64 guest_pdptr3;
201 u64 host_ia32_pat;
202 u64 host_ia32_efer;
203 u64 host_ia32_perf_global_ctrl;
204 u64 padding64[8]; /* room for future expansion */
205 /*
206 * To allow migration of L1 (complete with its L2 guests) between
207 * machines of different natural widths (32 or 64 bit), we cannot have
208 * unsigned long fields with no explict size. We use u64 (aliased
209 * natural_width) instead. Luckily, x86 is little-endian.
210 */
211 natural_width cr0_guest_host_mask;
212 natural_width cr4_guest_host_mask;
213 natural_width cr0_read_shadow;
214 natural_width cr4_read_shadow;
215 natural_width cr3_target_value0;
216 natural_width cr3_target_value1;
217 natural_width cr3_target_value2;
218 natural_width cr3_target_value3;
219 natural_width exit_qualification;
220 natural_width guest_linear_address;
221 natural_width guest_cr0;
222 natural_width guest_cr3;
223 natural_width guest_cr4;
224 natural_width guest_es_base;
225 natural_width guest_cs_base;
226 natural_width guest_ss_base;
227 natural_width guest_ds_base;
228 natural_width guest_fs_base;
229 natural_width guest_gs_base;
230 natural_width guest_ldtr_base;
231 natural_width guest_tr_base;
232 natural_width guest_gdtr_base;
233 natural_width guest_idtr_base;
234 natural_width guest_dr7;
235 natural_width guest_rsp;
236 natural_width guest_rip;
237 natural_width guest_rflags;
238 natural_width guest_pending_dbg_exceptions;
239 natural_width guest_sysenter_esp;
240 natural_width guest_sysenter_eip;
241 natural_width host_cr0;
242 natural_width host_cr3;
243 natural_width host_cr4;
244 natural_width host_fs_base;
245 natural_width host_gs_base;
246 natural_width host_tr_base;
247 natural_width host_gdtr_base;
248 natural_width host_idtr_base;
249 natural_width host_ia32_sysenter_esp;
250 natural_width host_ia32_sysenter_eip;
251 natural_width host_rsp;
252 natural_width host_rip;
253 natural_width paddingl[8]; /* room for future expansion */
254 u32 pin_based_vm_exec_control;
255 u32 cpu_based_vm_exec_control;
256 u32 exception_bitmap;
257 u32 page_fault_error_code_mask;
258 u32 page_fault_error_code_match;
259 u32 cr3_target_count;
260 u32 vm_exit_controls;
261 u32 vm_exit_msr_store_count;
262 u32 vm_exit_msr_load_count;
263 u32 vm_entry_controls;
264 u32 vm_entry_msr_load_count;
265 u32 vm_entry_intr_info_field;
266 u32 vm_entry_exception_error_code;
267 u32 vm_entry_instruction_len;
268 u32 tpr_threshold;
269 u32 secondary_vm_exec_control;
270 u32 vm_instruction_error;
271 u32 vm_exit_reason;
272 u32 vm_exit_intr_info;
273 u32 vm_exit_intr_error_code;
274 u32 idt_vectoring_info_field;
275 u32 idt_vectoring_error_code;
276 u32 vm_exit_instruction_len;
277 u32 vmx_instruction_info;
278 u32 guest_es_limit;
279 u32 guest_cs_limit;
280 u32 guest_ss_limit;
281 u32 guest_ds_limit;
282 u32 guest_fs_limit;
283 u32 guest_gs_limit;
284 u32 guest_ldtr_limit;
285 u32 guest_tr_limit;
286 u32 guest_gdtr_limit;
287 u32 guest_idtr_limit;
288 u32 guest_es_ar_bytes;
289 u32 guest_cs_ar_bytes;
290 u32 guest_ss_ar_bytes;
291 u32 guest_ds_ar_bytes;
292 u32 guest_fs_ar_bytes;
293 u32 guest_gs_ar_bytes;
294 u32 guest_ldtr_ar_bytes;
295 u32 guest_tr_ar_bytes;
296 u32 guest_interruptibility_info;
297 u32 guest_activity_state;
298 u32 guest_sysenter_cs;
299 u32 host_ia32_sysenter_cs;
300 u32 padding32[8]; /* room for future expansion */
301 u16 virtual_processor_id;
302 u16 guest_es_selector;
303 u16 guest_cs_selector;
304 u16 guest_ss_selector;
305 u16 guest_ds_selector;
306 u16 guest_fs_selector;
307 u16 guest_gs_selector;
308 u16 guest_ldtr_selector;
309 u16 guest_tr_selector;
310 u16 host_es_selector;
311 u16 host_cs_selector;
312 u16 host_ss_selector;
313 u16 host_ds_selector;
314 u16 host_fs_selector;
315 u16 host_gs_selector;
316 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300317};
318
319/*
320 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
321 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
322 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
323 */
324#define VMCS12_REVISION 0x11e57ed0
325
326/*
327 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
328 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
329 * current implementation, 4K are reserved to avoid future complications.
330 */
331#define VMCS12_SIZE 0x1000
332
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300333/* Used to remember the last vmcs02 used for some recently used vmcs12s */
334struct vmcs02_list {
335 struct list_head list;
336 gpa_t vmptr;
337 struct loaded_vmcs vmcs02;
338};
339
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300340/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300341 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
342 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
343 */
344struct nested_vmx {
345 /* Has the level1 guest done vmxon? */
346 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300347
348 /* The guest-physical address of the current VMCS L1 keeps for L2 */
349 gpa_t current_vmptr;
350 /* The host-usable pointer to the above */
351 struct page *current_vmcs12_page;
352 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300353
354 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
355 struct list_head vmcs02_pool;
356 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300357 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300358 /* L2 must run next, and mustn't decide to exit to L1. */
359 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300360 /*
361 * Guest pages referred to in vmcs02 with host-physical pointers, so
362 * we must keep them pinned while L2 runs.
363 */
364 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300365};
366
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400367struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000368 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300369 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300370 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200371 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200372 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300373 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200374 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200375 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300376 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400377 int nmsrs;
378 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400379#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300380 u64 msr_host_kernel_gs_base;
381 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400382#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300383 /*
384 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
385 * non-nested (L1) guest, it always points to vmcs01. For a nested
386 * guest (L2), it points to a different VMCS.
387 */
388 struct loaded_vmcs vmcs01;
389 struct loaded_vmcs *loaded_vmcs;
390 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300391 struct msr_autoload {
392 unsigned nr;
393 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
394 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
395 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400396 struct {
397 int loaded;
398 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300399#ifdef CONFIG_X86_64
400 u16 ds_sel, es_sel;
401#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200402 int gs_ldt_reload_needed;
403 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400404 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200405 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300406 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300407 ulong save_rflags;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300408 struct kvm_save_segment {
409 u16 selector;
410 unsigned long base;
411 u32 limit;
412 u32 ar;
413 } tr, es, ds, fs, gs;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200414 } rmode;
Avi Kivity2fb92db2011-04-27 19:42:18 +0300415 struct {
416 u32 bitmask; /* 4 bits per segment (1 bit per field) */
417 struct kvm_save_segment seg[8];
418 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800419 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300420 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200421
422 /* Support for vnmi-less CPUs */
423 int soft_vnmi_blocked;
424 ktime_t entry_time;
425 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800426 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800427
428 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300429
430 /* Support for a guest hypervisor (nested VMX) */
431 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400432};
433
Avi Kivity2fb92db2011-04-27 19:42:18 +0300434enum segment_cache_field {
435 SEG_FIELD_SEL = 0,
436 SEG_FIELD_BASE = 1,
437 SEG_FIELD_LIMIT = 2,
438 SEG_FIELD_AR = 3,
439
440 SEG_FIELD_NR = 4
441};
442
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400443static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
444{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000445 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400446}
447
Nadav Har'El22bd0352011-05-25 23:05:57 +0300448#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
449#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
450#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
451 [number##_HIGH] = VMCS12_OFFSET(name)+4
452
453static unsigned short vmcs_field_to_offset_table[] = {
454 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
455 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
456 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
457 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
458 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
459 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
460 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
461 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
462 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
463 FIELD(HOST_ES_SELECTOR, host_es_selector),
464 FIELD(HOST_CS_SELECTOR, host_cs_selector),
465 FIELD(HOST_SS_SELECTOR, host_ss_selector),
466 FIELD(HOST_DS_SELECTOR, host_ds_selector),
467 FIELD(HOST_FS_SELECTOR, host_fs_selector),
468 FIELD(HOST_GS_SELECTOR, host_gs_selector),
469 FIELD(HOST_TR_SELECTOR, host_tr_selector),
470 FIELD64(IO_BITMAP_A, io_bitmap_a),
471 FIELD64(IO_BITMAP_B, io_bitmap_b),
472 FIELD64(MSR_BITMAP, msr_bitmap),
473 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
474 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
475 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
476 FIELD64(TSC_OFFSET, tsc_offset),
477 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
478 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
479 FIELD64(EPT_POINTER, ept_pointer),
480 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
481 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
482 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
483 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
484 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
485 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
486 FIELD64(GUEST_PDPTR0, guest_pdptr0),
487 FIELD64(GUEST_PDPTR1, guest_pdptr1),
488 FIELD64(GUEST_PDPTR2, guest_pdptr2),
489 FIELD64(GUEST_PDPTR3, guest_pdptr3),
490 FIELD64(HOST_IA32_PAT, host_ia32_pat),
491 FIELD64(HOST_IA32_EFER, host_ia32_efer),
492 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
493 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
494 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
495 FIELD(EXCEPTION_BITMAP, exception_bitmap),
496 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
497 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
498 FIELD(CR3_TARGET_COUNT, cr3_target_count),
499 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
500 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
501 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
502 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
503 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
504 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
505 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
506 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
507 FIELD(TPR_THRESHOLD, tpr_threshold),
508 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
509 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
510 FIELD(VM_EXIT_REASON, vm_exit_reason),
511 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
512 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
513 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
514 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
515 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
516 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
517 FIELD(GUEST_ES_LIMIT, guest_es_limit),
518 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
519 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
520 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
521 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
522 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
523 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
524 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
525 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
526 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
527 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
528 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
529 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
530 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
531 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
532 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
533 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
534 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
535 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
536 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
537 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
538 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
539 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
540 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
541 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
542 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
543 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
544 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
545 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
546 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
547 FIELD(EXIT_QUALIFICATION, exit_qualification),
548 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
549 FIELD(GUEST_CR0, guest_cr0),
550 FIELD(GUEST_CR3, guest_cr3),
551 FIELD(GUEST_CR4, guest_cr4),
552 FIELD(GUEST_ES_BASE, guest_es_base),
553 FIELD(GUEST_CS_BASE, guest_cs_base),
554 FIELD(GUEST_SS_BASE, guest_ss_base),
555 FIELD(GUEST_DS_BASE, guest_ds_base),
556 FIELD(GUEST_FS_BASE, guest_fs_base),
557 FIELD(GUEST_GS_BASE, guest_gs_base),
558 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
559 FIELD(GUEST_TR_BASE, guest_tr_base),
560 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
561 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
562 FIELD(GUEST_DR7, guest_dr7),
563 FIELD(GUEST_RSP, guest_rsp),
564 FIELD(GUEST_RIP, guest_rip),
565 FIELD(GUEST_RFLAGS, guest_rflags),
566 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
567 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
568 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
569 FIELD(HOST_CR0, host_cr0),
570 FIELD(HOST_CR3, host_cr3),
571 FIELD(HOST_CR4, host_cr4),
572 FIELD(HOST_FS_BASE, host_fs_base),
573 FIELD(HOST_GS_BASE, host_gs_base),
574 FIELD(HOST_TR_BASE, host_tr_base),
575 FIELD(HOST_GDTR_BASE, host_gdtr_base),
576 FIELD(HOST_IDTR_BASE, host_idtr_base),
577 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
578 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
579 FIELD(HOST_RSP, host_rsp),
580 FIELD(HOST_RIP, host_rip),
581};
582static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
583
584static inline short vmcs_field_to_offset(unsigned long field)
585{
586 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
587 return -1;
588 return vmcs_field_to_offset_table[field];
589}
590
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300591static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
592{
593 return to_vmx(vcpu)->nested.current_vmcs12;
594}
595
596static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
597{
598 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
599 if (is_error_page(page)) {
600 kvm_release_page_clean(page);
601 return NULL;
602 }
603 return page;
604}
605
606static void nested_release_page(struct page *page)
607{
608 kvm_release_page_dirty(page);
609}
610
611static void nested_release_page_clean(struct page *page)
612{
613 kvm_release_page_clean(page);
614}
615
Sheng Yang4e1096d2008-07-06 19:16:51 +0800616static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800617static void kvm_cpu_vmxon(u64 addr);
618static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200619static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200620static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300621static void vmx_set_segment(struct kvm_vcpu *vcpu,
622 struct kvm_segment *var, int seg);
623static void vmx_get_segment(struct kvm_vcpu *vcpu,
624 struct kvm_segment *var, int seg);
Avi Kivity75880a02007-06-20 11:20:04 +0300625
Avi Kivity6aa8b732006-12-10 02:21:36 -0800626static DEFINE_PER_CPU(struct vmcs *, vmxarea);
627static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300628/*
629 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
630 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
631 */
632static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300633static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800634
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200635static unsigned long *vmx_io_bitmap_a;
636static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200637static unsigned long *vmx_msr_bitmap_legacy;
638static unsigned long *vmx_msr_bitmap_longmode;
He, Qingfdef3ad2007-04-30 09:45:24 +0300639
Avi Kivity110312c2010-12-21 12:54:20 +0200640static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200641static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200642
Sheng Yang2384d2b2008-01-17 15:14:33 +0800643static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
644static DEFINE_SPINLOCK(vmx_vpid_lock);
645
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300646static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800647 int size;
648 int order;
649 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300650 u32 pin_based_exec_ctrl;
651 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800652 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300653 u32 vmexit_ctrl;
654 u32 vmentry_ctrl;
655} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800656
Hannes Ederefff9e52008-11-28 17:02:06 +0100657static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800658 u32 ept;
659 u32 vpid;
660} vmx_capability;
661
Avi Kivity6aa8b732006-12-10 02:21:36 -0800662#define VMX_SEGMENT_FIELD(seg) \
663 [VCPU_SREG_##seg] = { \
664 .selector = GUEST_##seg##_SELECTOR, \
665 .base = GUEST_##seg##_BASE, \
666 .limit = GUEST_##seg##_LIMIT, \
667 .ar_bytes = GUEST_##seg##_AR_BYTES, \
668 }
669
670static struct kvm_vmx_segment_field {
671 unsigned selector;
672 unsigned base;
673 unsigned limit;
674 unsigned ar_bytes;
675} kvm_vmx_segment_fields[] = {
676 VMX_SEGMENT_FIELD(CS),
677 VMX_SEGMENT_FIELD(DS),
678 VMX_SEGMENT_FIELD(ES),
679 VMX_SEGMENT_FIELD(FS),
680 VMX_SEGMENT_FIELD(GS),
681 VMX_SEGMENT_FIELD(SS),
682 VMX_SEGMENT_FIELD(TR),
683 VMX_SEGMENT_FIELD(LDTR),
684};
685
Avi Kivity26bb0982009-09-07 11:14:12 +0300686static u64 host_efer;
687
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300688static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
689
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300690/*
Brian Gerst8c065852010-07-17 09:03:26 -0400691 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300692 * away by decrementing the array size.
693 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800694static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800695#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300696 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800697#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400698 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800699};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200700#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800701
Gui Jianfeng31299942010-03-15 17:29:09 +0800702static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800703{
704 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
705 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100706 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707}
708
Gui Jianfeng31299942010-03-15 17:29:09 +0800709static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300710{
711 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
712 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100713 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300714}
715
Gui Jianfeng31299942010-03-15 17:29:09 +0800716static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500717{
718 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
719 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100720 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500721}
722
Gui Jianfeng31299942010-03-15 17:29:09 +0800723static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800724{
725 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
726 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
727}
728
Gui Jianfeng31299942010-03-15 17:29:09 +0800729static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800730{
731 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
732 INTR_INFO_VALID_MASK)) ==
733 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
734}
735
Gui Jianfeng31299942010-03-15 17:29:09 +0800736static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800737{
Sheng Yang04547152009-04-01 15:52:31 +0800738 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800739}
740
Gui Jianfeng31299942010-03-15 17:29:09 +0800741static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800742{
Sheng Yang04547152009-04-01 15:52:31 +0800743 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800744}
745
Gui Jianfeng31299942010-03-15 17:29:09 +0800746static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800747{
Sheng Yang04547152009-04-01 15:52:31 +0800748 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800749}
750
Gui Jianfeng31299942010-03-15 17:29:09 +0800751static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800752{
Sheng Yang04547152009-04-01 15:52:31 +0800753 return vmcs_config.cpu_based_exec_ctrl &
754 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800755}
756
Avi Kivity774ead32007-12-26 13:57:04 +0200757static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800758{
Sheng Yang04547152009-04-01 15:52:31 +0800759 return vmcs_config.cpu_based_2nd_exec_ctrl &
760 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
761}
762
763static inline bool cpu_has_vmx_flexpriority(void)
764{
765 return cpu_has_vmx_tpr_shadow() &&
766 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800767}
768
Marcelo Tosattie7997942009-06-11 12:07:40 -0300769static inline bool cpu_has_vmx_ept_execute_only(void)
770{
Gui Jianfeng31299942010-03-15 17:29:09 +0800771 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300772}
773
774static inline bool cpu_has_vmx_eptp_uncacheable(void)
775{
Gui Jianfeng31299942010-03-15 17:29:09 +0800776 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300777}
778
779static inline bool cpu_has_vmx_eptp_writeback(void)
780{
Gui Jianfeng31299942010-03-15 17:29:09 +0800781 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300782}
783
784static inline bool cpu_has_vmx_ept_2m_page(void)
785{
Gui Jianfeng31299942010-03-15 17:29:09 +0800786 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300787}
788
Sheng Yang878403b2010-01-05 19:02:29 +0800789static inline bool cpu_has_vmx_ept_1g_page(void)
790{
Gui Jianfeng31299942010-03-15 17:29:09 +0800791 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800792}
793
Sheng Yang4bc9b982010-06-02 14:05:24 +0800794static inline bool cpu_has_vmx_ept_4levels(void)
795{
796 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
797}
798
Xudong Hao83c3a332012-05-28 19:33:35 +0800799static inline bool cpu_has_vmx_ept_ad_bits(void)
800{
801 return vmx_capability.ept & VMX_EPT_AD_BIT;
802}
803
Gui Jianfeng31299942010-03-15 17:29:09 +0800804static inline bool cpu_has_vmx_invept_individual_addr(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800805{
Gui Jianfeng31299942010-03-15 17:29:09 +0800806 return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800807}
808
Gui Jianfeng31299942010-03-15 17:29:09 +0800809static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800810{
Gui Jianfeng31299942010-03-15 17:29:09 +0800811 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800812}
813
Gui Jianfeng31299942010-03-15 17:29:09 +0800814static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800815{
Gui Jianfeng31299942010-03-15 17:29:09 +0800816 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800817}
818
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800819static inline bool cpu_has_vmx_invvpid_single(void)
820{
821 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
822}
823
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800824static inline bool cpu_has_vmx_invvpid_global(void)
825{
826 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
827}
828
Gui Jianfeng31299942010-03-15 17:29:09 +0800829static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800830{
Sheng Yang04547152009-04-01 15:52:31 +0800831 return vmcs_config.cpu_based_2nd_exec_ctrl &
832 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800833}
834
Gui Jianfeng31299942010-03-15 17:29:09 +0800835static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700836{
837 return vmcs_config.cpu_based_2nd_exec_ctrl &
838 SECONDARY_EXEC_UNRESTRICTED_GUEST;
839}
840
Gui Jianfeng31299942010-03-15 17:29:09 +0800841static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800842{
843 return vmcs_config.cpu_based_2nd_exec_ctrl &
844 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
845}
846
Gui Jianfeng31299942010-03-15 17:29:09 +0800847static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800848{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800849 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800850}
851
Gui Jianfeng31299942010-03-15 17:29:09 +0800852static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800853{
Sheng Yang04547152009-04-01 15:52:31 +0800854 return vmcs_config.cpu_based_2nd_exec_ctrl &
855 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800856}
857
Gui Jianfeng31299942010-03-15 17:29:09 +0800858static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800859{
860 return vmcs_config.cpu_based_2nd_exec_ctrl &
861 SECONDARY_EXEC_RDTSCP;
862}
863
Gui Jianfeng31299942010-03-15 17:29:09 +0800864static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800865{
866 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
867}
868
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800869static inline bool cpu_has_vmx_wbinvd_exit(void)
870{
871 return vmcs_config.cpu_based_2nd_exec_ctrl &
872 SECONDARY_EXEC_WBINVD_EXITING;
873}
874
Sheng Yang04547152009-04-01 15:52:31 +0800875static inline bool report_flexpriority(void)
876{
877 return flexpriority_enabled;
878}
879
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300880static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
881{
882 return vmcs12->cpu_based_vm_exec_control & bit;
883}
884
885static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
886{
887 return (vmcs12->cpu_based_vm_exec_control &
888 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
889 (vmcs12->secondary_vm_exec_control & bit);
890}
891
Nadav Har'El644d7112011-05-25 23:12:35 +0300892static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
893 struct kvm_vcpu *vcpu)
894{
895 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
896}
897
898static inline bool is_exception(u32 intr_info)
899{
900 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
901 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
902}
903
904static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300905static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
906 struct vmcs12 *vmcs12,
907 u32 reason, unsigned long qualification);
908
Rusty Russell8b9cf982007-07-30 16:31:43 +1000909static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800910{
911 int i;
912
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400913 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300914 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300915 return i;
916 return -1;
917}
918
Sheng Yang2384d2b2008-01-17 15:14:33 +0800919static inline void __invvpid(int ext, u16 vpid, gva_t gva)
920{
921 struct {
922 u64 vpid : 16;
923 u64 rsvd : 48;
924 u64 gva;
925 } operand = { vpid, 0, gva };
926
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300927 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800928 /* CF==1 or ZF==1 --> rc = -1 */
929 "; ja 1f ; ud2 ; 1:"
930 : : "a"(&operand), "c"(ext) : "cc", "memory");
931}
932
Sheng Yang14394422008-04-28 12:24:45 +0800933static inline void __invept(int ext, u64 eptp, gpa_t gpa)
934{
935 struct {
936 u64 eptp, gpa;
937 } operand = {eptp, gpa};
938
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300939 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800940 /* CF==1 or ZF==1 --> rc = -1 */
941 "; ja 1f ; ud2 ; 1:\n"
942 : : "a" (&operand), "c" (ext) : "cc", "memory");
943}
944
Avi Kivity26bb0982009-09-07 11:14:12 +0300945static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300946{
947 int i;
948
Rusty Russell8b9cf982007-07-30 16:31:43 +1000949 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300950 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400951 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000952 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800953}
954
Avi Kivity6aa8b732006-12-10 02:21:36 -0800955static void vmcs_clear(struct vmcs *vmcs)
956{
957 u64 phys_addr = __pa(vmcs);
958 u8 error;
959
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300960 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200961 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962 : "cc", "memory");
963 if (error)
964 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
965 vmcs, phys_addr);
966}
967
Nadav Har'Eld462b812011-05-24 15:26:10 +0300968static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
969{
970 vmcs_clear(loaded_vmcs->vmcs);
971 loaded_vmcs->cpu = -1;
972 loaded_vmcs->launched = 0;
973}
974
Dongxiao Xu7725b892010-05-11 18:29:38 +0800975static void vmcs_load(struct vmcs *vmcs)
976{
977 u64 phys_addr = __pa(vmcs);
978 u8 error;
979
980 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200981 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +0800982 : "cc", "memory");
983 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +0300984 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +0800985 vmcs, phys_addr);
986}
987
Nadav Har'Eld462b812011-05-24 15:26:10 +0300988static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300990 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800991 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992
Nadav Har'Eld462b812011-05-24 15:26:10 +0300993 if (loaded_vmcs->cpu != cpu)
994 return; /* vcpu migration can race with cpu offline */
995 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996 per_cpu(current_vmcs, cpu) = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300997 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
998 loaded_vmcs_init(loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800999}
1000
Nadav Har'Eld462b812011-05-24 15:26:10 +03001001static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001002{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001003 if (loaded_vmcs->cpu != -1)
1004 smp_call_function_single(
1005 loaded_vmcs->cpu, __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001006}
1007
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001008static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001009{
1010 if (vmx->vpid == 0)
1011 return;
1012
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001013 if (cpu_has_vmx_invvpid_single())
1014 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001015}
1016
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001017static inline void vpid_sync_vcpu_global(void)
1018{
1019 if (cpu_has_vmx_invvpid_global())
1020 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1021}
1022
1023static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1024{
1025 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001026 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001027 else
1028 vpid_sync_vcpu_global();
1029}
1030
Sheng Yang14394422008-04-28 12:24:45 +08001031static inline void ept_sync_global(void)
1032{
1033 if (cpu_has_vmx_invept_global())
1034 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1035}
1036
1037static inline void ept_sync_context(u64 eptp)
1038{
Avi Kivity089d0342009-03-23 18:26:32 +02001039 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001040 if (cpu_has_vmx_invept_context())
1041 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1042 else
1043 ept_sync_global();
1044 }
1045}
1046
1047static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
1048{
Avi Kivity089d0342009-03-23 18:26:32 +02001049 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001050 if (cpu_has_vmx_invept_individual_addr())
1051 __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
1052 eptp, gpa);
1053 else
1054 ept_sync_context(eptp);
1055 }
1056}
1057
Avi Kivity96304212011-05-15 10:13:13 -04001058static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001059{
Avi Kivity5e520e62011-05-15 10:13:12 -04001060 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001061
Avi Kivity5e520e62011-05-15 10:13:12 -04001062 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1063 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001064 return value;
1065}
1066
Avi Kivity96304212011-05-15 10:13:13 -04001067static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001068{
1069 return vmcs_readl(field);
1070}
1071
Avi Kivity96304212011-05-15 10:13:13 -04001072static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001073{
1074 return vmcs_readl(field);
1075}
1076
Avi Kivity96304212011-05-15 10:13:13 -04001077static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001078{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001079#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001080 return vmcs_readl(field);
1081#else
1082 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1083#endif
1084}
1085
Avi Kivitye52de1b2007-01-05 16:36:56 -08001086static noinline void vmwrite_error(unsigned long field, unsigned long value)
1087{
1088 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1089 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1090 dump_stack();
1091}
1092
Avi Kivity6aa8b732006-12-10 02:21:36 -08001093static void vmcs_writel(unsigned long field, unsigned long value)
1094{
1095 u8 error;
1096
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001097 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001098 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001099 if (unlikely(error))
1100 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001101}
1102
1103static void vmcs_write16(unsigned long field, u16 value)
1104{
1105 vmcs_writel(field, value);
1106}
1107
1108static void vmcs_write32(unsigned long field, u32 value)
1109{
1110 vmcs_writel(field, value);
1111}
1112
1113static void vmcs_write64(unsigned long field, u64 value)
1114{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001115 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001116#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001117 asm volatile ("");
1118 vmcs_writel(field+1, value >> 32);
1119#endif
1120}
1121
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001122static void vmcs_clear_bits(unsigned long field, u32 mask)
1123{
1124 vmcs_writel(field, vmcs_readl(field) & ~mask);
1125}
1126
1127static void vmcs_set_bits(unsigned long field, u32 mask)
1128{
1129 vmcs_writel(field, vmcs_readl(field) | mask);
1130}
1131
Avi Kivity2fb92db2011-04-27 19:42:18 +03001132static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1133{
1134 vmx->segment_cache.bitmask = 0;
1135}
1136
1137static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1138 unsigned field)
1139{
1140 bool ret;
1141 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1142
1143 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1144 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1145 vmx->segment_cache.bitmask = 0;
1146 }
1147 ret = vmx->segment_cache.bitmask & mask;
1148 vmx->segment_cache.bitmask |= mask;
1149 return ret;
1150}
1151
1152static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1153{
1154 u16 *p = &vmx->segment_cache.seg[seg].selector;
1155
1156 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1157 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1158 return *p;
1159}
1160
1161static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1162{
1163 ulong *p = &vmx->segment_cache.seg[seg].base;
1164
1165 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1166 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1167 return *p;
1168}
1169
1170static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1171{
1172 u32 *p = &vmx->segment_cache.seg[seg].limit;
1173
1174 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1175 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1176 return *p;
1177}
1178
1179static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1180{
1181 u32 *p = &vmx->segment_cache.seg[seg].ar;
1182
1183 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1184 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1185 return *p;
1186}
1187
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001188static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1189{
1190 u32 eb;
1191
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001192 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1193 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1194 if ((vcpu->guest_debug &
1195 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1196 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1197 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001198 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001199 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001200 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001201 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001202 if (vcpu->fpu_active)
1203 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001204
1205 /* When we are running a nested L2 guest and L1 specified for it a
1206 * certain exception bitmap, we must trap the same exceptions and pass
1207 * them to L1. When running L2, we will only handle the exceptions
1208 * specified above if L1 did not want them.
1209 */
1210 if (is_guest_mode(vcpu))
1211 eb |= get_vmcs12(vcpu)->exception_bitmap;
1212
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001213 vmcs_write32(EXCEPTION_BITMAP, eb);
1214}
1215
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001216static void clear_atomic_switch_msr_special(unsigned long entry,
1217 unsigned long exit)
1218{
1219 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1220 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1221}
1222
Avi Kivity61d2ef22010-04-28 16:40:38 +03001223static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1224{
1225 unsigned i;
1226 struct msr_autoload *m = &vmx->msr_autoload;
1227
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001228 switch (msr) {
1229 case MSR_EFER:
1230 if (cpu_has_load_ia32_efer) {
1231 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1232 VM_EXIT_LOAD_IA32_EFER);
1233 return;
1234 }
1235 break;
1236 case MSR_CORE_PERF_GLOBAL_CTRL:
1237 if (cpu_has_load_perf_global_ctrl) {
1238 clear_atomic_switch_msr_special(
1239 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1240 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1241 return;
1242 }
1243 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001244 }
1245
Avi Kivity61d2ef22010-04-28 16:40:38 +03001246 for (i = 0; i < m->nr; ++i)
1247 if (m->guest[i].index == msr)
1248 break;
1249
1250 if (i == m->nr)
1251 return;
1252 --m->nr;
1253 m->guest[i] = m->guest[m->nr];
1254 m->host[i] = m->host[m->nr];
1255 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1256 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1257}
1258
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001259static void add_atomic_switch_msr_special(unsigned long entry,
1260 unsigned long exit, unsigned long guest_val_vmcs,
1261 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1262{
1263 vmcs_write64(guest_val_vmcs, guest_val);
1264 vmcs_write64(host_val_vmcs, host_val);
1265 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1266 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1267}
1268
Avi Kivity61d2ef22010-04-28 16:40:38 +03001269static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1270 u64 guest_val, u64 host_val)
1271{
1272 unsigned i;
1273 struct msr_autoload *m = &vmx->msr_autoload;
1274
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001275 switch (msr) {
1276 case MSR_EFER:
1277 if (cpu_has_load_ia32_efer) {
1278 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1279 VM_EXIT_LOAD_IA32_EFER,
1280 GUEST_IA32_EFER,
1281 HOST_IA32_EFER,
1282 guest_val, host_val);
1283 return;
1284 }
1285 break;
1286 case MSR_CORE_PERF_GLOBAL_CTRL:
1287 if (cpu_has_load_perf_global_ctrl) {
1288 add_atomic_switch_msr_special(
1289 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1290 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1291 GUEST_IA32_PERF_GLOBAL_CTRL,
1292 HOST_IA32_PERF_GLOBAL_CTRL,
1293 guest_val, host_val);
1294 return;
1295 }
1296 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001297 }
1298
Avi Kivity61d2ef22010-04-28 16:40:38 +03001299 for (i = 0; i < m->nr; ++i)
1300 if (m->guest[i].index == msr)
1301 break;
1302
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001303 if (i == NR_AUTOLOAD_MSRS) {
1304 printk_once(KERN_WARNING"Not enough mst switch entries. "
1305 "Can't add msr %x\n", msr);
1306 return;
1307 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001308 ++m->nr;
1309 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1310 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1311 }
1312
1313 m->guest[i].index = msr;
1314 m->guest[i].value = guest_val;
1315 m->host[i].index = msr;
1316 m->host[i].value = host_val;
1317}
1318
Avi Kivity33ed6322007-05-02 16:54:03 +03001319static void reload_tss(void)
1320{
Avi Kivity33ed6322007-05-02 16:54:03 +03001321 /*
1322 * VT restores TR but not its size. Useless.
1323 */
Avi Kivityd3591922010-07-26 18:32:39 +03001324 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001325 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001326
Avi Kivityd3591922010-07-26 18:32:39 +03001327 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001328 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1329 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001330}
1331
Avi Kivity92c0d902009-10-29 11:00:16 +02001332static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001333{
Roel Kluin3a34a882009-08-04 02:08:45 -07001334 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001335 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001336
Avi Kivityf6801df2010-01-21 15:31:50 +02001337 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001338
Avi Kivity51c6cf62007-08-29 03:48:05 +03001339 /*
1340 * NX is emulated; LMA and LME handled by hardware; SCE meaninless
1341 * outside long mode
1342 */
1343 ignore_bits = EFER_NX | EFER_SCE;
1344#ifdef CONFIG_X86_64
1345 ignore_bits |= EFER_LMA | EFER_LME;
1346 /* SCE is meaningful only in long mode on Intel */
1347 if (guest_efer & EFER_LMA)
1348 ignore_bits &= ~(u64)EFER_SCE;
1349#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001350 guest_efer &= ~ignore_bits;
1351 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001352 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001353 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001354
1355 clear_atomic_switch_msr(vmx, MSR_EFER);
1356 /* On ept, can't emulate nx, and must switch nx atomically */
1357 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1358 guest_efer = vmx->vcpu.arch.efer;
1359 if (!(guest_efer & EFER_LMA))
1360 guest_efer &= ~EFER_LME;
1361 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1362 return false;
1363 }
1364
Avi Kivity26bb0982009-09-07 11:14:12 +03001365 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001366}
1367
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001368static unsigned long segment_base(u16 selector)
1369{
Avi Kivityd3591922010-07-26 18:32:39 +03001370 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001371 struct desc_struct *d;
1372 unsigned long table_base;
1373 unsigned long v;
1374
1375 if (!(selector & ~3))
1376 return 0;
1377
Avi Kivityd3591922010-07-26 18:32:39 +03001378 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001379
1380 if (selector & 4) { /* from ldt */
1381 u16 ldt_selector = kvm_read_ldt();
1382
1383 if (!(ldt_selector & ~3))
1384 return 0;
1385
1386 table_base = segment_base(ldt_selector);
1387 }
1388 d = (struct desc_struct *)(table_base + (selector & ~7));
1389 v = get_desc_base(d);
1390#ifdef CONFIG_X86_64
1391 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1392 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1393#endif
1394 return v;
1395}
1396
1397static inline unsigned long kvm_read_tr_base(void)
1398{
1399 u16 tr;
1400 asm("str %0" : "=g"(tr));
1401 return segment_base(tr);
1402}
1403
Avi Kivity04d2cc72007-09-10 18:10:54 +03001404static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001405{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001406 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001407 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001408
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001409 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001410 return;
1411
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001412 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001413 /*
1414 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1415 * allow segment selectors with cpl > 0 or ti == 1.
1416 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001417 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001418 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001419 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001420 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001421 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001422 vmx->host_state.fs_reload_needed = 0;
1423 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001424 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001425 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001426 }
Avi Kivity9581d442010-10-19 16:46:55 +02001427 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001428 if (!(vmx->host_state.gs_sel & 7))
1429 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001430 else {
1431 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001432 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001433 }
1434
1435#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001436 savesegment(ds, vmx->host_state.ds_sel);
1437 savesegment(es, vmx->host_state.es_sel);
1438#endif
1439
1440#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001441 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1442 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1443#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001444 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1445 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001446#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001447
1448#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001449 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1450 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001451 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001452#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001453 for (i = 0; i < vmx->save_nmsrs; ++i)
1454 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001455 vmx->guest_msrs[i].data,
1456 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001457}
1458
Avi Kivitya9b21b62008-06-24 11:48:49 +03001459static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001460{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001461 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001462 return;
1463
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001464 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001465 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001466#ifdef CONFIG_X86_64
1467 if (is_long_mode(&vmx->vcpu))
1468 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1469#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001470 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001471 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001472#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001473 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001474#else
1475 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001476#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001477 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001478 if (vmx->host_state.fs_reload_needed)
1479 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001480#ifdef CONFIG_X86_64
1481 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1482 loadsegment(ds, vmx->host_state.ds_sel);
1483 loadsegment(es, vmx->host_state.es_sel);
1484 }
1485#else
1486 /*
1487 * The sysexit path does not restore ds/es, so we must set them to
1488 * a reasonable value ourselves.
1489 */
1490 loadsegment(ds, __USER_DS);
1491 loadsegment(es, __USER_DS);
1492#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001493 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001494#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001495 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001496#endif
Linus Torvalds1361b832012-02-21 13:19:22 -08001497 if (user_has_fpu())
Avi Kivity1c11e712010-05-03 16:05:44 +03001498 clts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001499 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001500}
1501
Avi Kivitya9b21b62008-06-24 11:48:49 +03001502static void vmx_load_host_state(struct vcpu_vmx *vmx)
1503{
1504 preempt_disable();
1505 __vmx_load_host_state(vmx);
1506 preempt_enable();
1507}
1508
Avi Kivity6aa8b732006-12-10 02:21:36 -08001509/*
1510 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1511 * vcpu mutex is already taken.
1512 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001513static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001514{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001515 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001516 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001517
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001518 if (!vmm_exclusive)
1519 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001520 else if (vmx->loaded_vmcs->cpu != cpu)
1521 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001522
Nadav Har'Eld462b812011-05-24 15:26:10 +03001523 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1524 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1525 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001526 }
1527
Nadav Har'Eld462b812011-05-24 15:26:10 +03001528 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001529 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001530 unsigned long sysenter_esp;
1531
Avi Kivitya8eeb042010-05-10 12:34:53 +03001532 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001533 local_irq_disable();
Nadav Har'Eld462b812011-05-24 15:26:10 +03001534 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1535 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001536 local_irq_enable();
1537
Avi Kivity6aa8b732006-12-10 02:21:36 -08001538 /*
1539 * Linux uses per-cpu TSS and GDT, so set these when switching
1540 * processors.
1541 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001542 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001543 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001544
1545 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1546 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001547 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001548 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001549}
1550
1551static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1552{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001553 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001554 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001555 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1556 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001557 kvm_cpu_vmxoff();
1558 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001559}
1560
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001561static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1562{
Avi Kivity81231c62010-01-24 16:26:40 +02001563 ulong cr0;
1564
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001565 if (vcpu->fpu_active)
1566 return;
1567 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001568 cr0 = vmcs_readl(GUEST_CR0);
1569 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1570 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1571 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001572 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001573 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001574 if (is_guest_mode(vcpu))
1575 vcpu->arch.cr0_guest_owned_bits &=
1576 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001577 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001578}
1579
Avi Kivityedcafe32009-12-30 18:07:40 +02001580static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1581
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001582/*
1583 * Return the cr0 value that a nested guest would read. This is a combination
1584 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1585 * its hypervisor (cr0_read_shadow).
1586 */
1587static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1588{
1589 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1590 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1591}
1592static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1593{
1594 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1595 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1596}
1597
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001598static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1599{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001600 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1601 * set this *before* calling this function.
1602 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001603 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001604 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001605 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001606 vcpu->arch.cr0_guest_owned_bits = 0;
1607 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001608 if (is_guest_mode(vcpu)) {
1609 /*
1610 * L1's specified read shadow might not contain the TS bit,
1611 * so now that we turned on shadowing of this bit, we need to
1612 * set this bit of the shadow. Like in nested_vmx_run we need
1613 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1614 * up-to-date here because we just decached cr0.TS (and we'll
1615 * only update vmcs12->guest_cr0 on nested exit).
1616 */
1617 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1618 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1619 (vcpu->arch.cr0 & X86_CR0_TS);
1620 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1621 } else
1622 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001623}
1624
Avi Kivity6aa8b732006-12-10 02:21:36 -08001625static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1626{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001627 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001628
Avi Kivity6de12732011-03-07 12:51:22 +02001629 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1630 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1631 rflags = vmcs_readl(GUEST_RFLAGS);
1632 if (to_vmx(vcpu)->rmode.vm86_active) {
1633 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1634 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1635 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1636 }
1637 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001638 }
Avi Kivity6de12732011-03-07 12:51:22 +02001639 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001640}
1641
1642static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1643{
Avi Kivity6de12732011-03-07 12:51:22 +02001644 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity69c73022011-03-07 15:26:44 +02001645 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6de12732011-03-07 12:51:22 +02001646 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001647 if (to_vmx(vcpu)->rmode.vm86_active) {
1648 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001649 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001650 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651 vmcs_writel(GUEST_RFLAGS, rflags);
1652}
1653
Glauber Costa2809f5d2009-05-12 16:21:05 -04001654static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1655{
1656 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1657 int ret = 0;
1658
1659 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001660 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001661 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001662 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001663
1664 return ret & mask;
1665}
1666
1667static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1668{
1669 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1670 u32 interruptibility = interruptibility_old;
1671
1672 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1673
Jan Kiszka48005f62010-02-19 19:38:07 +01001674 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001675 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001676 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001677 interruptibility |= GUEST_INTR_STATE_STI;
1678
1679 if ((interruptibility != interruptibility_old))
1680 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1681}
1682
Avi Kivity6aa8b732006-12-10 02:21:36 -08001683static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1684{
1685 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001686
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001687 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001688 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001689 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690
Glauber Costa2809f5d2009-05-12 16:21:05 -04001691 /* skipping an emulated instruction also counts */
1692 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001693}
1694
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001695/*
1696 * KVM wants to inject page-faults which it got to the guest. This function
1697 * checks whether in a nested guest, we need to inject them to L1 or L2.
1698 * This function assumes it is called with the exit reason in vmcs02 being
1699 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1700 * is running).
1701 */
1702static int nested_pf_handled(struct kvm_vcpu *vcpu)
1703{
1704 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1705
1706 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001707 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001708 return 0;
1709
1710 nested_vmx_vmexit(vcpu);
1711 return 1;
1712}
1713
Avi Kivity298101d2007-11-25 13:41:11 +02001714static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001715 bool has_error_code, u32 error_code,
1716 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001717{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001718 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001719 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001720
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001721 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1722 nested_pf_handled(vcpu))
1723 return;
1724
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001725 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001726 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001727 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1728 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001729
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001730 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001731 int inc_eip = 0;
1732 if (kvm_exception_is_soft(nr))
1733 inc_eip = vcpu->arch.event_exit_inst_len;
1734 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001735 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001736 return;
1737 }
1738
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001739 if (kvm_exception_is_soft(nr)) {
1740 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1741 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001742 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1743 } else
1744 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1745
1746 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001747}
1748
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001749static bool vmx_rdtscp_supported(void)
1750{
1751 return cpu_has_vmx_rdtscp();
1752}
1753
Avi Kivity6aa8b732006-12-10 02:21:36 -08001754/*
Eddie Donga75beee2007-05-17 18:55:15 +03001755 * Swap MSR entry in host/guest MSR entry array.
1756 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001757static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001758{
Avi Kivity26bb0982009-09-07 11:14:12 +03001759 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001760
1761 tmp = vmx->guest_msrs[to];
1762 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1763 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001764}
1765
1766/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001767 * Set up the vmcs to automatically save and restore system
1768 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1769 * mode, as fiddling with msrs is very expensive.
1770 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001771static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001772{
Avi Kivity26bb0982009-09-07 11:14:12 +03001773 int save_nmsrs, index;
Avi Kivity58972972009-02-24 22:26:47 +02001774 unsigned long *msr_bitmap;
Avi Kivitye38aea32007-04-19 13:22:48 +03001775
Eddie Donga75beee2007-05-17 18:55:15 +03001776 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001777#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001778 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001779 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001780 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001781 move_msr_up(vmx, index, save_nmsrs++);
1782 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001783 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001784 move_msr_up(vmx, index, save_nmsrs++);
1785 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001786 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001787 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001788 index = __find_msr_index(vmx, MSR_TSC_AUX);
1789 if (index >= 0 && vmx->rdtscp_enabled)
1790 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001791 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001792 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001793 * if efer.sce is enabled.
1794 */
Brian Gerst8c065852010-07-17 09:03:26 -04001795 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001796 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001797 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001798 }
Eddie Donga75beee2007-05-17 18:55:15 +03001799#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001800 index = __find_msr_index(vmx, MSR_EFER);
1801 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001802 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001803
Avi Kivity26bb0982009-09-07 11:14:12 +03001804 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001805
1806 if (cpu_has_vmx_msr_bitmap()) {
1807 if (is_long_mode(&vmx->vcpu))
1808 msr_bitmap = vmx_msr_bitmap_longmode;
1809 else
1810 msr_bitmap = vmx_msr_bitmap_legacy;
1811
1812 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1813 }
Avi Kivitye38aea32007-04-19 13:22:48 +03001814}
1815
1816/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001817 * reads and returns guest's timestamp counter "register"
1818 * guest_tsc = host_tsc + tsc_offset -- 21.3
1819 */
1820static u64 guest_read_tsc(void)
1821{
1822 u64 host_tsc, tsc_offset;
1823
1824 rdtscll(host_tsc);
1825 tsc_offset = vmcs_read64(TSC_OFFSET);
1826 return host_tsc + tsc_offset;
1827}
1828
1829/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001830 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1831 * counter, even if a nested guest (L2) is currently running.
1832 */
1833u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu)
1834{
1835 u64 host_tsc, tsc_offset;
1836
1837 rdtscll(host_tsc);
1838 tsc_offset = is_guest_mode(vcpu) ?
1839 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1840 vmcs_read64(TSC_OFFSET);
1841 return host_tsc + tsc_offset;
1842}
1843
1844/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001845 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1846 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001847 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001848static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001849{
Zachary Amsdencc578282012-02-03 15:43:50 -02001850 if (!scale)
1851 return;
1852
1853 if (user_tsc_khz > tsc_khz) {
1854 vcpu->arch.tsc_catchup = 1;
1855 vcpu->arch.tsc_always_catchup = 1;
1856 } else
1857 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01001858}
1859
1860/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001861 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001862 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001863static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001864{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001865 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001866 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001867 * We're here if L1 chose not to trap WRMSR to TSC. According
1868 * to the spec, this should set L1's TSC; The offset that L1
1869 * set for L2 remains unchanged, and still needs to be added
1870 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001871 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001872 struct vmcs12 *vmcs12;
1873 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1874 /* recalculate vmcs02.TSC_OFFSET: */
1875 vmcs12 = get_vmcs12(vcpu);
1876 vmcs_write64(TSC_OFFSET, offset +
1877 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1878 vmcs12->tsc_offset : 0));
1879 } else {
1880 vmcs_write64(TSC_OFFSET, offset);
1881 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001882}
1883
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02001884static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10001885{
1886 u64 offset = vmcs_read64(TSC_OFFSET);
1887 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001888 if (is_guest_mode(vcpu)) {
1889 /* Even when running L2, the adjustment needs to apply to L1 */
1890 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1891 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001892}
1893
Joerg Roedel857e4092011-03-25 09:44:50 +01001894static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1895{
1896 return target_tsc - native_read_tsc();
1897}
1898
Nadav Har'El801d3422011-05-25 23:02:23 +03001899static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1900{
1901 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1902 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1903}
1904
1905/*
1906 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1907 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1908 * all guests if the "nested" module option is off, and can also be disabled
1909 * for a single guest by disabling its VMX cpuid bit.
1910 */
1911static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1912{
1913 return nested && guest_cpuid_has_vmx(vcpu);
1914}
1915
Avi Kivity6aa8b732006-12-10 02:21:36 -08001916/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001917 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
1918 * returned for the various VMX controls MSRs when nested VMX is enabled.
1919 * The same values should also be used to verify that vmcs12 control fields are
1920 * valid during nested entry from L1 to L2.
1921 * Each of these control msrs has a low and high 32-bit half: A low bit is on
1922 * if the corresponding bit in the (32-bit) control field *must* be on, and a
1923 * bit in the high half is on if the corresponding bit in the control field
1924 * may be on. See also vmx_control_verify().
1925 * TODO: allow these variables to be modified (downgraded) by module options
1926 * or other means.
1927 */
1928static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
1929static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
1930static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
1931static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
1932static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
1933static __init void nested_vmx_setup_ctls_msrs(void)
1934{
1935 /*
1936 * Note that as a general rule, the high half of the MSRs (bits in
1937 * the control fields which may be 1) should be initialized by the
1938 * intersection of the underlying hardware's MSR (i.e., features which
1939 * can be supported) and the list of features we want to expose -
1940 * because they are known to be properly supported in our code.
1941 * Also, usually, the low half of the MSRs (bits which must be 1) can
1942 * be set to 0, meaning that L1 may turn off any of these bits. The
1943 * reason is that if one of these bits is necessary, it will appear
1944 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
1945 * fields of vmcs01 and vmcs02, will turn these bits off - and
1946 * nested_vmx_exit_handled() will not pass related exits to L1.
1947 * These rules have exceptions below.
1948 */
1949
1950 /* pin-based controls */
1951 /*
1952 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
1953 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
1954 */
1955 nested_vmx_pinbased_ctls_low = 0x16 ;
1956 nested_vmx_pinbased_ctls_high = 0x16 |
1957 PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
1958 PIN_BASED_VIRTUAL_NMIS;
1959
1960 /* exit controls */
1961 nested_vmx_exit_ctls_low = 0;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03001962 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001963#ifdef CONFIG_X86_64
1964 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
1965#else
1966 nested_vmx_exit_ctls_high = 0;
1967#endif
1968
1969 /* entry controls */
1970 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
1971 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
1972 nested_vmx_entry_ctls_low = 0;
1973 nested_vmx_entry_ctls_high &=
1974 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
1975
1976 /* cpu-based controls */
1977 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
1978 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
1979 nested_vmx_procbased_ctls_low = 0;
1980 nested_vmx_procbased_ctls_high &=
1981 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
1982 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
1983 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
1984 CPU_BASED_CR3_STORE_EXITING |
1985#ifdef CONFIG_X86_64
1986 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
1987#endif
1988 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
1989 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02001990 CPU_BASED_RDPMC_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001991 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1992 /*
1993 * We can allow some features even when not supported by the
1994 * hardware. For example, L1 can specify an MSR bitmap - and we
1995 * can use it to avoid exits to L1 - even when L0 runs L2
1996 * without MSR bitmaps.
1997 */
1998 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
1999
2000 /* secondary cpu-based controls */
2001 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2002 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2003 nested_vmx_secondary_ctls_low = 0;
2004 nested_vmx_secondary_ctls_high &=
2005 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2006}
2007
2008static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2009{
2010 /*
2011 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2012 */
2013 return ((control & high) | low) == control;
2014}
2015
2016static inline u64 vmx_control_msr(u32 low, u32 high)
2017{
2018 return low | ((u64)high << 32);
2019}
2020
2021/*
2022 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2023 * also let it use VMX-specific MSRs.
2024 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2025 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2026 * like all other MSRs).
2027 */
2028static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2029{
2030 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2031 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2032 /*
2033 * According to the spec, processors which do not support VMX
2034 * should throw a #GP(0) when VMX capability MSRs are read.
2035 */
2036 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2037 return 1;
2038 }
2039
2040 switch (msr_index) {
2041 case MSR_IA32_FEATURE_CONTROL:
2042 *pdata = 0;
2043 break;
2044 case MSR_IA32_VMX_BASIC:
2045 /*
2046 * This MSR reports some information about VMX support. We
2047 * should return information about the VMX we emulate for the
2048 * guest, and the VMCS structure we give it - not about the
2049 * VMX support of the underlying hardware.
2050 */
2051 *pdata = VMCS12_REVISION |
2052 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2053 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2054 break;
2055 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2056 case MSR_IA32_VMX_PINBASED_CTLS:
2057 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2058 nested_vmx_pinbased_ctls_high);
2059 break;
2060 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2061 case MSR_IA32_VMX_PROCBASED_CTLS:
2062 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2063 nested_vmx_procbased_ctls_high);
2064 break;
2065 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2066 case MSR_IA32_VMX_EXIT_CTLS:
2067 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2068 nested_vmx_exit_ctls_high);
2069 break;
2070 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2071 case MSR_IA32_VMX_ENTRY_CTLS:
2072 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2073 nested_vmx_entry_ctls_high);
2074 break;
2075 case MSR_IA32_VMX_MISC:
2076 *pdata = 0;
2077 break;
2078 /*
2079 * These MSRs specify bits which the guest must keep fixed (on or off)
2080 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2081 * We picked the standard core2 setting.
2082 */
2083#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2084#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2085 case MSR_IA32_VMX_CR0_FIXED0:
2086 *pdata = VMXON_CR0_ALWAYSON;
2087 break;
2088 case MSR_IA32_VMX_CR0_FIXED1:
2089 *pdata = -1ULL;
2090 break;
2091 case MSR_IA32_VMX_CR4_FIXED0:
2092 *pdata = VMXON_CR4_ALWAYSON;
2093 break;
2094 case MSR_IA32_VMX_CR4_FIXED1:
2095 *pdata = -1ULL;
2096 break;
2097 case MSR_IA32_VMX_VMCS_ENUM:
2098 *pdata = 0x1f;
2099 break;
2100 case MSR_IA32_VMX_PROCBASED_CTLS2:
2101 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2102 nested_vmx_secondary_ctls_high);
2103 break;
2104 case MSR_IA32_VMX_EPT_VPID_CAP:
2105 /* Currently, no nested ept or nested vpid */
2106 *pdata = 0;
2107 break;
2108 default:
2109 return 0;
2110 }
2111
2112 return 1;
2113}
2114
2115static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2116{
2117 if (!nested_vmx_allowed(vcpu))
2118 return 0;
2119
2120 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2121 /* TODO: the right thing. */
2122 return 1;
2123 /*
2124 * No need to treat VMX capability MSRs specially: If we don't handle
2125 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2126 */
2127 return 0;
2128}
2129
2130/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002131 * Reads an msr value (of 'msr_index') into 'pdata'.
2132 * Returns 0 on success, non-0 otherwise.
2133 * Assumes vcpu_load() was already called.
2134 */
2135static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2136{
2137 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002138 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002139
2140 if (!pdata) {
2141 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2142 return -EINVAL;
2143 }
2144
2145 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002146#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002147 case MSR_FS_BASE:
2148 data = vmcs_readl(GUEST_FS_BASE);
2149 break;
2150 case MSR_GS_BASE:
2151 data = vmcs_readl(GUEST_GS_BASE);
2152 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002153 case MSR_KERNEL_GS_BASE:
2154 vmx_load_host_state(to_vmx(vcpu));
2155 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2156 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002157#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002158 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002159 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302160 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002161 data = guest_read_tsc();
2162 break;
2163 case MSR_IA32_SYSENTER_CS:
2164 data = vmcs_read32(GUEST_SYSENTER_CS);
2165 break;
2166 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002167 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002168 break;
2169 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002170 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002171 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002172 case MSR_TSC_AUX:
2173 if (!to_vmx(vcpu)->rdtscp_enabled)
2174 return 1;
2175 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002176 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002177 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2178 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002179 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002180 if (msr) {
2181 data = msr->data;
2182 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002183 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002184 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002185 }
2186
2187 *pdata = data;
2188 return 0;
2189}
2190
2191/*
2192 * Writes msr value into into the appropriate "register".
2193 * Returns 0 on success, non-0 otherwise.
2194 * Assumes vcpu_load() was already called.
2195 */
2196static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2197{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002198 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002199 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002200 int ret = 0;
2201
Avi Kivity6aa8b732006-12-10 02:21:36 -08002202 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002203 case MSR_EFER:
Eddie Dong2cc51562007-05-21 07:28:09 +03002204 ret = kvm_set_msr_common(vcpu, msr_index, data);
Eddie Dong2cc51562007-05-21 07:28:09 +03002205 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002206#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002207 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002208 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002209 vmcs_writel(GUEST_FS_BASE, data);
2210 break;
2211 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002212 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002213 vmcs_writel(GUEST_GS_BASE, data);
2214 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002215 case MSR_KERNEL_GS_BASE:
2216 vmx_load_host_state(vmx);
2217 vmx->msr_guest_kernel_gs_base = data;
2218 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002219#endif
2220 case MSR_IA32_SYSENTER_CS:
2221 vmcs_write32(GUEST_SYSENTER_CS, data);
2222 break;
2223 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002224 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002225 break;
2226 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002227 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002228 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302229 case MSR_IA32_TSC:
Zachary Amsden99e3e302010-08-19 22:07:17 -10002230 kvm_write_tsc(vcpu, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002231 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002232 case MSR_IA32_CR_PAT:
2233 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2234 vmcs_write64(GUEST_IA32_PAT, data);
2235 vcpu->arch.pat = data;
2236 break;
2237 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002238 ret = kvm_set_msr_common(vcpu, msr_index, data);
2239 break;
2240 case MSR_TSC_AUX:
2241 if (!vmx->rdtscp_enabled)
2242 return 1;
2243 /* Check reserved bit, higher 32 bits should be zero */
2244 if ((data >> 32) != 0)
2245 return 1;
2246 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002247 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002248 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2249 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002250 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002251 if (msr) {
2252 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002253 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2254 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002255 kvm_set_shared_msr(msr->index, msr->data,
2256 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002257 preempt_enable();
2258 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002259 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002260 }
Eddie Dong2cc51562007-05-21 07:28:09 +03002261 ret = kvm_set_msr_common(vcpu, msr_index, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002262 }
2263
Eddie Dong2cc51562007-05-21 07:28:09 +03002264 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002265}
2266
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002267static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002268{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002269 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2270 switch (reg) {
2271 case VCPU_REGS_RSP:
2272 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2273 break;
2274 case VCPU_REGS_RIP:
2275 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2276 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002277 case VCPU_EXREG_PDPTR:
2278 if (enable_ept)
2279 ept_save_pdptrs(vcpu);
2280 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002281 default:
2282 break;
2283 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284}
2285
Jan Kiszka355be0b2009-10-03 00:31:21 +02002286static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002287{
Jan Kiszkaae675ef2008-12-15 13:52:10 +01002288 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
2289 vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
2290 else
2291 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
2292
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002293 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002294}
2295
2296static __init int cpu_has_kvm_support(void)
2297{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002298 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002299}
2300
2301static __init int vmx_disabled_by_bios(void)
2302{
2303 u64 msr;
2304
2305 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002306 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002307 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002308 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2309 && tboot_enabled())
2310 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002311 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002312 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002313 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002314 && !tboot_enabled()) {
2315 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002316 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002317 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002318 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002319 /* launched w/o TXT and VMX disabled */
2320 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2321 && !tboot_enabled())
2322 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002323 }
2324
2325 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002326}
2327
Dongxiao Xu7725b892010-05-11 18:29:38 +08002328static void kvm_cpu_vmxon(u64 addr)
2329{
2330 asm volatile (ASM_VMX_VMXON_RAX
2331 : : "a"(&addr), "m"(addr)
2332 : "memory", "cc");
2333}
2334
Alexander Graf10474ae2009-09-15 11:37:46 +02002335static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002336{
2337 int cpu = raw_smp_processor_id();
2338 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002339 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002340
Alexander Graf10474ae2009-09-15 11:37:46 +02002341 if (read_cr4() & X86_CR4_VMXE)
2342 return -EBUSY;
2343
Nadav Har'Eld462b812011-05-24 15:26:10 +03002344 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002345 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002346
2347 test_bits = FEATURE_CONTROL_LOCKED;
2348 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2349 if (tboot_enabled())
2350 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2351
2352 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002353 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002354 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2355 }
Rusty Russell66aee912007-07-17 23:34:16 +10002356 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002357
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002358 if (vmm_exclusive) {
2359 kvm_cpu_vmxon(phys_addr);
2360 ept_sync_global();
2361 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002362
Avi Kivity3444d7d2010-07-26 18:32:38 +03002363 store_gdt(&__get_cpu_var(host_gdt));
2364
Alexander Graf10474ae2009-09-15 11:37:46 +02002365 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002366}
2367
Nadav Har'Eld462b812011-05-24 15:26:10 +03002368static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002369{
2370 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002371 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002372
Nadav Har'Eld462b812011-05-24 15:26:10 +03002373 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2374 loaded_vmcss_on_cpu_link)
2375 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002376}
2377
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002378
2379/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2380 * tricks.
2381 */
2382static void kvm_cpu_vmxoff(void)
2383{
2384 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002385}
2386
Avi Kivity6aa8b732006-12-10 02:21:36 -08002387static void hardware_disable(void *garbage)
2388{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002389 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002390 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002391 kvm_cpu_vmxoff();
2392 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002393 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002394}
2395
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002396static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002397 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002398{
2399 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002400 u32 ctl = ctl_min | ctl_opt;
2401
2402 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2403
2404 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2405 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2406
2407 /* Ensure minimum (required) set of control bits are supported. */
2408 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002409 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002410
2411 *result = ctl;
2412 return 0;
2413}
2414
Avi Kivity110312c2010-12-21 12:54:20 +02002415static __init bool allow_1_setting(u32 msr, u32 ctl)
2416{
2417 u32 vmx_msr_low, vmx_msr_high;
2418
2419 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2420 return vmx_msr_high & ctl;
2421}
2422
Yang, Sheng002c7f72007-07-31 14:23:01 +03002423static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002424{
2425 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002426 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002427 u32 _pin_based_exec_control = 0;
2428 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002429 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002430 u32 _vmexit_control = 0;
2431 u32 _vmentry_control = 0;
2432
2433 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002434 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002435 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2436 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002437 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002438
Raghavendra K T10166742012-02-07 23:19:20 +05302439 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002440#ifdef CONFIG_X86_64
2441 CPU_BASED_CR8_LOAD_EXITING |
2442 CPU_BASED_CR8_STORE_EXITING |
2443#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002444 CPU_BASED_CR3_LOAD_EXITING |
2445 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002446 CPU_BASED_USE_IO_BITMAPS |
2447 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002448 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002449 CPU_BASED_MWAIT_EXITING |
2450 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002451 CPU_BASED_INVLPG_EXITING |
2452 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002453
Sheng Yangf78e0e22007-10-29 09:40:42 +08002454 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002455 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002456 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002457 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2458 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002459 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002460#ifdef CONFIG_X86_64
2461 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2462 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2463 ~CPU_BASED_CR8_STORE_EXITING;
2464#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002465 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002466 min2 = 0;
2467 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002468 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002469 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002470 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002471 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002472 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
2473 SECONDARY_EXEC_RDTSCP;
Sheng Yangd56f5462008-04-25 10:13:16 +08002474 if (adjust_vmx_controls(min2, opt2,
2475 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002476 &_cpu_based_2nd_exec_control) < 0)
2477 return -EIO;
2478 }
2479#ifndef CONFIG_X86_64
2480 if (!(_cpu_based_2nd_exec_control &
2481 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2482 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2483#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002484 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002485 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2486 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002487 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2488 CPU_BASED_CR3_STORE_EXITING |
2489 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002490 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2491 vmx_capability.ept, vmx_capability.vpid);
2492 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002493
2494 min = 0;
2495#ifdef CONFIG_X86_64
2496 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2497#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002498 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002499 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2500 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002501 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002502
Sheng Yang468d4722008-10-09 16:01:55 +08002503 min = 0;
2504 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002505 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2506 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002507 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002508
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002509 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002510
2511 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2512 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002513 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002514
2515#ifdef CONFIG_X86_64
2516 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2517 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002518 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002519#endif
2520
2521 /* Require Write-Back (WB) memory type for VMCS accesses. */
2522 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002523 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002524
Yang, Sheng002c7f72007-07-31 14:23:01 +03002525 vmcs_conf->size = vmx_msr_high & 0x1fff;
2526 vmcs_conf->order = get_order(vmcs_config.size);
2527 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002528
Yang, Sheng002c7f72007-07-31 14:23:01 +03002529 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2530 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002531 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002532 vmcs_conf->vmexit_ctrl = _vmexit_control;
2533 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002534
Avi Kivity110312c2010-12-21 12:54:20 +02002535 cpu_has_load_ia32_efer =
2536 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2537 VM_ENTRY_LOAD_IA32_EFER)
2538 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2539 VM_EXIT_LOAD_IA32_EFER);
2540
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002541 cpu_has_load_perf_global_ctrl =
2542 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2543 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2544 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2545 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2546
2547 /*
2548 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2549 * but due to arrata below it can't be used. Workaround is to use
2550 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2551 *
2552 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2553 *
2554 * AAK155 (model 26)
2555 * AAP115 (model 30)
2556 * AAT100 (model 37)
2557 * BC86,AAY89,BD102 (model 44)
2558 * BA97 (model 46)
2559 *
2560 */
2561 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2562 switch (boot_cpu_data.x86_model) {
2563 case 26:
2564 case 30:
2565 case 37:
2566 case 44:
2567 case 46:
2568 cpu_has_load_perf_global_ctrl = false;
2569 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2570 "does not work properly. Using workaround\n");
2571 break;
2572 default:
2573 break;
2574 }
2575 }
2576
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002577 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002578}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579
2580static struct vmcs *alloc_vmcs_cpu(int cpu)
2581{
2582 int node = cpu_to_node(cpu);
2583 struct page *pages;
2584 struct vmcs *vmcs;
2585
Mel Gorman6484eb32009-06-16 15:31:54 -07002586 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587 if (!pages)
2588 return NULL;
2589 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002590 memset(vmcs, 0, vmcs_config.size);
2591 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002592 return vmcs;
2593}
2594
2595static struct vmcs *alloc_vmcs(void)
2596{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002597 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002598}
2599
2600static void free_vmcs(struct vmcs *vmcs)
2601{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002602 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002603}
2604
Nadav Har'Eld462b812011-05-24 15:26:10 +03002605/*
2606 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2607 */
2608static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2609{
2610 if (!loaded_vmcs->vmcs)
2611 return;
2612 loaded_vmcs_clear(loaded_vmcs);
2613 free_vmcs(loaded_vmcs->vmcs);
2614 loaded_vmcs->vmcs = NULL;
2615}
2616
Sam Ravnborg39959582007-06-01 00:47:13 -07002617static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618{
2619 int cpu;
2620
Zachary Amsden3230bb42009-09-29 11:38:37 -10002621 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002622 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002623 per_cpu(vmxarea, cpu) = NULL;
2624 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002625}
2626
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627static __init int alloc_kvm_area(void)
2628{
2629 int cpu;
2630
Zachary Amsden3230bb42009-09-29 11:38:37 -10002631 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 struct vmcs *vmcs;
2633
2634 vmcs = alloc_vmcs_cpu(cpu);
2635 if (!vmcs) {
2636 free_kvm_area();
2637 return -ENOMEM;
2638 }
2639
2640 per_cpu(vmxarea, cpu) = vmcs;
2641 }
2642 return 0;
2643}
2644
2645static __init int hardware_setup(void)
2646{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002647 if (setup_vmcs_config(&vmcs_config) < 0)
2648 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002649
2650 if (boot_cpu_has(X86_FEATURE_NX))
2651 kvm_enable_efer_bits(EFER_NX);
2652
Sheng Yang93ba03c2009-04-01 15:52:32 +08002653 if (!cpu_has_vmx_vpid())
2654 enable_vpid = 0;
2655
Sheng Yang4bc9b982010-06-02 14:05:24 +08002656 if (!cpu_has_vmx_ept() ||
2657 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002658 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002659 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002660 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002661 }
2662
Xudong Hao83c3a332012-05-28 19:33:35 +08002663 if (!cpu_has_vmx_ept_ad_bits())
2664 enable_ept_ad_bits = 0;
2665
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002666 if (!cpu_has_vmx_unrestricted_guest())
2667 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002668
2669 if (!cpu_has_vmx_flexpriority())
2670 flexpriority_enabled = 0;
2671
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002672 if (!cpu_has_vmx_tpr_shadow())
2673 kvm_x86_ops->update_cr8_intercept = NULL;
2674
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002675 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2676 kvm_disable_largepages();
2677
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002678 if (!cpu_has_vmx_ple())
2679 ple_gap = 0;
2680
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002681 if (nested)
2682 nested_vmx_setup_ctls_msrs();
2683
Avi Kivity6aa8b732006-12-10 02:21:36 -08002684 return alloc_kvm_area();
2685}
2686
2687static __exit void hardware_unsetup(void)
2688{
2689 free_kvm_area();
2690}
2691
Avi Kivity6aa8b732006-12-10 02:21:36 -08002692static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
2693{
2694 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2695
Avi Kivity6af11b92007-03-19 13:18:10 +02002696 if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697 vmcs_write16(sf->selector, save->selector);
2698 vmcs_writel(sf->base, save->base);
2699 vmcs_write32(sf->limit, save->limit);
2700 vmcs_write32(sf->ar_bytes, save->ar);
2701 } else {
2702 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
2703 << AR_DPL_SHIFT;
2704 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
2705 }
2706}
2707
2708static void enter_pmode(struct kvm_vcpu *vcpu)
2709{
2710 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002711 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002713 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002714 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715
Avi Kivity2fb92db2011-04-27 19:42:18 +03002716 vmx_segment_cache_clear(vmx);
2717
Avi Kivityd0ba64f2011-01-03 14:28:51 +02002718 vmcs_write16(GUEST_TR_SELECTOR, vmx->rmode.tr.selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002719 vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
2720 vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
2721 vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002722
2723 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002724 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2725 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002726 vmcs_writel(GUEST_RFLAGS, flags);
2727
Rusty Russell66aee912007-07-17 23:34:16 +10002728 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2729 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730
2731 update_exception_bitmap(vcpu);
2732
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002733 if (emulate_invalid_guest_state)
2734 return;
2735
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002736 fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
2737 fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
2738 fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
2739 fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740
Avi Kivity2fb92db2011-04-27 19:42:18 +03002741 vmx_segment_cache_clear(vmx);
2742
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743 vmcs_write16(GUEST_SS_SELECTOR, 0);
2744 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
2745
2746 vmcs_write16(GUEST_CS_SELECTOR,
2747 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
2748 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
2749}
2750
Mike Dayd77c26f2007-10-08 09:02:08 -04002751static gva_t rmode_tss_base(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002752{
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002753 if (!kvm->arch.tss_addr) {
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002754 struct kvm_memslots *slots;
Xiao Guangrong28a37542011-11-24 19:04:35 +08002755 struct kvm_memory_slot *slot;
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002756 gfn_t base_gfn;
2757
Lai Jiangshan90d83dc2010-04-19 17:41:23 +08002758 slots = kvm_memslots(kvm);
Xiao Guangrong28a37542011-11-24 19:04:35 +08002759 slot = id_to_memslot(slots, 0);
2760 base_gfn = slot->base_gfn + slot->npages - 3;
2761
Izik Eiduscbc94022007-10-25 00:29:55 +02002762 return base_gfn << PAGE_SHIFT;
2763 }
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002764 return kvm->arch.tss_addr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765}
2766
2767static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
2768{
2769 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2770
2771 save->selector = vmcs_read16(sf->selector);
2772 save->base = vmcs_readl(sf->base);
2773 save->limit = vmcs_read32(sf->limit);
2774 save->ar = vmcs_read32(sf->ar_bytes);
Jan Kiszka15b00f32007-11-19 10:21:45 +01002775 vmcs_write16(sf->selector, save->base >> 4);
Gleb Natapov444e8632010-12-27 17:25:04 +02002776 vmcs_write32(sf->base, save->base & 0xffff0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002777 vmcs_write32(sf->limit, 0xffff);
2778 vmcs_write32(sf->ar_bytes, 0xf3);
Gleb Natapov444e8632010-12-27 17:25:04 +02002779 if (save->base & 0xf)
2780 printk_once(KERN_WARNING "kvm: segment base is not paragraph"
2781 " aligned when entering protected mode (seg=%d)",
2782 seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002783}
2784
2785static void enter_rmode(struct kvm_vcpu *vcpu)
2786{
2787 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002788 struct vcpu_vmx *vmx = to_vmx(vcpu);
Orit Wassermanb246dd52012-05-31 14:49:22 +03002789 struct kvm_segment var;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002790
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002791 if (enable_unrestricted_guest)
2792 return;
2793
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002794 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002795 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002796
Gleb Natapov776e58e2011-03-13 12:34:27 +02002797 /*
2798 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2799 * vcpu. Call it here with phys address pointing 16M below 4G.
2800 */
2801 if (!vcpu->kvm->arch.tss_addr) {
2802 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2803 "called before entering vcpu\n");
2804 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
2805 vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
2806 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
2807 }
2808
Avi Kivity2fb92db2011-04-27 19:42:18 +03002809 vmx_segment_cache_clear(vmx);
2810
Avi Kivityd0ba64f2011-01-03 14:28:51 +02002811 vmx->rmode.tr.selector = vmcs_read16(GUEST_TR_SELECTOR);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002812 vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002813 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
2814
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002815 vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
2817
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002818 vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002819 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2820
2821 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002822 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002823
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002824 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002825
2826 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002827 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828 update_exception_bitmap(vcpu);
2829
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002830 if (emulate_invalid_guest_state)
2831 goto continue_rmode;
2832
Orit Wassermanb246dd52012-05-31 14:49:22 +03002833 vmx_get_segment(vcpu, &var, VCPU_SREG_SS);
2834 vmx_set_segment(vcpu, &var, VCPU_SREG_SS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002835
Orit Wassermanb246dd52012-05-31 14:49:22 +03002836 vmx_get_segment(vcpu, &var, VCPU_SREG_CS);
2837 vmx_set_segment(vcpu, &var, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838
Orit Wassermanb246dd52012-05-31 14:49:22 +03002839 vmx_get_segment(vcpu, &var, VCPU_SREG_ES);
2840 vmx_set_segment(vcpu, &var, VCPU_SREG_ES);
2841
2842 vmx_get_segment(vcpu, &var, VCPU_SREG_DS);
2843 vmx_set_segment(vcpu, &var, VCPU_SREG_DS);
2844
2845 vmx_get_segment(vcpu, &var, VCPU_SREG_GS);
2846 vmx_set_segment(vcpu, &var, VCPU_SREG_GS);
2847
2848 vmx_get_segment(vcpu, &var, VCPU_SREG_FS);
2849 vmx_set_segment(vcpu, &var, VCPU_SREG_FS);
Avi Kivity75880a02007-06-20 11:20:04 +03002850
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002851continue_rmode:
Eddie Dong8668a3c2007-10-10 14:26:45 +08002852 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853}
2854
Amit Shah401d10d2009-02-20 22:53:37 +05302855static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2856{
2857 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002858 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2859
2860 if (!msr)
2861 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302862
Avi Kivity44ea2b12009-09-06 15:55:37 +03002863 /*
2864 * Force kernel_gs_base reloading before EFER changes, as control
2865 * of this msr depends on is_long_mode().
2866 */
2867 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002868 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302869 if (efer & EFER_LMA) {
2870 vmcs_write32(VM_ENTRY_CONTROLS,
2871 vmcs_read32(VM_ENTRY_CONTROLS) |
2872 VM_ENTRY_IA32E_MODE);
2873 msr->data = efer;
2874 } else {
2875 vmcs_write32(VM_ENTRY_CONTROLS,
2876 vmcs_read32(VM_ENTRY_CONTROLS) &
2877 ~VM_ENTRY_IA32E_MODE);
2878
2879 msr->data = efer & ~EFER_LME;
2880 }
2881 setup_msrs(vmx);
2882}
2883
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002884#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885
2886static void enter_lmode(struct kvm_vcpu *vcpu)
2887{
2888 u32 guest_tr_ar;
2889
Avi Kivity2fb92db2011-04-27 19:42:18 +03002890 vmx_segment_cache_clear(to_vmx(vcpu));
2891
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2893 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002894 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2895 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002896 vmcs_write32(GUEST_TR_AR_BYTES,
2897 (guest_tr_ar & ~AR_TYPE_MASK)
2898 | AR_TYPE_BUSY_64_TSS);
2899 }
Avi Kivityda38f432010-07-06 11:30:49 +03002900 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002901}
2902
2903static void exit_lmode(struct kvm_vcpu *vcpu)
2904{
Avi Kivity6aa8b732006-12-10 02:21:36 -08002905 vmcs_write32(VM_ENTRY_CONTROLS,
2906 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03002907 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002908 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909}
2910
2911#endif
2912
Sheng Yang2384d2b2008-01-17 15:14:33 +08002913static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2914{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002915 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002916 if (enable_ept) {
2917 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2918 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08002919 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002920 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08002921}
2922
Avi Kivitye8467fd2009-12-29 18:43:06 +02002923static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2924{
2925 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2926
2927 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2928 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2929}
2930
Avi Kivityaff48ba2010-12-05 18:56:11 +02002931static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2932{
2933 if (enable_ept && is_paging(vcpu))
2934 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2935 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2936}
2937
Anthony Liguori25c4c272007-04-27 09:29:21 +03002938static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002939{
Avi Kivityfc78f512009-12-07 12:16:48 +02002940 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2941
2942 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2943 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002944}
2945
Sheng Yang14394422008-04-28 12:24:45 +08002946static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2947{
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002948 if (!test_bit(VCPU_EXREG_PDPTR,
2949 (unsigned long *)&vcpu->arch.regs_dirty))
2950 return;
2951
Sheng Yang14394422008-04-28 12:24:45 +08002952 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002953 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
2954 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
2955 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
2956 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002957 }
2958}
2959
Avi Kivity8f5d5492009-05-31 18:41:29 +03002960static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2961{
2962 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002963 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2964 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2965 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2966 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002967 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002968
2969 __set_bit(VCPU_EXREG_PDPTR,
2970 (unsigned long *)&vcpu->arch.regs_avail);
2971 __set_bit(VCPU_EXREG_PDPTR,
2972 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002973}
2974
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002975static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08002976
2977static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2978 unsigned long cr0,
2979 struct kvm_vcpu *vcpu)
2980{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002981 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2982 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002983 if (!(cr0 & X86_CR0_PG)) {
2984 /* From paging/starting to nonpaging */
2985 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002986 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08002987 (CPU_BASED_CR3_LOAD_EXITING |
2988 CPU_BASED_CR3_STORE_EXITING));
2989 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002990 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002991 } else if (!is_paging(vcpu)) {
2992 /* From nonpaging to paging */
2993 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002994 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08002995 ~(CPU_BASED_CR3_LOAD_EXITING |
2996 CPU_BASED_CR3_STORE_EXITING));
2997 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002998 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002999 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003000
3001 if (!(cr0 & X86_CR0_WP))
3002 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003003}
3004
Avi Kivity6aa8b732006-12-10 02:21:36 -08003005static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3006{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003007 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003008 unsigned long hw_cr0;
3009
3010 if (enable_unrestricted_guest)
3011 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
3012 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3013 else
3014 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003015
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003016 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017 enter_pmode(vcpu);
3018
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003019 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003020 enter_rmode(vcpu);
3021
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003022#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003023 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003024 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003026 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027 exit_lmode(vcpu);
3028 }
3029#endif
3030
Avi Kivity089d0342009-03-23 18:26:32 +02003031 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003032 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3033
Avi Kivity02daab22009-12-30 12:40:26 +02003034 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003035 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003036
Avi Kivity6aa8b732006-12-10 02:21:36 -08003037 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003038 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003039 vcpu->arch.cr0 = cr0;
Avi Kivity69c73022011-03-07 15:26:44 +02003040 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003041}
3042
Sheng Yang14394422008-04-28 12:24:45 +08003043static u64 construct_eptp(unsigned long root_hpa)
3044{
3045 u64 eptp;
3046
3047 /* TODO write the value reading from MSR */
3048 eptp = VMX_EPT_DEFAULT_MT |
3049 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003050 if (enable_ept_ad_bits)
3051 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003052 eptp |= (root_hpa & PAGE_MASK);
3053
3054 return eptp;
3055}
3056
Avi Kivity6aa8b732006-12-10 02:21:36 -08003057static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3058{
Sheng Yang14394422008-04-28 12:24:45 +08003059 unsigned long guest_cr3;
3060 u64 eptp;
3061
3062 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003063 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003064 eptp = construct_eptp(cr3);
3065 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003066 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003067 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003068 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003069 }
3070
Sheng Yang2384d2b2008-01-17 15:14:33 +08003071 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003072 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003073}
3074
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003075static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003076{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003077 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003078 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3079
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003080 if (cr4 & X86_CR4_VMXE) {
3081 /*
3082 * To use VMXON (and later other VMX instructions), a guest
3083 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3084 * So basically the check on whether to allow nested VMX
3085 * is here.
3086 */
3087 if (!nested_vmx_allowed(vcpu))
3088 return 1;
3089 } else if (to_vmx(vcpu)->nested.vmxon)
3090 return 1;
3091
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003092 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003093 if (enable_ept) {
3094 if (!is_paging(vcpu)) {
3095 hw_cr4 &= ~X86_CR4_PAE;
3096 hw_cr4 |= X86_CR4_PSE;
3097 } else if (!(cr4 & X86_CR4_PAE)) {
3098 hw_cr4 &= ~X86_CR4_PAE;
3099 }
3100 }
Sheng Yang14394422008-04-28 12:24:45 +08003101
3102 vmcs_writel(CR4_READ_SHADOW, cr4);
3103 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003104 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105}
3106
Avi Kivity6aa8b732006-12-10 02:21:36 -08003107static void vmx_get_segment(struct kvm_vcpu *vcpu,
3108 struct kvm_segment *var, int seg)
3109{
Avi Kivitya9179492011-01-03 14:28:52 +02003110 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivitya9179492011-01-03 14:28:52 +02003111 struct kvm_save_segment *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003112 u32 ar;
3113
Avi Kivitya9179492011-01-03 14:28:52 +02003114 if (vmx->rmode.vm86_active
3115 && (seg == VCPU_SREG_TR || seg == VCPU_SREG_ES
3116 || seg == VCPU_SREG_DS || seg == VCPU_SREG_FS
3117 || seg == VCPU_SREG_GS)
3118 && !emulate_invalid_guest_state) {
3119 switch (seg) {
3120 case VCPU_SREG_TR: save = &vmx->rmode.tr; break;
3121 case VCPU_SREG_ES: save = &vmx->rmode.es; break;
3122 case VCPU_SREG_DS: save = &vmx->rmode.ds; break;
3123 case VCPU_SREG_FS: save = &vmx->rmode.fs; break;
3124 case VCPU_SREG_GS: save = &vmx->rmode.gs; break;
3125 default: BUG();
3126 }
3127 var->selector = save->selector;
3128 var->base = save->base;
3129 var->limit = save->limit;
3130 ar = save->ar;
3131 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003132 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivitya9179492011-01-03 14:28:52 +02003133 goto use_saved_rmode_seg;
3134 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003135 var->base = vmx_read_guest_seg_base(vmx, seg);
3136 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3137 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3138 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003139use_saved_rmode_seg:
Avi Kivity9fd4a3b2009-01-04 23:43:42 +02003140 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003141 ar = 0;
3142 var->type = ar & 15;
3143 var->s = (ar >> 4) & 1;
3144 var->dpl = (ar >> 5) & 3;
3145 var->present = (ar >> 7) & 1;
3146 var->avl = (ar >> 12) & 1;
3147 var->l = (ar >> 13) & 1;
3148 var->db = (ar >> 14) & 1;
3149 var->g = (ar >> 15) & 1;
3150 var->unusable = (ar >> 16) & 1;
3151}
3152
Avi Kivitya9179492011-01-03 14:28:52 +02003153static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3154{
Avi Kivitya9179492011-01-03 14:28:52 +02003155 struct kvm_segment s;
3156
3157 if (to_vmx(vcpu)->rmode.vm86_active) {
3158 vmx_get_segment(vcpu, &s, seg);
3159 return s.base;
3160 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003161 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003162}
3163
Avi Kivity69c73022011-03-07 15:26:44 +02003164static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003165{
Avi Kivity3eeb3282010-01-21 15:31:48 +02003166 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003167 return 0;
3168
Avi Kivityf4c63e52011-03-07 14:54:28 +02003169 if (!is_long_mode(vcpu)
3170 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003171 return 3;
3172
Avi Kivity2fb92db2011-04-27 19:42:18 +03003173 return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
Izik Eidus2e4d2652008-03-24 19:38:34 +02003174}
3175
Avi Kivity69c73022011-03-07 15:26:44 +02003176static int vmx_get_cpl(struct kvm_vcpu *vcpu)
3177{
Avi Kivityd881e6f2012-06-06 18:36:48 +03003178 struct vcpu_vmx *vmx = to_vmx(vcpu);
3179
3180 /*
3181 * If we enter real mode with cs.sel & 3 != 0, the normal CPL calculations
3182 * fail; use the cache instead.
3183 */
3184 if (unlikely(vmx->emulation_required && emulate_invalid_guest_state)) {
3185 return vmx->cpl;
3186 }
3187
Avi Kivity69c73022011-03-07 15:26:44 +02003188 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3189 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivityd881e6f2012-06-06 18:36:48 +03003190 vmx->cpl = __vmx_get_cpl(vcpu);
Avi Kivity69c73022011-03-07 15:26:44 +02003191 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003192
3193 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003194}
3195
3196
Avi Kivity653e3102007-05-07 10:55:37 +03003197static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003198{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003199 u32 ar;
3200
Avi Kivityf0495f92012-06-07 17:06:10 +03003201 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202 ar = 1 << 16;
3203 else {
3204 ar = var->type & 15;
3205 ar |= (var->s & 1) << 4;
3206 ar |= (var->dpl & 3) << 5;
3207 ar |= (var->present & 1) << 7;
3208 ar |= (var->avl & 1) << 12;
3209 ar |= (var->l & 1) << 13;
3210 ar |= (var->db & 1) << 14;
3211 ar |= (var->g & 1) << 15;
3212 }
Avi Kivity653e3102007-05-07 10:55:37 +03003213
3214 return ar;
3215}
3216
3217static void vmx_set_segment(struct kvm_vcpu *vcpu,
3218 struct kvm_segment *var, int seg)
3219{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003220 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity653e3102007-05-07 10:55:37 +03003221 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3222 u32 ar;
3223
Avi Kivity2fb92db2011-04-27 19:42:18 +03003224 vmx_segment_cache_clear(vmx);
3225
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003226 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
Gleb Natapova8ba6c22011-02-21 12:07:58 +02003227 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003228 vmx->rmode.tr.selector = var->selector;
3229 vmx->rmode.tr.base = var->base;
3230 vmx->rmode.tr.limit = var->limit;
3231 vmx->rmode.tr.ar = vmx_segment_access_rights(var);
Avi Kivity653e3102007-05-07 10:55:37 +03003232 return;
3233 }
3234 vmcs_writel(sf->base, var->base);
3235 vmcs_write32(sf->limit, var->limit);
3236 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003237 if (vmx->rmode.vm86_active && var->s) {
Avi Kivity653e3102007-05-07 10:55:37 +03003238 /*
3239 * Hack real-mode segments into vm86 compatibility.
3240 */
3241 if (var->base == 0xffff0000 && var->selector == 0xf000)
3242 vmcs_writel(sf->base, 0xf0000);
3243 ar = 0xf3;
3244 } else
3245 ar = vmx_segment_access_rights(var);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003246
3247 /*
3248 * Fix the "Accessed" bit in AR field of segment registers for older
3249 * qemu binaries.
3250 * IA32 arch specifies that at the time of processor reset the
3251 * "Accessed" bit in the AR field of segment registers is 1. And qemu
3252 * is setting it to 0 in the usedland code. This causes invalid guest
3253 * state vmexit when "unrestricted guest" mode is turned on.
3254 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3255 * tree. Newer qemu binaries with that qemu fix would not need this
3256 * kvm hack.
3257 */
3258 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3259 ar |= 0x1; /* Accessed */
3260
Avi Kivity6aa8b732006-12-10 02:21:36 -08003261 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003262 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Orit Wassermanb246dd52012-05-31 14:49:22 +03003263
3264 /*
3265 * Fix segments for real mode guest in hosts that don't have
3266 * "unrestricted_mode" or it was disabled.
3267 * This is done to allow migration of the guests from hosts with
3268 * unrestricted guest like Westmere to older host that don't have
3269 * unrestricted guest like Nehelem.
3270 */
3271 if (!enable_unrestricted_guest && vmx->rmode.vm86_active) {
3272 switch (seg) {
3273 case VCPU_SREG_CS:
3274 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
3275 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
3276 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
3277 vmcs_writel(GUEST_CS_BASE, 0xf0000);
3278 vmcs_write16(GUEST_CS_SELECTOR,
3279 vmcs_readl(GUEST_CS_BASE) >> 4);
3280 break;
3281 case VCPU_SREG_ES:
3282 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
3283 break;
3284 case VCPU_SREG_DS:
3285 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
3286 break;
3287 case VCPU_SREG_GS:
3288 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
3289 break;
3290 case VCPU_SREG_FS:
3291 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
3292 break;
3293 case VCPU_SREG_SS:
3294 vmcs_write16(GUEST_SS_SELECTOR,
3295 vmcs_readl(GUEST_SS_BASE) >> 4);
3296 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
3297 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
3298 break;
3299 }
3300 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301}
3302
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3304{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003305 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003306
3307 *db = (ar >> 14) & 1;
3308 *l = (ar >> 13) & 1;
3309}
3310
Gleb Natapov89a27f42010-02-16 10:51:48 +02003311static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003313 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3314 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003315}
3316
Gleb Natapov89a27f42010-02-16 10:51:48 +02003317static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003319 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3320 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321}
3322
Gleb Natapov89a27f42010-02-16 10:51:48 +02003323static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003325 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3326 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327}
3328
Gleb Natapov89a27f42010-02-16 10:51:48 +02003329static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003330{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003331 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3332 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003333}
3334
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003335static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3336{
3337 struct kvm_segment var;
3338 u32 ar;
3339
3340 vmx_get_segment(vcpu, &var, seg);
3341 ar = vmx_segment_access_rights(&var);
3342
3343 if (var.base != (var.selector << 4))
3344 return false;
3345 if (var.limit != 0xffff)
3346 return false;
3347 if (ar != 0xf3)
3348 return false;
3349
3350 return true;
3351}
3352
3353static bool code_segment_valid(struct kvm_vcpu *vcpu)
3354{
3355 struct kvm_segment cs;
3356 unsigned int cs_rpl;
3357
3358 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3359 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3360
Avi Kivity1872a3f2009-01-04 23:26:52 +02003361 if (cs.unusable)
3362 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003363 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3364 return false;
3365 if (!cs.s)
3366 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003367 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003368 if (cs.dpl > cs_rpl)
3369 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003370 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003371 if (cs.dpl != cs_rpl)
3372 return false;
3373 }
3374 if (!cs.present)
3375 return false;
3376
3377 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3378 return true;
3379}
3380
3381static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3382{
3383 struct kvm_segment ss;
3384 unsigned int ss_rpl;
3385
3386 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3387 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3388
Avi Kivity1872a3f2009-01-04 23:26:52 +02003389 if (ss.unusable)
3390 return true;
3391 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392 return false;
3393 if (!ss.s)
3394 return false;
3395 if (ss.dpl != ss_rpl) /* DPL != RPL */
3396 return false;
3397 if (!ss.present)
3398 return false;
3399
3400 return true;
3401}
3402
3403static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3404{
3405 struct kvm_segment var;
3406 unsigned int rpl;
3407
3408 vmx_get_segment(vcpu, &var, seg);
3409 rpl = var.selector & SELECTOR_RPL_MASK;
3410
Avi Kivity1872a3f2009-01-04 23:26:52 +02003411 if (var.unusable)
3412 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003413 if (!var.s)
3414 return false;
3415 if (!var.present)
3416 return false;
3417 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3418 if (var.dpl < rpl) /* DPL < RPL */
3419 return false;
3420 }
3421
3422 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3423 * rights flags
3424 */
3425 return true;
3426}
3427
3428static bool tr_valid(struct kvm_vcpu *vcpu)
3429{
3430 struct kvm_segment tr;
3431
3432 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3433
Avi Kivity1872a3f2009-01-04 23:26:52 +02003434 if (tr.unusable)
3435 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003436 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3437 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003438 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003439 return false;
3440 if (!tr.present)
3441 return false;
3442
3443 return true;
3444}
3445
3446static bool ldtr_valid(struct kvm_vcpu *vcpu)
3447{
3448 struct kvm_segment ldtr;
3449
3450 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3451
Avi Kivity1872a3f2009-01-04 23:26:52 +02003452 if (ldtr.unusable)
3453 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003454 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3455 return false;
3456 if (ldtr.type != 2)
3457 return false;
3458 if (!ldtr.present)
3459 return false;
3460
3461 return true;
3462}
3463
3464static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3465{
3466 struct kvm_segment cs, ss;
3467
3468 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3469 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3470
3471 return ((cs.selector & SELECTOR_RPL_MASK) ==
3472 (ss.selector & SELECTOR_RPL_MASK));
3473}
3474
3475/*
3476 * Check if guest state is valid. Returns true if valid, false if
3477 * not.
3478 * We assume that registers are always usable
3479 */
3480static bool guest_state_valid(struct kvm_vcpu *vcpu)
3481{
3482 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003483 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003484 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3485 return false;
3486 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3487 return false;
3488 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3489 return false;
3490 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3491 return false;
3492 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3493 return false;
3494 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3495 return false;
3496 } else {
3497 /* protected mode guest state checks */
3498 if (!cs_ss_rpl_check(vcpu))
3499 return false;
3500 if (!code_segment_valid(vcpu))
3501 return false;
3502 if (!stack_segment_valid(vcpu))
3503 return false;
3504 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3505 return false;
3506 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3507 return false;
3508 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3509 return false;
3510 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3511 return false;
3512 if (!tr_valid(vcpu))
3513 return false;
3514 if (!ldtr_valid(vcpu))
3515 return false;
3516 }
3517 /* TODO:
3518 * - Add checks on RIP
3519 * - Add checks on RFLAGS
3520 */
3521
3522 return true;
3523}
3524
Mike Dayd77c26f2007-10-08 09:02:08 -04003525static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003526{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003527 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003528 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003529 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003530
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003531 idx = srcu_read_lock(&kvm->srcu);
3532 fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003533 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3534 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003535 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003536 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003537 r = kvm_write_guest_page(kvm, fn++, &data,
3538 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003539 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003540 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003541 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3542 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003543 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003544 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3545 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003546 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003547 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003548 r = kvm_write_guest_page(kvm, fn, &data,
3549 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3550 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003551 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003552 goto out;
3553
3554 ret = 1;
3555out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003556 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003557 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003558}
3559
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003560static int init_rmode_identity_map(struct kvm *kvm)
3561{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003562 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003563 pfn_t identity_map_pfn;
3564 u32 tmp;
3565
Avi Kivity089d0342009-03-23 18:26:32 +02003566 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003567 return 1;
3568 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3569 printk(KERN_ERR "EPT: identity-mapping pagetable "
3570 "haven't been allocated!\n");
3571 return 0;
3572 }
3573 if (likely(kvm->arch.ept_identity_pagetable_done))
3574 return 1;
3575 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003576 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003577 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003578 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3579 if (r < 0)
3580 goto out;
3581 /* Set up identity-mapping pagetable for EPT in real mode */
3582 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3583 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3584 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3585 r = kvm_write_guest_page(kvm, identity_map_pfn,
3586 &tmp, i * sizeof(tmp), sizeof(tmp));
3587 if (r < 0)
3588 goto out;
3589 }
3590 kvm->arch.ept_identity_pagetable_done = true;
3591 ret = 1;
3592out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003593 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003594 return ret;
3595}
3596
Avi Kivity6aa8b732006-12-10 02:21:36 -08003597static void seg_setup(int seg)
3598{
3599 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003600 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003601
3602 vmcs_write16(sf->selector, 0);
3603 vmcs_writel(sf->base, 0);
3604 vmcs_write32(sf->limit, 0xffff);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003605 if (enable_unrestricted_guest) {
3606 ar = 0x93;
3607 if (seg == VCPU_SREG_CS)
3608 ar |= 0x08; /* code segment */
3609 } else
3610 ar = 0xf3;
3611
3612 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003613}
3614
Sheng Yangf78e0e22007-10-29 09:40:42 +08003615static int alloc_apic_access_page(struct kvm *kvm)
3616{
3617 struct kvm_userspace_memory_region kvm_userspace_mem;
3618 int r = 0;
3619
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003620 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003621 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003622 goto out;
3623 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3624 kvm_userspace_mem.flags = 0;
3625 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3626 kvm_userspace_mem.memory_size = PAGE_SIZE;
3627 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3628 if (r)
3629 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003630
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003631 kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003632out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003633 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003634 return r;
3635}
3636
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003637static int alloc_identity_pagetable(struct kvm *kvm)
3638{
3639 struct kvm_userspace_memory_region kvm_userspace_mem;
3640 int r = 0;
3641
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003642 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003643 if (kvm->arch.ept_identity_pagetable)
3644 goto out;
3645 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3646 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003647 kvm_userspace_mem.guest_phys_addr =
3648 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003649 kvm_userspace_mem.memory_size = PAGE_SIZE;
3650 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3651 if (r)
3652 goto out;
3653
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003654 kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
Sheng Yangb927a3c2009-07-21 10:42:48 +08003655 kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003656out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003657 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003658 return r;
3659}
3660
Sheng Yang2384d2b2008-01-17 15:14:33 +08003661static void allocate_vpid(struct vcpu_vmx *vmx)
3662{
3663 int vpid;
3664
3665 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003666 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003667 return;
3668 spin_lock(&vmx_vpid_lock);
3669 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3670 if (vpid < VMX_NR_VPIDS) {
3671 vmx->vpid = vpid;
3672 __set_bit(vpid, vmx_vpid_bitmap);
3673 }
3674 spin_unlock(&vmx_vpid_lock);
3675}
3676
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003677static void free_vpid(struct vcpu_vmx *vmx)
3678{
3679 if (!enable_vpid)
3680 return;
3681 spin_lock(&vmx_vpid_lock);
3682 if (vmx->vpid != 0)
3683 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3684 spin_unlock(&vmx_vpid_lock);
3685}
3686
Avi Kivity58972972009-02-24 22:26:47 +02003687static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
Sheng Yang25c5f222008-03-28 13:18:56 +08003688{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003689 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003690
3691 if (!cpu_has_vmx_msr_bitmap())
3692 return;
3693
3694 /*
3695 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3696 * have the write-low and read-high bitmap offsets the wrong way round.
3697 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3698 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003699 if (msr <= 0x1fff) {
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003700 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
3701 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
Sheng Yang25c5f222008-03-28 13:18:56 +08003702 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3703 msr &= 0x1fff;
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003704 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
3705 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
Sheng Yang25c5f222008-03-28 13:18:56 +08003706 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003707}
3708
Avi Kivity58972972009-02-24 22:26:47 +02003709static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3710{
3711 if (!longmode_only)
3712 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
3713 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
3714}
3715
Avi Kivity6aa8b732006-12-10 02:21:36 -08003716/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003717 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3718 * will not change in the lifetime of the guest.
3719 * Note that host-state that does change is set elsewhere. E.g., host-state
3720 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3721 */
3722static void vmx_set_constant_host_state(void)
3723{
3724 u32 low32, high32;
3725 unsigned long tmpl;
3726 struct desc_ptr dt;
3727
3728 vmcs_writel(HOST_CR0, read_cr0() | X86_CR0_TS); /* 22.2.3 */
3729 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3730 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3731
3732 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003733#ifdef CONFIG_X86_64
3734 /*
3735 * Load null selectors, so we can avoid reloading them in
3736 * __vmx_load_host_state(), in case userspace uses the null selectors
3737 * too (the expected case).
3738 */
3739 vmcs_write16(HOST_DS_SELECTOR, 0);
3740 vmcs_write16(HOST_ES_SELECTOR, 0);
3741#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003742 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3743 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003744#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003745 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3746 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3747
3748 native_store_idt(&dt);
3749 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3750
3751 asm("mov $.Lkvm_vmx_return, %0" : "=r"(tmpl));
3752 vmcs_writel(HOST_RIP, tmpl); /* 22.2.5 */
3753
3754 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3755 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3756 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3757 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3758
3759 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3760 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3761 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3762 }
3763}
3764
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003765static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3766{
3767 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3768 if (enable_ept)
3769 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003770 if (is_guest_mode(&vmx->vcpu))
3771 vmx->vcpu.arch.cr4_guest_owned_bits &=
3772 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003773 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3774}
3775
3776static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3777{
3778 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3779 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3780 exec_control &= ~CPU_BASED_TPR_SHADOW;
3781#ifdef CONFIG_X86_64
3782 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3783 CPU_BASED_CR8_LOAD_EXITING;
3784#endif
3785 }
3786 if (!enable_ept)
3787 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3788 CPU_BASED_CR3_LOAD_EXITING |
3789 CPU_BASED_INVLPG_EXITING;
3790 return exec_control;
3791}
3792
3793static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3794{
3795 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3796 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3797 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3798 if (vmx->vpid == 0)
3799 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3800 if (!enable_ept) {
3801 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3802 enable_unrestricted_guest = 0;
3803 }
3804 if (!enable_unrestricted_guest)
3805 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3806 if (!ple_gap)
3807 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
3808 return exec_control;
3809}
3810
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003811static void ept_set_mmio_spte_mask(void)
3812{
3813 /*
3814 * EPT Misconfigurations can be generated if the value of bits 2:0
3815 * of an EPT paging-structure entry is 110b (write/execute).
3816 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3817 * spte.
3818 */
3819 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3820}
3821
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003822/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003823 * Sets up the vmcs for emulated real mode.
3824 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003825static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003826{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003827#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003828 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003829#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003830 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003831
Avi Kivity6aa8b732006-12-10 02:21:36 -08003832 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003833 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
3834 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003835
Sheng Yang25c5f222008-03-28 13:18:56 +08003836 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02003837 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08003838
Avi Kivity6aa8b732006-12-10 02:21:36 -08003839 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
3840
Avi Kivity6aa8b732006-12-10 02:21:36 -08003841 /* Control */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003842 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
3843 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003844
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003845 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003846
Sheng Yang83ff3b92007-11-21 14:33:25 +08003847 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003848 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
3849 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08003850 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08003851
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003852 if (ple_gap) {
3853 vmcs_write32(PLE_GAP, ple_gap);
3854 vmcs_write32(PLE_WINDOW, ple_window);
3855 }
3856
Xiao Guangrongc3707952011-07-12 03:28:04 +08003857 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
3858 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003859 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
3860
Avi Kivity9581d442010-10-19 16:46:55 +02003861 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
3862 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003863 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003864#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003865 rdmsrl(MSR_FS_BASE, a);
3866 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
3867 rdmsrl(MSR_GS_BASE, a);
3868 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
3869#else
3870 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
3871 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
3872#endif
3873
Eddie Dong2cc51562007-05-21 07:28:09 +03003874 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
3875 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003876 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03003877 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003878 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003879
Sheng Yang468d4722008-10-09 16:01:55 +08003880 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003881 u32 msr_low, msr_high;
3882 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08003883 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
3884 host_pat = msr_low | ((u64) msr_high << 32);
3885 /* Write the default value follow host pat */
3886 vmcs_write64(GUEST_IA32_PAT, host_pat);
3887 /* Keep arch.pat sync with GUEST_IA32_PAT */
3888 vmx->vcpu.arch.pat = host_pat;
3889 }
3890
Avi Kivity6aa8b732006-12-10 02:21:36 -08003891 for (i = 0; i < NR_VMX_MSR; ++i) {
3892 u32 index = vmx_msr_index[i];
3893 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003894 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003895
3896 if (rdmsr_safe(index, &data_low, &data_high) < 0)
3897 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08003898 if (wrmsr_safe(index, data_low, data_high) < 0)
3899 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03003900 vmx->guest_msrs[j].index = i;
3901 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02003902 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003903 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003904 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003905
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003906 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003907
3908 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003909 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
3910
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003911 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003912 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003913
Zachary Amsden99e3e302010-08-19 22:07:17 -10003914 kvm_write_tsc(&vmx->vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003915
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003916 return 0;
3917}
3918
3919static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
3920{
3921 struct vcpu_vmx *vmx = to_vmx(vcpu);
3922 u64 msr;
Xiao Guangrong4b9d3a02010-06-08 10:15:51 +08003923 int ret;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003924
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003925 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003926
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003927 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003928
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003929 vmx->soft_vnmi_blocked = 0;
3930
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003931 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02003932 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003933 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003934 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003935 msr |= MSR_IA32_APICBASE_BSP;
3936 kvm_set_apic_base(&vmx->vcpu, msr);
3937
Jan Kiszka10ab25c2010-05-25 16:01:50 +02003938 ret = fx_init(&vmx->vcpu);
3939 if (ret != 0)
3940 goto out;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003941
Avi Kivity2fb92db2011-04-27 19:42:18 +03003942 vmx_segment_cache_clear(vmx);
3943
Avi Kivity5706be02008-08-20 15:07:31 +03003944 seg_setup(VCPU_SREG_CS);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003945 /*
3946 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
3947 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
3948 */
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003949 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003950 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
3951 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
3952 } else {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003953 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
3954 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003955 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003956
3957 seg_setup(VCPU_SREG_DS);
3958 seg_setup(VCPU_SREG_ES);
3959 seg_setup(VCPU_SREG_FS);
3960 seg_setup(VCPU_SREG_GS);
3961 seg_setup(VCPU_SREG_SS);
3962
3963 vmcs_write16(GUEST_TR_SELECTOR, 0);
3964 vmcs_writel(GUEST_TR_BASE, 0);
3965 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
3966 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3967
3968 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
3969 vmcs_writel(GUEST_LDTR_BASE, 0);
3970 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
3971 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
3972
3973 vmcs_write32(GUEST_SYSENTER_CS, 0);
3974 vmcs_writel(GUEST_SYSENTER_ESP, 0);
3975 vmcs_writel(GUEST_SYSENTER_EIP, 0);
3976
3977 vmcs_writel(GUEST_RFLAGS, 0x02);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003978 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003979 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003980 else
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003981 kvm_rip_write(vcpu, 0);
3982 kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003983
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003984 vmcs_writel(GUEST_DR7, 0x400);
3985
3986 vmcs_writel(GUEST_GDTR_BASE, 0);
3987 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
3988
3989 vmcs_writel(GUEST_IDTR_BASE, 0);
3990 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
3991
Anthony Liguori443381a2010-12-06 10:53:38 -06003992 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003993 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
3994 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
3995
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003996 /* Special registers */
3997 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
3998
3999 setup_msrs(vmx);
4000
Avi Kivity6aa8b732006-12-10 02:21:36 -08004001 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4002
Sheng Yangf78e0e22007-10-29 09:40:42 +08004003 if (cpu_has_vmx_tpr_shadow()) {
4004 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4005 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4006 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004007 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004008 vmcs_write32(TPR_THRESHOLD, 0);
4009 }
4010
4011 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4012 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004013 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004014
Sheng Yang2384d2b2008-01-17 15:14:33 +08004015 if (vmx->vpid != 0)
4016 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4017
Eduardo Habkostfa400522009-10-24 02:49:58 -02004018 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004019 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004020 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004021 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004022 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004023 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004024 vmx_fpu_activate(&vmx->vcpu);
4025 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004026
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004027 vpid_sync_context(vmx);
Sheng Yang2384d2b2008-01-17 15:14:33 +08004028
Marcelo Tosatti3200f402008-03-29 20:17:59 -03004029 ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004030
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004031 /* HACK: Don't enable emulation on guest boot/reset */
4032 vmx->emulation_required = 0;
4033
Avi Kivity6aa8b732006-12-10 02:21:36 -08004034out:
4035 return ret;
4036}
4037
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004038/*
4039 * In nested virtualization, check if L1 asked to exit on external interrupts.
4040 * For most existing hypervisors, this will always return true.
4041 */
4042static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4043{
4044 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4045 PIN_BASED_EXT_INTR_MASK;
4046}
4047
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004048static void enable_irq_window(struct kvm_vcpu *vcpu)
4049{
4050 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004051 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
4052 /*
4053 * We get here if vmx_interrupt_allowed() said we can't
4054 * inject to L1 now because L2 must run. Ask L2 to exit
4055 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004056 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004057 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004058 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004059 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004060
4061 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4062 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4063 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4064}
4065
4066static void enable_nmi_window(struct kvm_vcpu *vcpu)
4067{
4068 u32 cpu_based_vm_exec_control;
4069
4070 if (!cpu_has_virtual_nmis()) {
4071 enable_irq_window(vcpu);
4072 return;
4073 }
4074
Avi Kivity30bd0c42010-11-01 23:20:48 +02004075 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4076 enable_irq_window(vcpu);
4077 return;
4078 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004079 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4080 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4081 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4082}
4083
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004084static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004085{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004086 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004087 uint32_t intr;
4088 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004089
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004090 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004091
Avi Kivityfa89a812008-09-01 15:57:51 +03004092 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004093 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004094 int inc_eip = 0;
4095 if (vcpu->arch.interrupt.soft)
4096 inc_eip = vcpu->arch.event_exit_inst_len;
4097 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004098 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004099 return;
4100 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004101 intr = irq | INTR_INFO_VALID_MASK;
4102 if (vcpu->arch.interrupt.soft) {
4103 intr |= INTR_TYPE_SOFT_INTR;
4104 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4105 vmx->vcpu.arch.event_exit_inst_len);
4106 } else
4107 intr |= INTR_TYPE_EXT_INTR;
4108 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004109}
4110
Sheng Yangf08864b2008-05-15 18:23:25 +08004111static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4112{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004113 struct vcpu_vmx *vmx = to_vmx(vcpu);
4114
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004115 if (is_guest_mode(vcpu))
4116 return;
4117
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004118 if (!cpu_has_virtual_nmis()) {
4119 /*
4120 * Tracking the NMI-blocked state in software is built upon
4121 * finding the next open IRQ window. This, in turn, depends on
4122 * well-behaving guests: They have to keep IRQs disabled at
4123 * least as long as the NMI handler runs. Otherwise we may
4124 * cause NMI nesting, maybe breaking the guest. But as this is
4125 * highly unlikely, we can live with the residual risk.
4126 */
4127 vmx->soft_vnmi_blocked = 1;
4128 vmx->vnmi_blocked_time = 0;
4129 }
4130
Jan Kiszka487b3912008-09-26 09:30:56 +02004131 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004132 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004133 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004134 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004135 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004136 return;
4137 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004138 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4139 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004140}
4141
Gleb Natapovc4282df2009-04-21 17:45:07 +03004142static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004143{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004144 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004145 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004146
Gleb Natapovc4282df2009-04-21 17:45:07 +03004147 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004148 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4149 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004150}
4151
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004152static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4153{
4154 if (!cpu_has_virtual_nmis())
4155 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004156 if (to_vmx(vcpu)->nmi_known_unmasked)
4157 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004158 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004159}
4160
4161static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4162{
4163 struct vcpu_vmx *vmx = to_vmx(vcpu);
4164
4165 if (!cpu_has_virtual_nmis()) {
4166 if (vmx->soft_vnmi_blocked != masked) {
4167 vmx->soft_vnmi_blocked = masked;
4168 vmx->vnmi_blocked_time = 0;
4169 }
4170 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004171 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004172 if (masked)
4173 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4174 GUEST_INTR_STATE_NMI);
4175 else
4176 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4177 GUEST_INTR_STATE_NMI);
4178 }
4179}
4180
Gleb Natapov78646122009-03-23 12:12:11 +02004181static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4182{
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004183 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004184 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4185 if (to_vmx(vcpu)->nested.nested_run_pending ||
4186 (vmcs12->idt_vectoring_info_field &
4187 VECTORING_INFO_VALID_MASK))
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004188 return 0;
4189 nested_vmx_vmexit(vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004190 vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
4191 vmcs12->vm_exit_intr_info = 0;
4192 /* fall through to normal code, but now in L1, not L2 */
4193 }
4194
Gleb Natapovc4282df2009-04-21 17:45:07 +03004195 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4196 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4197 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004198}
4199
Izik Eiduscbc94022007-10-25 00:29:55 +02004200static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4201{
4202 int ret;
4203 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004204 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004205 .guest_phys_addr = addr,
4206 .memory_size = PAGE_SIZE * 3,
4207 .flags = 0,
4208 };
4209
4210 ret = kvm_set_memory_region(kvm, &tss_mem, 0);
4211 if (ret)
4212 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004213 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004214 if (!init_rmode_tss(kvm))
4215 return -ENOMEM;
4216
Izik Eiduscbc94022007-10-25 00:29:55 +02004217 return 0;
4218}
4219
Avi Kivity6aa8b732006-12-10 02:21:36 -08004220static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4221 int vec, u32 err_code)
4222{
Nitin A Kambleb3f37702007-05-17 15:50:34 +03004223 /*
4224 * Instruction with address size override prefix opcode 0x67
4225 * Cause the #SS fault with 0 error code in VM86 mode.
4226 */
4227 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
Andre Przywara51d8b662010-12-21 11:12:02 +01004228 if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004229 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004230 /*
4231 * Forward all other exceptions that are valid in real mode.
4232 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4233 * the required debugging infrastructure rework.
4234 */
4235 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004236 case DB_VECTOR:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004237 if (vcpu->guest_debug &
4238 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4239 return 0;
4240 kvm_queue_exception(vcpu, vec);
4241 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004242 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004243 /*
4244 * Update instruction length as we may reinject the exception
4245 * from user space while in guest debugging mode.
4246 */
4247 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4248 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004249 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4250 return 0;
4251 /* fall through */
4252 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004253 case OF_VECTOR:
4254 case BR_VECTOR:
4255 case UD_VECTOR:
4256 case DF_VECTOR:
4257 case SS_VECTOR:
4258 case GP_VECTOR:
4259 case MF_VECTOR:
4260 kvm_queue_exception(vcpu, vec);
4261 return 1;
4262 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004263 return 0;
4264}
4265
Andi Kleena0861c02009-06-08 17:37:09 +08004266/*
4267 * Trigger machine check on the host. We assume all the MSRs are already set up
4268 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4269 * We pass a fake environment to the machine check handler because we want
4270 * the guest to be always treated like user space, no matter what context
4271 * it used internally.
4272 */
4273static void kvm_machine_check(void)
4274{
4275#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4276 struct pt_regs regs = {
4277 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4278 .flags = X86_EFLAGS_IF,
4279 };
4280
4281 do_machine_check(&regs, 0);
4282#endif
4283}
4284
Avi Kivity851ba692009-08-24 11:10:17 +03004285static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004286{
4287 /* already handled by vcpu_run */
4288 return 1;
4289}
4290
Avi Kivity851ba692009-08-24 11:10:17 +03004291static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004292{
Avi Kivity1155f762007-11-22 11:30:47 +02004293 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004294 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004295 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004296 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004297 u32 vect_info;
4298 enum emulation_result er;
4299
Avi Kivity1155f762007-11-22 11:30:47 +02004300 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004301 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004302
Andi Kleena0861c02009-06-08 17:37:09 +08004303 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004304 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004305
Avi Kivity6aa8b732006-12-10 02:21:36 -08004306 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
Avi Kivity65ac7262009-11-04 11:59:01 +02004307 !is_page_fault(intr_info)) {
4308 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4309 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4310 vcpu->run->internal.ndata = 2;
4311 vcpu->run->internal.data[0] = vect_info;
4312 vcpu->run->internal.data[1] = intr_info;
4313 return 0;
4314 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004315
Jan Kiszkae4a41882008-09-26 09:30:46 +02004316 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004317 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004318
4319 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004320 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004321 return 1;
4322 }
4323
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004324 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004325 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004326 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004327 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004328 return 1;
4329 }
4330
Avi Kivity6aa8b732006-12-10 02:21:36 -08004331 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004332 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004333 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
4334 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004335 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004336 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004337 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004338 trace_kvm_page_fault(cr2, error_code);
4339
Gleb Natapov3298b752009-05-11 13:35:46 +03004340 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004341 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004342 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004343 }
4344
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004345 if (vmx->rmode.vm86_active &&
Avi Kivity6aa8b732006-12-10 02:21:36 -08004346 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004347 error_code)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004348 if (vcpu->arch.halt_request) {
4349 vcpu->arch.halt_request = 0;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004350 return kvm_emulate_halt(vcpu);
4351 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004352 return 1;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004353 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004354
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004355 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004356 switch (ex_no) {
4357 case DB_VECTOR:
4358 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4359 if (!(vcpu->guest_debug &
4360 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4361 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4362 kvm_queue_exception(vcpu, DB_VECTOR);
4363 return 1;
4364 }
4365 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4366 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4367 /* fall through */
4368 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004369 /*
4370 * Update instruction length as we may reinject #BP from
4371 * user space while in guest debugging mode. Reading it for
4372 * #DB as well causes no harm, it is not used in that case.
4373 */
4374 vmx->vcpu.arch.event_exit_inst_len =
4375 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004377 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004378 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4379 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004380 break;
4381 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004382 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4383 kvm_run->ex.exception = ex_no;
4384 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004385 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004386 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004387 return 0;
4388}
4389
Avi Kivity851ba692009-08-24 11:10:17 +03004390static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004391{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004392 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004393 return 1;
4394}
4395
Avi Kivity851ba692009-08-24 11:10:17 +03004396static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004397{
Avi Kivity851ba692009-08-24 11:10:17 +03004398 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004399 return 0;
4400}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004401
Avi Kivity851ba692009-08-24 11:10:17 +03004402static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004403{
He, Qingbfdaab02007-09-12 14:18:28 +08004404 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004405 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004406 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004407
He, Qingbfdaab02007-09-12 14:18:28 +08004408 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004409 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004410 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004411
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004412 ++vcpu->stat.io_exits;
4413
4414 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004415 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004416
4417 port = exit_qualification >> 16;
4418 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004419 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004420
4421 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004422}
4423
Ingo Molnar102d8322007-02-19 14:37:47 +02004424static void
4425vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4426{
4427 /*
4428 * Patch in the VMCALL instruction:
4429 */
4430 hypercall[0] = 0x0f;
4431 hypercall[1] = 0x01;
4432 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004433}
4434
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004435/* called to set cr0 as approriate for a mov-to-cr0 exit. */
4436static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4437{
4438 if (to_vmx(vcpu)->nested.vmxon &&
4439 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4440 return 1;
4441
4442 if (is_guest_mode(vcpu)) {
4443 /*
4444 * We get here when L2 changed cr0 in a way that did not change
4445 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4446 * but did change L0 shadowed bits. This can currently happen
4447 * with the TS bit: L0 may want to leave TS on (for lazy fpu
4448 * loading) while pretending to allow the guest to change it.
4449 */
4450 if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
4451 (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
4452 return 1;
4453 vmcs_writel(CR0_READ_SHADOW, val);
4454 return 0;
4455 } else
4456 return kvm_set_cr0(vcpu, val);
4457}
4458
4459static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4460{
4461 if (is_guest_mode(vcpu)) {
4462 if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
4463 (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
4464 return 1;
4465 vmcs_writel(CR4_READ_SHADOW, val);
4466 return 0;
4467 } else
4468 return kvm_set_cr4(vcpu, val);
4469}
4470
4471/* called to set cr0 as approriate for clts instruction exit. */
4472static void handle_clts(struct kvm_vcpu *vcpu)
4473{
4474 if (is_guest_mode(vcpu)) {
4475 /*
4476 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4477 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4478 * just pretend it's off (also in arch.cr0 for fpu_activate).
4479 */
4480 vmcs_writel(CR0_READ_SHADOW,
4481 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4482 vcpu->arch.cr0 &= ~X86_CR0_TS;
4483 } else
4484 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4485}
4486
Avi Kivity851ba692009-08-24 11:10:17 +03004487static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004488{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004489 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004490 int cr;
4491 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004492 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004493
He, Qingbfdaab02007-09-12 14:18:28 +08004494 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004495 cr = exit_qualification & 15;
4496 reg = (exit_qualification >> 8) & 15;
4497 switch ((exit_qualification >> 4) & 3) {
4498 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004499 val = kvm_register_read(vcpu, reg);
4500 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004501 switch (cr) {
4502 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004503 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004504 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004505 return 1;
4506 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004507 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004508 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004509 return 1;
4510 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004511 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004512 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004513 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004514 case 8: {
4515 u8 cr8_prev = kvm_get_cr8(vcpu);
4516 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004517 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004518 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004519 if (irqchip_in_kernel(vcpu->kvm))
4520 return 1;
4521 if (cr8_prev <= cr8)
4522 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004523 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004524 return 0;
4525 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004526 };
4527 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004528 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004529 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004530 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004531 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004532 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004533 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004534 case 1: /*mov from cr*/
4535 switch (cr) {
4536 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004537 val = kvm_read_cr3(vcpu);
4538 kvm_register_write(vcpu, reg, val);
4539 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004540 skip_emulated_instruction(vcpu);
4541 return 1;
4542 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004543 val = kvm_get_cr8(vcpu);
4544 kvm_register_write(vcpu, reg, val);
4545 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004546 skip_emulated_instruction(vcpu);
4547 return 1;
4548 }
4549 break;
4550 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004551 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004552 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004553 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004554
4555 skip_emulated_instruction(vcpu);
4556 return 1;
4557 default:
4558 break;
4559 }
Avi Kivity851ba692009-08-24 11:10:17 +03004560 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004561 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004562 (int)(exit_qualification >> 4) & 3, cr);
4563 return 0;
4564}
4565
Avi Kivity851ba692009-08-24 11:10:17 +03004566static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004567{
He, Qingbfdaab02007-09-12 14:18:28 +08004568 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004569 int dr, reg;
4570
Jan Kiszkaf2483412010-01-20 18:20:20 +01004571 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004572 if (!kvm_require_cpl(vcpu, 0))
4573 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004574 dr = vmcs_readl(GUEST_DR7);
4575 if (dr & DR7_GD) {
4576 /*
4577 * As the vm-exit takes precedence over the debug trap, we
4578 * need to emulate the latter, either for the host or the
4579 * guest debugging itself.
4580 */
4581 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004582 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4583 vcpu->run->debug.arch.dr7 = dr;
4584 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004585 vmcs_readl(GUEST_CS_BASE) +
4586 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004587 vcpu->run->debug.arch.exception = DB_VECTOR;
4588 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004589 return 0;
4590 } else {
4591 vcpu->arch.dr7 &= ~DR7_GD;
4592 vcpu->arch.dr6 |= DR6_BD;
4593 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4594 kvm_queue_exception(vcpu, DB_VECTOR);
4595 return 1;
4596 }
4597 }
4598
He, Qingbfdaab02007-09-12 14:18:28 +08004599 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004600 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4601 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4602 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004603 unsigned long val;
4604 if (!kvm_get_dr(vcpu, dr, &val))
4605 kvm_register_write(vcpu, reg, val);
4606 } else
4607 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004608 skip_emulated_instruction(vcpu);
4609 return 1;
4610}
4611
Gleb Natapov020df072010-04-13 10:05:23 +03004612static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4613{
4614 vmcs_writel(GUEST_DR7, val);
4615}
4616
Avi Kivity851ba692009-08-24 11:10:17 +03004617static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004618{
Avi Kivity06465c52007-02-28 20:46:53 +02004619 kvm_emulate_cpuid(vcpu);
4620 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004621}
4622
Avi Kivity851ba692009-08-24 11:10:17 +03004623static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004624{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004625 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004626 u64 data;
4627
4628 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004629 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004630 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004631 return 1;
4632 }
4633
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004634 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004635
Avi Kivity6aa8b732006-12-10 02:21:36 -08004636 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004637 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4638 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004639 skip_emulated_instruction(vcpu);
4640 return 1;
4641}
4642
Avi Kivity851ba692009-08-24 11:10:17 +03004643static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004644{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004645 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4646 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4647 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004648
4649 if (vmx_set_msr(vcpu, ecx, data) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004650 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004651 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004652 return 1;
4653 }
4654
Avi Kivity59200272010-01-25 19:47:02 +02004655 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004656 skip_emulated_instruction(vcpu);
4657 return 1;
4658}
4659
Avi Kivity851ba692009-08-24 11:10:17 +03004660static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004661{
Avi Kivity3842d132010-07-27 12:30:24 +03004662 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004663 return 1;
4664}
4665
Avi Kivity851ba692009-08-24 11:10:17 +03004666static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004667{
Eddie Dong85f455f2007-07-06 12:20:49 +03004668 u32 cpu_based_vm_exec_control;
4669
4670 /* clear pending irq */
4671 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4672 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4673 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004674
Avi Kivity3842d132010-07-27 12:30:24 +03004675 kvm_make_request(KVM_REQ_EVENT, vcpu);
4676
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004677 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004678
Dor Laorc1150d82007-01-05 16:36:24 -08004679 /*
4680 * If the user space waits to inject interrupts, exit as soon as
4681 * possible
4682 */
Gleb Natapov80618232009-04-21 17:44:56 +03004683 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004684 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004685 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004686 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004687 return 0;
4688 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004689 return 1;
4690}
4691
Avi Kivity851ba692009-08-24 11:10:17 +03004692static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004693{
4694 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004695 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004696}
4697
Avi Kivity851ba692009-08-24 11:10:17 +03004698static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004699{
Dor Laor510043d2007-02-19 18:25:43 +02004700 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004701 kvm_emulate_hypercall(vcpu);
4702 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004703}
4704
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004705static int handle_invd(struct kvm_vcpu *vcpu)
4706{
Andre Przywara51d8b662010-12-21 11:12:02 +01004707 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004708}
4709
Avi Kivity851ba692009-08-24 11:10:17 +03004710static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004711{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004712 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004713
4714 kvm_mmu_invlpg(vcpu, exit_qualification);
4715 skip_emulated_instruction(vcpu);
4716 return 1;
4717}
4718
Avi Kivityfee84b02011-11-10 14:57:25 +02004719static int handle_rdpmc(struct kvm_vcpu *vcpu)
4720{
4721 int err;
4722
4723 err = kvm_rdpmc(vcpu);
4724 kvm_complete_insn_gp(vcpu, err);
4725
4726 return 1;
4727}
4728
Avi Kivity851ba692009-08-24 11:10:17 +03004729static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004730{
4731 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004732 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004733 return 1;
4734}
4735
Dexuan Cui2acf9232010-06-10 11:27:12 +08004736static int handle_xsetbv(struct kvm_vcpu *vcpu)
4737{
4738 u64 new_bv = kvm_read_edx_eax(vcpu);
4739 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4740
4741 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4742 skip_emulated_instruction(vcpu);
4743 return 1;
4744}
4745
Avi Kivity851ba692009-08-24 11:10:17 +03004746static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004747{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004748 if (likely(fasteoi)) {
4749 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4750 int access_type, offset;
4751
4752 access_type = exit_qualification & APIC_ACCESS_TYPE;
4753 offset = exit_qualification & APIC_ACCESS_OFFSET;
4754 /*
4755 * Sane guest uses MOV to write EOI, with written value
4756 * not cared. So make a short-circuit here by avoiding
4757 * heavy instruction emulation.
4758 */
4759 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4760 (offset == APIC_EOI)) {
4761 kvm_lapic_set_eoi(vcpu);
4762 skip_emulated_instruction(vcpu);
4763 return 1;
4764 }
4765 }
Andre Przywara51d8b662010-12-21 11:12:02 +01004766 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004767}
4768
Avi Kivity851ba692009-08-24 11:10:17 +03004769static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004770{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004771 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004772 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004773 bool has_error_code = false;
4774 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004775 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004776 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004777
4778 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004779 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004780 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004781
4782 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4783
4784 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004785 if (reason == TASK_SWITCH_GATE && idt_v) {
4786 switch (type) {
4787 case INTR_TYPE_NMI_INTR:
4788 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004789 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004790 break;
4791 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004792 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004793 kvm_clear_interrupt_queue(vcpu);
4794 break;
4795 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004796 if (vmx->idt_vectoring_info &
4797 VECTORING_INFO_DELIVER_CODE_MASK) {
4798 has_error_code = true;
4799 error_code =
4800 vmcs_read32(IDT_VECTORING_ERROR_CODE);
4801 }
4802 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004803 case INTR_TYPE_SOFT_EXCEPTION:
4804 kvm_clear_exception_queue(vcpu);
4805 break;
4806 default:
4807 break;
4808 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02004809 }
Izik Eidus37817f22008-03-24 23:14:53 +02004810 tss_selector = exit_qualification;
4811
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004812 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
4813 type != INTR_TYPE_EXT_INTR &&
4814 type != INTR_TYPE_NMI_INTR))
4815 skip_emulated_instruction(vcpu);
4816
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004817 if (kvm_task_switch(vcpu, tss_selector,
4818 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
4819 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03004820 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4821 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4822 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004823 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03004824 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004825
4826 /* clear all local breakpoint enable flags */
4827 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
4828
4829 /*
4830 * TODO: What about debug traps on tss switch?
4831 * Are we supposed to inject them and update dr6?
4832 */
4833
4834 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02004835}
4836
Avi Kivity851ba692009-08-24 11:10:17 +03004837static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08004838{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004839 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08004840 gpa_t gpa;
Sheng Yang14394422008-04-28 12:24:45 +08004841 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08004842
Sheng Yangf9c617f2009-03-25 10:08:52 +08004843 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08004844
4845 if (exit_qualification & (1 << 6)) {
4846 printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
Jan Kiszka7f582ab2009-07-22 23:53:01 +02004847 return -EINVAL;
Sheng Yang14394422008-04-28 12:24:45 +08004848 }
4849
4850 gla_validity = (exit_qualification >> 7) & 0x3;
4851 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
4852 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
4853 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
4854 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08004855 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08004856 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
4857 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03004858 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4859 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03004860 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08004861 }
4862
4863 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004864 trace_kvm_page_fault(gpa, exit_qualification);
Andre Przywaradc25e892010-12-21 11:12:07 +01004865 return kvm_mmu_page_fault(vcpu, gpa, exit_qualification & 0x3, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08004866}
4867
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004868static u64 ept_rsvd_mask(u64 spte, int level)
4869{
4870 int i;
4871 u64 mask = 0;
4872
4873 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
4874 mask |= (1ULL << i);
4875
4876 if (level > 2)
4877 /* bits 7:3 reserved */
4878 mask |= 0xf8;
4879 else if (level == 2) {
4880 if (spte & (1ULL << 7))
4881 /* 2MB ref, bits 20:12 reserved */
4882 mask |= 0x1ff000;
4883 else
4884 /* bits 6:3 reserved */
4885 mask |= 0x78;
4886 }
4887
4888 return mask;
4889}
4890
4891static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
4892 int level)
4893{
4894 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
4895
4896 /* 010b (write-only) */
4897 WARN_ON((spte & 0x7) == 0x2);
4898
4899 /* 110b (write/execute) */
4900 WARN_ON((spte & 0x7) == 0x6);
4901
4902 /* 100b (execute-only) and value not supported by logical processor */
4903 if (!cpu_has_vmx_ept_execute_only())
4904 WARN_ON((spte & 0x7) == 0x4);
4905
4906 /* not 000b */
4907 if ((spte & 0x7)) {
4908 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
4909
4910 if (rsvd_bits != 0) {
4911 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
4912 __func__, rsvd_bits);
4913 WARN_ON(1);
4914 }
4915
4916 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
4917 u64 ept_mem_type = (spte & 0x38) >> 3;
4918
4919 if (ept_mem_type == 2 || ept_mem_type == 3 ||
4920 ept_mem_type == 7) {
4921 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
4922 __func__, ept_mem_type);
4923 WARN_ON(1);
4924 }
4925 }
4926 }
4927}
4928
Avi Kivity851ba692009-08-24 11:10:17 +03004929static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004930{
4931 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004932 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004933 gpa_t gpa;
4934
4935 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
4936
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004937 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
4938 if (likely(ret == 1))
4939 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
4940 EMULATE_DONE;
4941 if (unlikely(!ret))
4942 return 1;
4943
4944 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004945 printk(KERN_ERR "EPT: Misconfiguration.\n");
4946 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
4947
4948 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
4949
4950 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
4951 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
4952
Avi Kivity851ba692009-08-24 11:10:17 +03004953 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4954 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004955
4956 return 0;
4957}
4958
Avi Kivity851ba692009-08-24 11:10:17 +03004959static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08004960{
4961 u32 cpu_based_vm_exec_control;
4962
4963 /* clear pending NMI */
4964 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4965 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
4966 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4967 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03004968 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004969
4970 return 1;
4971}
4972
Mohammed Gamal80ced182009-09-01 12:48:18 +02004973static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004974{
Avi Kivity8b3079a2009-01-05 12:10:54 +02004975 struct vcpu_vmx *vmx = to_vmx(vcpu);
4976 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02004977 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02004978 u32 cpu_exec_ctrl;
4979 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03004980 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02004981
4982 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4983 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004984
Avi Kivityb8405c12012-06-07 17:08:48 +03004985 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03004986 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02004987 return handle_interrupt_window(&vmx->vcpu);
4988
Andre Przywara51d8b662010-12-21 11:12:02 +01004989 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004990
Mohammed Gamal80ced182009-09-01 12:48:18 +02004991 if (err == EMULATE_DO_MMIO) {
4992 ret = 0;
4993 goto out;
4994 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01004995
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03004996 if (err != EMULATE_DONE)
4997 return 0;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004998
4999 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005000 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005001 if (need_resched())
5002 schedule();
5003 }
5004
Mohammed Gamal80ced182009-09-01 12:48:18 +02005005 vmx->emulation_required = 0;
5006out:
5007 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005008}
5009
Avi Kivity6aa8b732006-12-10 02:21:36 -08005010/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005011 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5012 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5013 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005014static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005015{
5016 skip_emulated_instruction(vcpu);
5017 kvm_vcpu_on_spin(vcpu);
5018
5019 return 1;
5020}
5021
Sheng Yang59708672009-12-15 13:29:54 +08005022static int handle_invalid_op(struct kvm_vcpu *vcpu)
5023{
5024 kvm_queue_exception(vcpu, UD_VECTOR);
5025 return 1;
5026}
5027
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005028/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005029 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5030 * We could reuse a single VMCS for all the L2 guests, but we also want the
5031 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5032 * allows keeping them loaded on the processor, and in the future will allow
5033 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5034 * every entry if they never change.
5035 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5036 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5037 *
5038 * The following functions allocate and free a vmcs02 in this pool.
5039 */
5040
5041/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5042static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5043{
5044 struct vmcs02_list *item;
5045 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5046 if (item->vmptr == vmx->nested.current_vmptr) {
5047 list_move(&item->list, &vmx->nested.vmcs02_pool);
5048 return &item->vmcs02;
5049 }
5050
5051 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5052 /* Recycle the least recently used VMCS. */
5053 item = list_entry(vmx->nested.vmcs02_pool.prev,
5054 struct vmcs02_list, list);
5055 item->vmptr = vmx->nested.current_vmptr;
5056 list_move(&item->list, &vmx->nested.vmcs02_pool);
5057 return &item->vmcs02;
5058 }
5059
5060 /* Create a new VMCS */
5061 item = (struct vmcs02_list *)
5062 kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
5063 if (!item)
5064 return NULL;
5065 item->vmcs02.vmcs = alloc_vmcs();
5066 if (!item->vmcs02.vmcs) {
5067 kfree(item);
5068 return NULL;
5069 }
5070 loaded_vmcs_init(&item->vmcs02);
5071 item->vmptr = vmx->nested.current_vmptr;
5072 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5073 vmx->nested.vmcs02_num++;
5074 return &item->vmcs02;
5075}
5076
5077/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5078static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5079{
5080 struct vmcs02_list *item;
5081 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5082 if (item->vmptr == vmptr) {
5083 free_loaded_vmcs(&item->vmcs02);
5084 list_del(&item->list);
5085 kfree(item);
5086 vmx->nested.vmcs02_num--;
5087 return;
5088 }
5089}
5090
5091/*
5092 * Free all VMCSs saved for this vcpu, except the one pointed by
5093 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5094 * currently used, if running L2), and vmcs01 when running L2.
5095 */
5096static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5097{
5098 struct vmcs02_list *item, *n;
5099 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5100 if (vmx->loaded_vmcs != &item->vmcs02)
5101 free_loaded_vmcs(&item->vmcs02);
5102 list_del(&item->list);
5103 kfree(item);
5104 }
5105 vmx->nested.vmcs02_num = 0;
5106
5107 if (vmx->loaded_vmcs != &vmx->vmcs01)
5108 free_loaded_vmcs(&vmx->vmcs01);
5109}
5110
5111/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005112 * Emulate the VMXON instruction.
5113 * Currently, we just remember that VMX is active, and do not save or even
5114 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5115 * do not currently need to store anything in that guest-allocated memory
5116 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5117 * argument is different from the VMXON pointer (which the spec says they do).
5118 */
5119static int handle_vmon(struct kvm_vcpu *vcpu)
5120{
5121 struct kvm_segment cs;
5122 struct vcpu_vmx *vmx = to_vmx(vcpu);
5123
5124 /* The Intel VMX Instruction Reference lists a bunch of bits that
5125 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5126 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5127 * Otherwise, we should fail with #UD. We test these now:
5128 */
5129 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5130 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5131 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5132 kvm_queue_exception(vcpu, UD_VECTOR);
5133 return 1;
5134 }
5135
5136 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5137 if (is_long_mode(vcpu) && !cs.l) {
5138 kvm_queue_exception(vcpu, UD_VECTOR);
5139 return 1;
5140 }
5141
5142 if (vmx_get_cpl(vcpu)) {
5143 kvm_inject_gp(vcpu, 0);
5144 return 1;
5145 }
5146
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005147 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5148 vmx->nested.vmcs02_num = 0;
5149
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005150 vmx->nested.vmxon = true;
5151
5152 skip_emulated_instruction(vcpu);
5153 return 1;
5154}
5155
5156/*
5157 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5158 * for running VMX instructions (except VMXON, whose prerequisites are
5159 * slightly different). It also specifies what exception to inject otherwise.
5160 */
5161static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5162{
5163 struct kvm_segment cs;
5164 struct vcpu_vmx *vmx = to_vmx(vcpu);
5165
5166 if (!vmx->nested.vmxon) {
5167 kvm_queue_exception(vcpu, UD_VECTOR);
5168 return 0;
5169 }
5170
5171 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5172 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5173 (is_long_mode(vcpu) && !cs.l)) {
5174 kvm_queue_exception(vcpu, UD_VECTOR);
5175 return 0;
5176 }
5177
5178 if (vmx_get_cpl(vcpu)) {
5179 kvm_inject_gp(vcpu, 0);
5180 return 0;
5181 }
5182
5183 return 1;
5184}
5185
5186/*
5187 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5188 * just stops using VMX.
5189 */
5190static void free_nested(struct vcpu_vmx *vmx)
5191{
5192 if (!vmx->nested.vmxon)
5193 return;
5194 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005195 if (vmx->nested.current_vmptr != -1ull) {
5196 kunmap(vmx->nested.current_vmcs12_page);
5197 nested_release_page(vmx->nested.current_vmcs12_page);
5198 vmx->nested.current_vmptr = -1ull;
5199 vmx->nested.current_vmcs12 = NULL;
5200 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005201 /* Unpin physical memory we referred to in current vmcs02 */
5202 if (vmx->nested.apic_access_page) {
5203 nested_release_page(vmx->nested.apic_access_page);
5204 vmx->nested.apic_access_page = 0;
5205 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005206
5207 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005208}
5209
5210/* Emulate the VMXOFF instruction */
5211static int handle_vmoff(struct kvm_vcpu *vcpu)
5212{
5213 if (!nested_vmx_check_permission(vcpu))
5214 return 1;
5215 free_nested(to_vmx(vcpu));
5216 skip_emulated_instruction(vcpu);
5217 return 1;
5218}
5219
5220/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005221 * Decode the memory-address operand of a vmx instruction, as recorded on an
5222 * exit caused by such an instruction (run by a guest hypervisor).
5223 * On success, returns 0. When the operand is invalid, returns 1 and throws
5224 * #UD or #GP.
5225 */
5226static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5227 unsigned long exit_qualification,
5228 u32 vmx_instruction_info, gva_t *ret)
5229{
5230 /*
5231 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5232 * Execution", on an exit, vmx_instruction_info holds most of the
5233 * addressing components of the operand. Only the displacement part
5234 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5235 * For how an actual address is calculated from all these components,
5236 * refer to Vol. 1, "Operand Addressing".
5237 */
5238 int scaling = vmx_instruction_info & 3;
5239 int addr_size = (vmx_instruction_info >> 7) & 7;
5240 bool is_reg = vmx_instruction_info & (1u << 10);
5241 int seg_reg = (vmx_instruction_info >> 15) & 7;
5242 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5243 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5244 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5245 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5246
5247 if (is_reg) {
5248 kvm_queue_exception(vcpu, UD_VECTOR);
5249 return 1;
5250 }
5251
5252 /* Addr = segment_base + offset */
5253 /* offset = base + [index * scale] + displacement */
5254 *ret = vmx_get_segment_base(vcpu, seg_reg);
5255 if (base_is_valid)
5256 *ret += kvm_register_read(vcpu, base_reg);
5257 if (index_is_valid)
5258 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5259 *ret += exit_qualification; /* holds the displacement */
5260
5261 if (addr_size == 1) /* 32 bit */
5262 *ret &= 0xffffffff;
5263
5264 /*
5265 * TODO: throw #GP (and return 1) in various cases that the VM*
5266 * instructions require it - e.g., offset beyond segment limit,
5267 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5268 * address, and so on. Currently these are not checked.
5269 */
5270 return 0;
5271}
5272
5273/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005274 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5275 * set the success or error code of an emulated VMX instruction, as specified
5276 * by Vol 2B, VMX Instruction Reference, "Conventions".
5277 */
5278static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5279{
5280 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5281 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5282 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5283}
5284
5285static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5286{
5287 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5288 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5289 X86_EFLAGS_SF | X86_EFLAGS_OF))
5290 | X86_EFLAGS_CF);
5291}
5292
5293static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5294 u32 vm_instruction_error)
5295{
5296 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5297 /*
5298 * failValid writes the error number to the current VMCS, which
5299 * can't be done there isn't a current VMCS.
5300 */
5301 nested_vmx_failInvalid(vcpu);
5302 return;
5303 }
5304 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5305 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5306 X86_EFLAGS_SF | X86_EFLAGS_OF))
5307 | X86_EFLAGS_ZF);
5308 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5309}
5310
Nadav Har'El27d6c862011-05-25 23:06:59 +03005311/* Emulate the VMCLEAR instruction */
5312static int handle_vmclear(struct kvm_vcpu *vcpu)
5313{
5314 struct vcpu_vmx *vmx = to_vmx(vcpu);
5315 gva_t gva;
5316 gpa_t vmptr;
5317 struct vmcs12 *vmcs12;
5318 struct page *page;
5319 struct x86_exception e;
5320
5321 if (!nested_vmx_check_permission(vcpu))
5322 return 1;
5323
5324 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5325 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5326 return 1;
5327
5328 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5329 sizeof(vmptr), &e)) {
5330 kvm_inject_page_fault(vcpu, &e);
5331 return 1;
5332 }
5333
5334 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5335 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5336 skip_emulated_instruction(vcpu);
5337 return 1;
5338 }
5339
5340 if (vmptr == vmx->nested.current_vmptr) {
5341 kunmap(vmx->nested.current_vmcs12_page);
5342 nested_release_page(vmx->nested.current_vmcs12_page);
5343 vmx->nested.current_vmptr = -1ull;
5344 vmx->nested.current_vmcs12 = NULL;
5345 }
5346
5347 page = nested_get_page(vcpu, vmptr);
5348 if (page == NULL) {
5349 /*
5350 * For accurate processor emulation, VMCLEAR beyond available
5351 * physical memory should do nothing at all. However, it is
5352 * possible that a nested vmx bug, not a guest hypervisor bug,
5353 * resulted in this case, so let's shut down before doing any
5354 * more damage:
5355 */
5356 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5357 return 1;
5358 }
5359 vmcs12 = kmap(page);
5360 vmcs12->launch_state = 0;
5361 kunmap(page);
5362 nested_release_page(page);
5363
5364 nested_free_vmcs02(vmx, vmptr);
5365
5366 skip_emulated_instruction(vcpu);
5367 nested_vmx_succeed(vcpu);
5368 return 1;
5369}
5370
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005371static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5372
5373/* Emulate the VMLAUNCH instruction */
5374static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5375{
5376 return nested_vmx_run(vcpu, true);
5377}
5378
5379/* Emulate the VMRESUME instruction */
5380static int handle_vmresume(struct kvm_vcpu *vcpu)
5381{
5382
5383 return nested_vmx_run(vcpu, false);
5384}
5385
Nadav Har'El49f705c2011-05-25 23:08:30 +03005386enum vmcs_field_type {
5387 VMCS_FIELD_TYPE_U16 = 0,
5388 VMCS_FIELD_TYPE_U64 = 1,
5389 VMCS_FIELD_TYPE_U32 = 2,
5390 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5391};
5392
5393static inline int vmcs_field_type(unsigned long field)
5394{
5395 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5396 return VMCS_FIELD_TYPE_U32;
5397 return (field >> 13) & 0x3 ;
5398}
5399
5400static inline int vmcs_field_readonly(unsigned long field)
5401{
5402 return (((field >> 10) & 0x3) == 1);
5403}
5404
5405/*
5406 * Read a vmcs12 field. Since these can have varying lengths and we return
5407 * one type, we chose the biggest type (u64) and zero-extend the return value
5408 * to that size. Note that the caller, handle_vmread, might need to use only
5409 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5410 * 64-bit fields are to be returned).
5411 */
5412static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5413 unsigned long field, u64 *ret)
5414{
5415 short offset = vmcs_field_to_offset(field);
5416 char *p;
5417
5418 if (offset < 0)
5419 return 0;
5420
5421 p = ((char *)(get_vmcs12(vcpu))) + offset;
5422
5423 switch (vmcs_field_type(field)) {
5424 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5425 *ret = *((natural_width *)p);
5426 return 1;
5427 case VMCS_FIELD_TYPE_U16:
5428 *ret = *((u16 *)p);
5429 return 1;
5430 case VMCS_FIELD_TYPE_U32:
5431 *ret = *((u32 *)p);
5432 return 1;
5433 case VMCS_FIELD_TYPE_U64:
5434 *ret = *((u64 *)p);
5435 return 1;
5436 default:
5437 return 0; /* can never happen. */
5438 }
5439}
5440
5441/*
5442 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5443 * used before) all generate the same failure when it is missing.
5444 */
5445static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5446{
5447 struct vcpu_vmx *vmx = to_vmx(vcpu);
5448 if (vmx->nested.current_vmptr == -1ull) {
5449 nested_vmx_failInvalid(vcpu);
5450 skip_emulated_instruction(vcpu);
5451 return 0;
5452 }
5453 return 1;
5454}
5455
5456static int handle_vmread(struct kvm_vcpu *vcpu)
5457{
5458 unsigned long field;
5459 u64 field_value;
5460 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5461 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5462 gva_t gva = 0;
5463
5464 if (!nested_vmx_check_permission(vcpu) ||
5465 !nested_vmx_check_vmcs12(vcpu))
5466 return 1;
5467
5468 /* Decode instruction info and find the field to read */
5469 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5470 /* Read the field, zero-extended to a u64 field_value */
5471 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5472 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5473 skip_emulated_instruction(vcpu);
5474 return 1;
5475 }
5476 /*
5477 * Now copy part of this value to register or memory, as requested.
5478 * Note that the number of bits actually copied is 32 or 64 depending
5479 * on the guest's mode (32 or 64 bit), not on the given field's length.
5480 */
5481 if (vmx_instruction_info & (1u << 10)) {
5482 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5483 field_value);
5484 } else {
5485 if (get_vmx_mem_address(vcpu, exit_qualification,
5486 vmx_instruction_info, &gva))
5487 return 1;
5488 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5489 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5490 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5491 }
5492
5493 nested_vmx_succeed(vcpu);
5494 skip_emulated_instruction(vcpu);
5495 return 1;
5496}
5497
5498
5499static int handle_vmwrite(struct kvm_vcpu *vcpu)
5500{
5501 unsigned long field;
5502 gva_t gva;
5503 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5504 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5505 char *p;
5506 short offset;
5507 /* The value to write might be 32 or 64 bits, depending on L1's long
5508 * mode, and eventually we need to write that into a field of several
5509 * possible lengths. The code below first zero-extends the value to 64
5510 * bit (field_value), and then copies only the approriate number of
5511 * bits into the vmcs12 field.
5512 */
5513 u64 field_value = 0;
5514 struct x86_exception e;
5515
5516 if (!nested_vmx_check_permission(vcpu) ||
5517 !nested_vmx_check_vmcs12(vcpu))
5518 return 1;
5519
5520 if (vmx_instruction_info & (1u << 10))
5521 field_value = kvm_register_read(vcpu,
5522 (((vmx_instruction_info) >> 3) & 0xf));
5523 else {
5524 if (get_vmx_mem_address(vcpu, exit_qualification,
5525 vmx_instruction_info, &gva))
5526 return 1;
5527 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5528 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5529 kvm_inject_page_fault(vcpu, &e);
5530 return 1;
5531 }
5532 }
5533
5534
5535 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5536 if (vmcs_field_readonly(field)) {
5537 nested_vmx_failValid(vcpu,
5538 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5539 skip_emulated_instruction(vcpu);
5540 return 1;
5541 }
5542
5543 offset = vmcs_field_to_offset(field);
5544 if (offset < 0) {
5545 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5546 skip_emulated_instruction(vcpu);
5547 return 1;
5548 }
5549 p = ((char *) get_vmcs12(vcpu)) + offset;
5550
5551 switch (vmcs_field_type(field)) {
5552 case VMCS_FIELD_TYPE_U16:
5553 *(u16 *)p = field_value;
5554 break;
5555 case VMCS_FIELD_TYPE_U32:
5556 *(u32 *)p = field_value;
5557 break;
5558 case VMCS_FIELD_TYPE_U64:
5559 *(u64 *)p = field_value;
5560 break;
5561 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5562 *(natural_width *)p = field_value;
5563 break;
5564 default:
5565 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5566 skip_emulated_instruction(vcpu);
5567 return 1;
5568 }
5569
5570 nested_vmx_succeed(vcpu);
5571 skip_emulated_instruction(vcpu);
5572 return 1;
5573}
5574
Nadav Har'El63846662011-05-25 23:07:29 +03005575/* Emulate the VMPTRLD instruction */
5576static int handle_vmptrld(struct kvm_vcpu *vcpu)
5577{
5578 struct vcpu_vmx *vmx = to_vmx(vcpu);
5579 gva_t gva;
5580 gpa_t vmptr;
5581 struct x86_exception e;
5582
5583 if (!nested_vmx_check_permission(vcpu))
5584 return 1;
5585
5586 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5587 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5588 return 1;
5589
5590 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5591 sizeof(vmptr), &e)) {
5592 kvm_inject_page_fault(vcpu, &e);
5593 return 1;
5594 }
5595
5596 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5597 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5598 skip_emulated_instruction(vcpu);
5599 return 1;
5600 }
5601
5602 if (vmx->nested.current_vmptr != vmptr) {
5603 struct vmcs12 *new_vmcs12;
5604 struct page *page;
5605 page = nested_get_page(vcpu, vmptr);
5606 if (page == NULL) {
5607 nested_vmx_failInvalid(vcpu);
5608 skip_emulated_instruction(vcpu);
5609 return 1;
5610 }
5611 new_vmcs12 = kmap(page);
5612 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5613 kunmap(page);
5614 nested_release_page_clean(page);
5615 nested_vmx_failValid(vcpu,
5616 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5617 skip_emulated_instruction(vcpu);
5618 return 1;
5619 }
5620 if (vmx->nested.current_vmptr != -1ull) {
5621 kunmap(vmx->nested.current_vmcs12_page);
5622 nested_release_page(vmx->nested.current_vmcs12_page);
5623 }
5624
5625 vmx->nested.current_vmptr = vmptr;
5626 vmx->nested.current_vmcs12 = new_vmcs12;
5627 vmx->nested.current_vmcs12_page = page;
5628 }
5629
5630 nested_vmx_succeed(vcpu);
5631 skip_emulated_instruction(vcpu);
5632 return 1;
5633}
5634
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005635/* Emulate the VMPTRST instruction */
5636static int handle_vmptrst(struct kvm_vcpu *vcpu)
5637{
5638 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5639 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5640 gva_t vmcs_gva;
5641 struct x86_exception e;
5642
5643 if (!nested_vmx_check_permission(vcpu))
5644 return 1;
5645
5646 if (get_vmx_mem_address(vcpu, exit_qualification,
5647 vmx_instruction_info, &vmcs_gva))
5648 return 1;
5649 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5650 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5651 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5652 sizeof(u64), &e)) {
5653 kvm_inject_page_fault(vcpu, &e);
5654 return 1;
5655 }
5656 nested_vmx_succeed(vcpu);
5657 skip_emulated_instruction(vcpu);
5658 return 1;
5659}
5660
Nadav Har'El0140cae2011-05-25 23:06:28 +03005661/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005662 * The exit handlers return 1 if the exit was handled fully and guest execution
5663 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5664 * to be done to userspace and return 0.
5665 */
Avi Kivity851ba692009-08-24 11:10:17 +03005666static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005667 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5668 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005669 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005670 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005671 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005672 [EXIT_REASON_CR_ACCESS] = handle_cr,
5673 [EXIT_REASON_DR_ACCESS] = handle_dr,
5674 [EXIT_REASON_CPUID] = handle_cpuid,
5675 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5676 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5677 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5678 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005679 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005680 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005681 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005682 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005683 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005684 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005685 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005686 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005687 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005688 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005689 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005690 [EXIT_REASON_VMOFF] = handle_vmoff,
5691 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005692 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5693 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Eddie Donge5edaa02007-11-11 12:28:35 +02005694 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005695 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005696 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005697 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005698 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5699 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005700 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005701 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5702 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005703};
5704
5705static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005706 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005707
Nadav Har'El644d7112011-05-25 23:12:35 +03005708/*
5709 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5710 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5711 * disinterest in the current event (read or write a specific MSR) by using an
5712 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5713 */
5714static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5715 struct vmcs12 *vmcs12, u32 exit_reason)
5716{
5717 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5718 gpa_t bitmap;
5719
5720 if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
5721 return 1;
5722
5723 /*
5724 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5725 * for the four combinations of read/write and low/high MSR numbers.
5726 * First we need to figure out which of the four to use:
5727 */
5728 bitmap = vmcs12->msr_bitmap;
5729 if (exit_reason == EXIT_REASON_MSR_WRITE)
5730 bitmap += 2048;
5731 if (msr_index >= 0xc0000000) {
5732 msr_index -= 0xc0000000;
5733 bitmap += 1024;
5734 }
5735
5736 /* Then read the msr_index'th bit from this bitmap: */
5737 if (msr_index < 1024*8) {
5738 unsigned char b;
5739 kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
5740 return 1 & (b >> (msr_index & 7));
5741 } else
5742 return 1; /* let L1 handle the wrong parameter */
5743}
5744
5745/*
5746 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
5747 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
5748 * intercept (via guest_host_mask etc.) the current event.
5749 */
5750static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
5751 struct vmcs12 *vmcs12)
5752{
5753 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5754 int cr = exit_qualification & 15;
5755 int reg = (exit_qualification >> 8) & 15;
5756 unsigned long val = kvm_register_read(vcpu, reg);
5757
5758 switch ((exit_qualification >> 4) & 3) {
5759 case 0: /* mov to cr */
5760 switch (cr) {
5761 case 0:
5762 if (vmcs12->cr0_guest_host_mask &
5763 (val ^ vmcs12->cr0_read_shadow))
5764 return 1;
5765 break;
5766 case 3:
5767 if ((vmcs12->cr3_target_count >= 1 &&
5768 vmcs12->cr3_target_value0 == val) ||
5769 (vmcs12->cr3_target_count >= 2 &&
5770 vmcs12->cr3_target_value1 == val) ||
5771 (vmcs12->cr3_target_count >= 3 &&
5772 vmcs12->cr3_target_value2 == val) ||
5773 (vmcs12->cr3_target_count >= 4 &&
5774 vmcs12->cr3_target_value3 == val))
5775 return 0;
5776 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
5777 return 1;
5778 break;
5779 case 4:
5780 if (vmcs12->cr4_guest_host_mask &
5781 (vmcs12->cr4_read_shadow ^ val))
5782 return 1;
5783 break;
5784 case 8:
5785 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
5786 return 1;
5787 break;
5788 }
5789 break;
5790 case 2: /* clts */
5791 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
5792 (vmcs12->cr0_read_shadow & X86_CR0_TS))
5793 return 1;
5794 break;
5795 case 1: /* mov from cr */
5796 switch (cr) {
5797 case 3:
5798 if (vmcs12->cpu_based_vm_exec_control &
5799 CPU_BASED_CR3_STORE_EXITING)
5800 return 1;
5801 break;
5802 case 8:
5803 if (vmcs12->cpu_based_vm_exec_control &
5804 CPU_BASED_CR8_STORE_EXITING)
5805 return 1;
5806 break;
5807 }
5808 break;
5809 case 3: /* lmsw */
5810 /*
5811 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
5812 * cr0. Other attempted changes are ignored, with no exit.
5813 */
5814 if (vmcs12->cr0_guest_host_mask & 0xe &
5815 (val ^ vmcs12->cr0_read_shadow))
5816 return 1;
5817 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
5818 !(vmcs12->cr0_read_shadow & 0x1) &&
5819 (val & 0x1))
5820 return 1;
5821 break;
5822 }
5823 return 0;
5824}
5825
5826/*
5827 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
5828 * should handle it ourselves in L0 (and then continue L2). Only call this
5829 * when in is_guest_mode (L2).
5830 */
5831static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
5832{
5833 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
5834 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
5835 struct vcpu_vmx *vmx = to_vmx(vcpu);
5836 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5837
5838 if (vmx->nested.nested_run_pending)
5839 return 0;
5840
5841 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005842 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
5843 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03005844 return 1;
5845 }
5846
5847 switch (exit_reason) {
5848 case EXIT_REASON_EXCEPTION_NMI:
5849 if (!is_exception(intr_info))
5850 return 0;
5851 else if (is_page_fault(intr_info))
5852 return enable_ept;
5853 return vmcs12->exception_bitmap &
5854 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
5855 case EXIT_REASON_EXTERNAL_INTERRUPT:
5856 return 0;
5857 case EXIT_REASON_TRIPLE_FAULT:
5858 return 1;
5859 case EXIT_REASON_PENDING_INTERRUPT:
5860 case EXIT_REASON_NMI_WINDOW:
5861 /*
5862 * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
5863 * (aka Interrupt Window Exiting) only when L1 turned it on,
5864 * so if we got a PENDING_INTERRUPT exit, this must be for L1.
5865 * Same for NMI Window Exiting.
5866 */
5867 return 1;
5868 case EXIT_REASON_TASK_SWITCH:
5869 return 1;
5870 case EXIT_REASON_CPUID:
5871 return 1;
5872 case EXIT_REASON_HLT:
5873 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
5874 case EXIT_REASON_INVD:
5875 return 1;
5876 case EXIT_REASON_INVLPG:
5877 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
5878 case EXIT_REASON_RDPMC:
5879 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
5880 case EXIT_REASON_RDTSC:
5881 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
5882 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
5883 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
5884 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
5885 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
5886 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
5887 /*
5888 * VMX instructions trap unconditionally. This allows L1 to
5889 * emulate them for its L2 guest, i.e., allows 3-level nesting!
5890 */
5891 return 1;
5892 case EXIT_REASON_CR_ACCESS:
5893 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
5894 case EXIT_REASON_DR_ACCESS:
5895 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
5896 case EXIT_REASON_IO_INSTRUCTION:
5897 /* TODO: support IO bitmaps */
5898 return 1;
5899 case EXIT_REASON_MSR_READ:
5900 case EXIT_REASON_MSR_WRITE:
5901 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
5902 case EXIT_REASON_INVALID_STATE:
5903 return 1;
5904 case EXIT_REASON_MWAIT_INSTRUCTION:
5905 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5906 case EXIT_REASON_MONITOR_INSTRUCTION:
5907 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
5908 case EXIT_REASON_PAUSE_INSTRUCTION:
5909 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
5910 nested_cpu_has2(vmcs12,
5911 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
5912 case EXIT_REASON_MCE_DURING_VMENTRY:
5913 return 0;
5914 case EXIT_REASON_TPR_BELOW_THRESHOLD:
5915 return 1;
5916 case EXIT_REASON_APIC_ACCESS:
5917 return nested_cpu_has2(vmcs12,
5918 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
5919 case EXIT_REASON_EPT_VIOLATION:
5920 case EXIT_REASON_EPT_MISCONFIG:
5921 return 0;
5922 case EXIT_REASON_WBINVD:
5923 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
5924 case EXIT_REASON_XSETBV:
5925 return 1;
5926 default:
5927 return 1;
5928 }
5929}
5930
Avi Kivity586f9602010-11-18 13:09:54 +02005931static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5932{
5933 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5934 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5935}
5936
Avi Kivity6aa8b732006-12-10 02:21:36 -08005937/*
5938 * The guest has exited. See if we can fix it or if we need userspace
5939 * assistance.
5940 */
Avi Kivity851ba692009-08-24 11:10:17 +03005941static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005942{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005943 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005944 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005945 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005946
Mohammed Gamal80ced182009-09-01 12:48:18 +02005947 /* If guest state is invalid, start emulating */
5948 if (vmx->emulation_required && emulate_invalid_guest_state)
5949 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005950
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005951 /*
5952 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
5953 * we did not inject a still-pending event to L1 now because of
5954 * nested_run_pending, we need to re-enable this bit.
5955 */
5956 if (vmx->nested.nested_run_pending)
5957 kvm_make_request(KVM_REQ_EVENT, vcpu);
5958
Nadav Har'El509c75e2011-06-02 11:54:52 +03005959 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
5960 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03005961 vmx->nested.nested_run_pending = 1;
5962 else
5963 vmx->nested.nested_run_pending = 0;
5964
5965 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
5966 nested_vmx_vmexit(vcpu);
5967 return 1;
5968 }
5969
Mohammed Gamal51207022010-05-31 22:40:54 +03005970 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
5971 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5972 vcpu->run->fail_entry.hardware_entry_failure_reason
5973 = exit_reason;
5974 return 0;
5975 }
5976
Avi Kivity29bd8a72007-09-10 17:27:03 +03005977 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005978 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5979 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005980 = vmcs_read32(VM_INSTRUCTION_ERROR);
5981 return 0;
5982 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005983
Mike Dayd77c26f2007-10-08 09:02:08 -04005984 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005985 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005986 exit_reason != EXIT_REASON_EPT_VIOLATION &&
5987 exit_reason != EXIT_REASON_TASK_SWITCH))
5988 printk(KERN_WARNING "%s: unexpected, valid vectoring info "
5989 "(0x%x) and exit reason is 0x%x\n",
5990 __func__, vectoring_info, exit_reason);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005991
Nadav Har'El644d7112011-05-25 23:12:35 +03005992 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
5993 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
5994 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03005995 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005996 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005997 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01005998 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005999 /*
6000 * This CPU don't support us in finding the end of an
6001 * NMI-blocked window if the guest runs with IRQs
6002 * disabled. So we pull the trigger after 1 s of
6003 * futile waiting, but inform the user about this.
6004 */
6005 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6006 "state on VCPU %d after 1 s timeout\n",
6007 __func__, vcpu->vcpu_id);
6008 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006009 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006010 }
6011
Avi Kivity6aa8b732006-12-10 02:21:36 -08006012 if (exit_reason < kvm_vmx_max_exit_handlers
6013 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006014 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006015 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006016 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6017 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006018 }
6019 return 0;
6020}
6021
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006022static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006023{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006024 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006025 vmcs_write32(TPR_THRESHOLD, 0);
6026 return;
6027 }
6028
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006029 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006030}
6031
Avi Kivity51aa01d2010-07-20 14:31:20 +03006032static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006033{
Avi Kivity00eba012011-03-07 17:24:54 +02006034 u32 exit_intr_info;
6035
6036 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6037 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6038 return;
6039
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006040 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006041 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006042
6043 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006044 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006045 kvm_machine_check();
6046
Gleb Natapov20f65982009-05-11 13:35:55 +03006047 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006048 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006049 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6050 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006051 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006052 kvm_after_handle_nmi(&vmx->vcpu);
6053 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006054}
Gleb Natapov20f65982009-05-11 13:35:55 +03006055
Avi Kivity51aa01d2010-07-20 14:31:20 +03006056static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6057{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006058 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006059 bool unblock_nmi;
6060 u8 vector;
6061 bool idtv_info_valid;
6062
6063 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006064
Avi Kivitycf393f72008-07-01 16:20:21 +03006065 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006066 if (vmx->nmi_known_unmasked)
6067 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006068 /*
6069 * Can't use vmx->exit_intr_info since we're not sure what
6070 * the exit reason is.
6071 */
6072 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006073 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6074 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6075 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006076 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006077 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6078 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006079 * SDM 3: 23.2.2 (September 2008)
6080 * Bit 12 is undefined in any of the following cases:
6081 * If the VM exit sets the valid bit in the IDT-vectoring
6082 * information field.
6083 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006084 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006085 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6086 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006087 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6088 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006089 else
6090 vmx->nmi_known_unmasked =
6091 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6092 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006093 } else if (unlikely(vmx->soft_vnmi_blocked))
6094 vmx->vnmi_blocked_time +=
6095 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006096}
6097
Avi Kivity83422e12010-07-20 14:43:23 +03006098static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
6099 u32 idt_vectoring_info,
6100 int instr_len_field,
6101 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006102{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006103 u8 vector;
6104 int type;
6105 bool idtv_info_valid;
6106
6107 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006108
Gleb Natapov37b96e92009-03-30 16:03:13 +03006109 vmx->vcpu.arch.nmi_injected = false;
6110 kvm_clear_exception_queue(&vmx->vcpu);
6111 kvm_clear_interrupt_queue(&vmx->vcpu);
6112
6113 if (!idtv_info_valid)
6114 return;
6115
Avi Kivity3842d132010-07-27 12:30:24 +03006116 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6117
Avi Kivity668f6122008-07-02 09:28:55 +03006118 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6119 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006120
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006121 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006122 case INTR_TYPE_NMI_INTR:
6123 vmx->vcpu.arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006124 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006125 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006126 * Clear bit "block by NMI" before VM entry if a NMI
6127 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006128 */
Avi Kivity654f06f2011-03-23 15:02:47 +02006129 vmx_set_nmi_mask(&vmx->vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006130 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006131 case INTR_TYPE_SOFT_EXCEPTION:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006132 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006133 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006134 /* fall through */
6135 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006136 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006137 u32 err = vmcs_read32(error_code_field);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006138 kvm_queue_exception_e(&vmx->vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006139 } else
6140 kvm_queue_exception(&vmx->vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006141 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006142 case INTR_TYPE_SOFT_INTR:
6143 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006144 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006145 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006146 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006147 kvm_queue_interrupt(&vmx->vcpu, vector,
6148 type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006149 break;
6150 default:
6151 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006152 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006153}
6154
Avi Kivity83422e12010-07-20 14:43:23 +03006155static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6156{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006157 if (is_guest_mode(&vmx->vcpu))
6158 return;
Avi Kivity83422e12010-07-20 14:43:23 +03006159 __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
6160 VM_EXIT_INSTRUCTION_LEN,
6161 IDT_VECTORING_ERROR_CODE);
6162}
6163
Avi Kivityb463a6f2010-07-20 15:06:17 +03006164static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6165{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006166 if (is_guest_mode(vcpu))
6167 return;
Avi Kivityb463a6f2010-07-20 15:06:17 +03006168 __vmx_complete_interrupts(to_vmx(vcpu),
6169 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6170 VM_ENTRY_INSTRUCTION_LEN,
6171 VM_ENTRY_EXCEPTION_ERROR_CODE);
6172
6173 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6174}
6175
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006176static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6177{
6178 int i, nr_msrs;
6179 struct perf_guest_switch_msr *msrs;
6180
6181 msrs = perf_guest_get_msrs(&nr_msrs);
6182
6183 if (!msrs)
6184 return;
6185
6186 for (i = 0; i < nr_msrs; i++)
6187 if (msrs[i].host == msrs[i].guest)
6188 clear_atomic_switch_msr(vmx, msrs[i].msr);
6189 else
6190 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6191 msrs[i].host);
6192}
6193
Avi Kivityc8019492008-07-14 14:44:59 +03006194#ifdef CONFIG_X86_64
6195#define R "r"
6196#define Q "q"
6197#else
6198#define R "e"
6199#define Q "l"
6200#endif
6201
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006202static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006203{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006204 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity104f2262010-11-18 13:12:52 +02006205
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006206 if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
6207 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6208 if (vmcs12->idt_vectoring_info_field &
6209 VECTORING_INFO_VALID_MASK) {
6210 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6211 vmcs12->idt_vectoring_info_field);
6212 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6213 vmcs12->vm_exit_instruction_len);
6214 if (vmcs12->idt_vectoring_info_field &
6215 VECTORING_INFO_DELIVER_CODE_MASK)
6216 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6217 vmcs12->idt_vectoring_error_code);
6218 }
6219 }
6220
Avi Kivity104f2262010-11-18 13:12:52 +02006221 /* Record the guest's net vcpu time for enforced NMI injections. */
6222 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6223 vmx->entry_time = ktime_get();
6224
6225 /* Don't enter VMX if guest state is invalid, let the exit handler
6226 start emulation until we arrive back to a valid state */
6227 if (vmx->emulation_required && emulate_invalid_guest_state)
6228 return;
6229
6230 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6231 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6232 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6233 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6234
6235 /* When single-stepping over STI and MOV SS, we must clear the
6236 * corresponding interruptibility bits in the guest state. Otherwise
6237 * vmentry fails as it then expects bit 14 (BS) in pending debug
6238 * exceptions being set, but that's not correct for the guest debugging
6239 * case. */
6240 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6241 vmx_set_interrupt_shadow(vcpu, 0);
6242
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006243 atomic_switch_perf_msrs(vmx);
6244
Nadav Har'Eld462b812011-05-24 15:26:10 +03006245 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006246 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006247 /* Store host registers */
Avi Kivityc8019492008-07-14 14:44:59 +03006248 "push %%"R"dx; push %%"R"bp;"
Avi Kivity40712fa2011-01-06 18:09:12 +02006249 "push %%"R"cx \n\t" /* placeholder for guest rcx */
Avi Kivityc8019492008-07-14 14:44:59 +03006250 "push %%"R"cx \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006251 "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
6252 "je 1f \n\t"
6253 "mov %%"R"sp, %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006254 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006255 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006256 /* Reload cr2 if changed */
6257 "mov %c[cr2](%0), %%"R"ax \n\t"
6258 "mov %%cr2, %%"R"dx \n\t"
6259 "cmp %%"R"ax, %%"R"dx \n\t"
6260 "je 2f \n\t"
6261 "mov %%"R"ax, %%cr2 \n\t"
6262 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006263 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006264 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006265 /* Load guest registers. Don't clobber flags. */
Avi Kivityc8019492008-07-14 14:44:59 +03006266 "mov %c[rax](%0), %%"R"ax \n\t"
6267 "mov %c[rbx](%0), %%"R"bx \n\t"
6268 "mov %c[rdx](%0), %%"R"dx \n\t"
6269 "mov %c[rsi](%0), %%"R"si \n\t"
6270 "mov %c[rdi](%0), %%"R"di \n\t"
6271 "mov %c[rbp](%0), %%"R"bp \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006272#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006273 "mov %c[r8](%0), %%r8 \n\t"
6274 "mov %c[r9](%0), %%r9 \n\t"
6275 "mov %c[r10](%0), %%r10 \n\t"
6276 "mov %c[r11](%0), %%r11 \n\t"
6277 "mov %c[r12](%0), %%r12 \n\t"
6278 "mov %c[r13](%0), %%r13 \n\t"
6279 "mov %c[r14](%0), %%r14 \n\t"
6280 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006281#endif
Avi Kivityc8019492008-07-14 14:44:59 +03006282 "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
6283
Avi Kivity6aa8b732006-12-10 02:21:36 -08006284 /* Enter guest mode */
Avi Kivitycd2276a2007-05-14 20:41:13 +03006285 "jne .Llaunched \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006286 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivitycd2276a2007-05-14 20:41:13 +03006287 "jmp .Lkvm_vmx_return \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006288 ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
Avi Kivitycd2276a2007-05-14 20:41:13 +03006289 ".Lkvm_vmx_return: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006290 /* Save guest registers, load host registers, keep flags */
Avi Kivity40712fa2011-01-06 18:09:12 +02006291 "mov %0, %c[wordsize](%%"R"sp) \n\t"
6292 "pop %0 \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006293 "mov %%"R"ax, %c[rax](%0) \n\t"
6294 "mov %%"R"bx, %c[rbx](%0) \n\t"
Avi Kivity1c696d02011-01-06 18:09:11 +02006295 "pop"Q" %c[rcx](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006296 "mov %%"R"dx, %c[rdx](%0) \n\t"
6297 "mov %%"R"si, %c[rsi](%0) \n\t"
6298 "mov %%"R"di, %c[rdi](%0) \n\t"
6299 "mov %%"R"bp, %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006300#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006301 "mov %%r8, %c[r8](%0) \n\t"
6302 "mov %%r9, %c[r9](%0) \n\t"
6303 "mov %%r10, %c[r10](%0) \n\t"
6304 "mov %%r11, %c[r11](%0) \n\t"
6305 "mov %%r12, %c[r12](%0) \n\t"
6306 "mov %%r13, %c[r13](%0) \n\t"
6307 "mov %%r14, %c[r14](%0) \n\t"
6308 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006309#endif
Avi Kivityc8019492008-07-14 14:44:59 +03006310 "mov %%cr2, %%"R"ax \n\t"
6311 "mov %%"R"ax, %c[cr2](%0) \n\t"
6312
Avi Kivity1c696d02011-01-06 18:09:11 +02006313 "pop %%"R"bp; pop %%"R"dx \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006314 "setbe %c[fail](%0) \n\t"
6315 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006316 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006317 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006318 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006319 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6320 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6321 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6322 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6323 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6324 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6325 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006326#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006327 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6328 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6329 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6330 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6331 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6332 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6333 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6334 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006335#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006336 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6337 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006338 : "cc", "memory"
Jan Kiszka07d6f552010-09-28 16:37:42 +02006339 , R"ax", R"bx", R"di", R"si"
Laurent Vivierc2036302007-10-25 14:18:52 +02006340#ifdef CONFIG_X86_64
Laurent Vivierc2036302007-10-25 14:18:52 +02006341 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
6342#endif
6343 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006344
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006345 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006346 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006347 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006348 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006349 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006350 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006351 vcpu->arch.regs_dirty = 0;
6352
Avi Kivity1155f762007-11-22 11:30:47 +02006353 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6354
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006355 if (is_guest_mode(vcpu)) {
6356 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6357 vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
6358 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
6359 vmcs12->idt_vectoring_error_code =
6360 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6361 vmcs12->vm_exit_instruction_len =
6362 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6363 }
6364 }
6365
Nadav Har'Eld462b812011-05-24 15:26:10 +03006366 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006367
Avi Kivity51aa01d2010-07-20 14:31:20 +03006368 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006369 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006370
6371 vmx_complete_atomic_exit(vmx);
6372 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006373 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006374}
6375
Avi Kivityc8019492008-07-14 14:44:59 +03006376#undef R
6377#undef Q
6378
Avi Kivity6aa8b732006-12-10 02:21:36 -08006379static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6380{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006381 struct vcpu_vmx *vmx = to_vmx(vcpu);
6382
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006383 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006384 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006385 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006386 kfree(vmx->guest_msrs);
6387 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006388 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006389}
6390
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006391static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006392{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006393 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006394 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006395 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006396
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006397 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006398 return ERR_PTR(-ENOMEM);
6399
Sheng Yang2384d2b2008-01-17 15:14:33 +08006400 allocate_vpid(vmx);
6401
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006402 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6403 if (err)
6404 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006405
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006406 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006407 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006408 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006409 goto uninit_vcpu;
6410 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006411
Nadav Har'Eld462b812011-05-24 15:26:10 +03006412 vmx->loaded_vmcs = &vmx->vmcs01;
6413 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6414 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006415 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006416 if (!vmm_exclusive)
6417 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6418 loaded_vmcs_init(vmx->loaded_vmcs);
6419 if (!vmm_exclusive)
6420 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006421
Avi Kivity15ad7142007-07-11 18:17:21 +03006422 cpu = get_cpu();
6423 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006424 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006425 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006426 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006427 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006428 if (err)
6429 goto free_vmcs;
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006430 if (vm_need_virtualize_apic_accesses(kvm))
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006431 err = alloc_apic_access_page(kvm);
6432 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006433 goto free_vmcs;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006434
Sheng Yangb927a3c2009-07-21 10:42:48 +08006435 if (enable_ept) {
6436 if (!kvm->arch.ept_identity_map_addr)
6437 kvm->arch.ept_identity_map_addr =
6438 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006439 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006440 if (alloc_identity_pagetable(kvm) != 0)
6441 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006442 if (!init_rmode_identity_map(kvm))
6443 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006444 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006445
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006446 vmx->nested.current_vmptr = -1ull;
6447 vmx->nested.current_vmcs12 = NULL;
6448
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006449 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006450
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006451free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006452 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006453free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006454 kfree(vmx->guest_msrs);
6455uninit_vcpu:
6456 kvm_vcpu_uninit(&vmx->vcpu);
6457free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006458 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006459 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006460 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006461}
6462
Yang, Sheng002c7f72007-07-31 14:23:01 +03006463static void __init vmx_check_processor_compat(void *rtn)
6464{
6465 struct vmcs_config vmcs_conf;
6466
6467 *(int *)rtn = 0;
6468 if (setup_vmcs_config(&vmcs_conf) < 0)
6469 *(int *)rtn = -EIO;
6470 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6471 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6472 smp_processor_id());
6473 *(int *)rtn = -EIO;
6474 }
6475}
6476
Sheng Yang67253af2008-04-25 10:20:22 +08006477static int get_ept_level(void)
6478{
6479 return VMX_EPT_DEFAULT_GAW + 1;
6480}
6481
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006482static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006483{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006484 u64 ret;
6485
Sheng Yang522c68c2009-04-27 20:35:43 +08006486 /* For VT-d and EPT combination
6487 * 1. MMIO: always map as UC
6488 * 2. EPT with VT-d:
6489 * a. VT-d without snooping control feature: can't guarantee the
6490 * result, try to trust guest.
6491 * b. VT-d with snooping control feature: snooping control feature of
6492 * VT-d engine can guarantee the cache correctness. Just set it
6493 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006494 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006495 * consistent with host MTRR
6496 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006497 if (is_mmio)
6498 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006499 else if (vcpu->kvm->arch.iommu_domain &&
6500 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6501 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6502 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006503 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006504 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006505 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006506
6507 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006508}
6509
Sheng Yang17cc3932010-01-05 19:02:27 +08006510static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006511{
Sheng Yang878403b2010-01-05 19:02:29 +08006512 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6513 return PT_DIRECTORY_LEVEL;
6514 else
6515 /* For shadow and EPT supported 1GB page */
6516 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006517}
6518
Sheng Yang0e851882009-12-18 16:48:46 +08006519static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6520{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006521 struct kvm_cpuid_entry2 *best;
6522 struct vcpu_vmx *vmx = to_vmx(vcpu);
6523 u32 exec_control;
6524
6525 vmx->rdtscp_enabled = false;
6526 if (vmx_rdtscp_supported()) {
6527 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6528 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6529 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6530 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6531 vmx->rdtscp_enabled = true;
6532 else {
6533 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6534 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6535 exec_control);
6536 }
6537 }
6538 }
Sheng Yang0e851882009-12-18 16:48:46 +08006539}
6540
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006541static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6542{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006543 if (func == 1 && nested)
6544 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006545}
6546
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006547/*
6548 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6549 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6550 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6551 * guest in a way that will both be appropriate to L1's requests, and our
6552 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6553 * function also has additional necessary side-effects, like setting various
6554 * vcpu->arch fields.
6555 */
6556static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6557{
6558 struct vcpu_vmx *vmx = to_vmx(vcpu);
6559 u32 exec_control;
6560
6561 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6562 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6563 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6564 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6565 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6566 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6567 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6568 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6569 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6570 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6571 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6572 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6573 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6574 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6575 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6576 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6577 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6578 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6579 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6580 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6581 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6582 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6583 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6584 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6585 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6586 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6587 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6588 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6589 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6590 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6591 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6592 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6593 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6594 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6595 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6596 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6597
6598 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6599 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6600 vmcs12->vm_entry_intr_info_field);
6601 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6602 vmcs12->vm_entry_exception_error_code);
6603 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6604 vmcs12->vm_entry_instruction_len);
6605 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6606 vmcs12->guest_interruptibility_info);
6607 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6608 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
6609 vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
6610 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6611 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6612 vmcs12->guest_pending_dbg_exceptions);
6613 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6614 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6615
6616 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6617
6618 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6619 (vmcs_config.pin_based_exec_ctrl |
6620 vmcs12->pin_based_vm_exec_control));
6621
6622 /*
6623 * Whether page-faults are trapped is determined by a combination of
6624 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6625 * If enable_ept, L0 doesn't care about page faults and we should
6626 * set all of these to L1's desires. However, if !enable_ept, L0 does
6627 * care about (at least some) page faults, and because it is not easy
6628 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6629 * to exit on each and every L2 page fault. This is done by setting
6630 * MASK=MATCH=0 and (see below) EB.PF=1.
6631 * Note that below we don't need special code to set EB.PF beyond the
6632 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6633 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6634 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6635 *
6636 * A problem with this approach (when !enable_ept) is that L1 may be
6637 * injected with more page faults than it asked for. This could have
6638 * caused problems, but in practice existing hypervisors don't care.
6639 * To fix this, we will need to emulate the PFEC checking (on the L1
6640 * page tables), using walk_addr(), when injecting PFs to L1.
6641 */
6642 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6643 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6644 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6645 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6646
6647 if (cpu_has_secondary_exec_ctrls()) {
6648 u32 exec_control = vmx_secondary_exec_control(vmx);
6649 if (!vmx->rdtscp_enabled)
6650 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6651 /* Take the following fields only from vmcs12 */
6652 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6653 if (nested_cpu_has(vmcs12,
6654 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
6655 exec_control |= vmcs12->secondary_vm_exec_control;
6656
6657 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
6658 /*
6659 * Translate L1 physical address to host physical
6660 * address for vmcs02. Keep the page pinned, so this
6661 * physical address remains valid. We keep a reference
6662 * to it so we can release it later.
6663 */
6664 if (vmx->nested.apic_access_page) /* shouldn't happen */
6665 nested_release_page(vmx->nested.apic_access_page);
6666 vmx->nested.apic_access_page =
6667 nested_get_page(vcpu, vmcs12->apic_access_addr);
6668 /*
6669 * If translation failed, no matter: This feature asks
6670 * to exit when accessing the given address, and if it
6671 * can never be accessed, this feature won't do
6672 * anything anyway.
6673 */
6674 if (!vmx->nested.apic_access_page)
6675 exec_control &=
6676 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6677 else
6678 vmcs_write64(APIC_ACCESS_ADDR,
6679 page_to_phys(vmx->nested.apic_access_page));
6680 }
6681
6682 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6683 }
6684
6685
6686 /*
6687 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
6688 * Some constant fields are set here by vmx_set_constant_host_state().
6689 * Other fields are different per CPU, and will be set later when
6690 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
6691 */
6692 vmx_set_constant_host_state();
6693
6694 /*
6695 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
6696 * entry, but only if the current (host) sp changed from the value
6697 * we wrote last (vmx->host_rsp). This cache is no longer relevant
6698 * if we switch vmcs, and rather than hold a separate cache per vmcs,
6699 * here we just force the write to happen on entry.
6700 */
6701 vmx->host_rsp = 0;
6702
6703 exec_control = vmx_exec_control(vmx); /* L0's desires */
6704 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6705 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6706 exec_control &= ~CPU_BASED_TPR_SHADOW;
6707 exec_control |= vmcs12->cpu_based_vm_exec_control;
6708 /*
6709 * Merging of IO and MSR bitmaps not currently supported.
6710 * Rather, exit every time.
6711 */
6712 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
6713 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
6714 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
6715
6716 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6717
6718 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
6719 * bitwise-or of what L1 wants to trap for L2, and what we want to
6720 * trap. Note that CR0.TS also needs updating - we do this later.
6721 */
6722 update_exception_bitmap(vcpu);
6723 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
6724 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6725
6726 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
6727 vmcs_write32(VM_EXIT_CONTROLS,
6728 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
6729 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
6730 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
6731
6732 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
6733 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
6734 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6735 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
6736
6737
6738 set_cr4_guest_host_mask(vmx);
6739
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006740 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
6741 vmcs_write64(TSC_OFFSET,
6742 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
6743 else
6744 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006745
6746 if (enable_vpid) {
6747 /*
6748 * Trivially support vpid by letting L2s share their parent
6749 * L1's vpid. TODO: move to a more elaborate solution, giving
6750 * each L2 its own vpid and exposing the vpid feature to L1.
6751 */
6752 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6753 vmx_flush_tlb(vcpu);
6754 }
6755
6756 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
6757 vcpu->arch.efer = vmcs12->guest_ia32_efer;
6758 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
6759 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6760 else
6761 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6762 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
6763 vmx_set_efer(vcpu, vcpu->arch.efer);
6764
6765 /*
6766 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
6767 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
6768 * The CR0_READ_SHADOW is what L2 should have expected to read given
6769 * the specifications by L1; It's not enough to take
6770 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
6771 * have more bits than L1 expected.
6772 */
6773 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
6774 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
6775
6776 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
6777 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
6778
6779 /* shadow page tables on either EPT or shadow page tables */
6780 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
6781 kvm_mmu_reset_context(vcpu);
6782
6783 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
6784 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
6785}
6786
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006787/*
6788 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
6789 * for running an L2 nested guest.
6790 */
6791static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
6792{
6793 struct vmcs12 *vmcs12;
6794 struct vcpu_vmx *vmx = to_vmx(vcpu);
6795 int cpu;
6796 struct loaded_vmcs *vmcs02;
6797
6798 if (!nested_vmx_check_permission(vcpu) ||
6799 !nested_vmx_check_vmcs12(vcpu))
6800 return 1;
6801
6802 skip_emulated_instruction(vcpu);
6803 vmcs12 = get_vmcs12(vcpu);
6804
Nadav Har'El7c177932011-05-25 23:12:04 +03006805 /*
6806 * The nested entry process starts with enforcing various prerequisites
6807 * on vmcs12 as required by the Intel SDM, and act appropriately when
6808 * they fail: As the SDM explains, some conditions should cause the
6809 * instruction to fail, while others will cause the instruction to seem
6810 * to succeed, but return an EXIT_REASON_INVALID_STATE.
6811 * To speed up the normal (success) code path, we should avoid checking
6812 * for misconfigurations which will anyway be caught by the processor
6813 * when using the merged vmcs02.
6814 */
6815 if (vmcs12->launch_state == launch) {
6816 nested_vmx_failValid(vcpu,
6817 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
6818 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
6819 return 1;
6820 }
6821
6822 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
6823 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
6824 /*TODO: Also verify bits beyond physical address width are 0*/
6825 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6826 return 1;
6827 }
6828
6829 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
6830 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
6831 /*TODO: Also verify bits beyond physical address width are 0*/
6832 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6833 return 1;
6834 }
6835
6836 if (vmcs12->vm_entry_msr_load_count > 0 ||
6837 vmcs12->vm_exit_msr_load_count > 0 ||
6838 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006839 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
6840 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03006841 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6842 return 1;
6843 }
6844
6845 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
6846 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
6847 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
6848 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
6849 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
6850 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
6851 !vmx_control_verify(vmcs12->vm_exit_controls,
6852 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
6853 !vmx_control_verify(vmcs12->vm_entry_controls,
6854 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
6855 {
6856 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6857 return 1;
6858 }
6859
6860 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6861 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6862 nested_vmx_failValid(vcpu,
6863 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
6864 return 1;
6865 }
6866
6867 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6868 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6869 nested_vmx_entry_failure(vcpu, vmcs12,
6870 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
6871 return 1;
6872 }
6873 if (vmcs12->vmcs_link_pointer != -1ull) {
6874 nested_vmx_entry_failure(vcpu, vmcs12,
6875 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
6876 return 1;
6877 }
6878
6879 /*
6880 * We're finally done with prerequisite checking, and can start with
6881 * the nested entry.
6882 */
6883
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006884 vmcs02 = nested_get_current_vmcs02(vmx);
6885 if (!vmcs02)
6886 return -ENOMEM;
6887
6888 enter_guest_mode(vcpu);
6889
6890 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
6891
6892 cpu = get_cpu();
6893 vmx->loaded_vmcs = vmcs02;
6894 vmx_vcpu_put(vcpu);
6895 vmx_vcpu_load(vcpu, cpu);
6896 vcpu->cpu = cpu;
6897 put_cpu();
6898
6899 vmcs12->launch_state = 1;
6900
6901 prepare_vmcs02(vcpu, vmcs12);
6902
6903 /*
6904 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
6905 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
6906 * returned as far as L1 is concerned. It will only return (and set
6907 * the success flag) when L2 exits (see nested_vmx_vmexit()).
6908 */
6909 return 1;
6910}
6911
Nadav Har'El4704d0b2011-05-25 23:11:34 +03006912/*
6913 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
6914 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
6915 * This function returns the new value we should put in vmcs12.guest_cr0.
6916 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
6917 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
6918 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
6919 * didn't trap the bit, because if L1 did, so would L0).
6920 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
6921 * been modified by L2, and L1 knows it. So just leave the old value of
6922 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
6923 * isn't relevant, because if L0 traps this bit it can set it to anything.
6924 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
6925 * changed these bits, and therefore they need to be updated, but L0
6926 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
6927 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
6928 */
6929static inline unsigned long
6930vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6931{
6932 return
6933 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
6934 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
6935 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
6936 vcpu->arch.cr0_guest_owned_bits));
6937}
6938
6939static inline unsigned long
6940vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6941{
6942 return
6943 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
6944 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
6945 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
6946 vcpu->arch.cr4_guest_owned_bits));
6947}
6948
6949/*
6950 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
6951 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
6952 * and this function updates it to reflect the changes to the guest state while
6953 * L2 was running (and perhaps made some exits which were handled directly by L0
6954 * without going back to L1), and to reflect the exit reason.
6955 * Note that we do not have to copy here all VMCS fields, just those that
6956 * could have changed by the L2 guest or the exit - i.e., the guest-state and
6957 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
6958 * which already writes to vmcs12 directly.
6959 */
6960void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6961{
6962 /* update guest state fields: */
6963 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
6964 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
6965
6966 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
6967 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
6968 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
6969 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
6970
6971 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
6972 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
6973 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
6974 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
6975 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
6976 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
6977 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
6978 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
6979 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
6980 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
6981 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
6982 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
6983 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
6984 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
6985 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
6986 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
6987 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
6988 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
6989 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
6990 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
6991 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
6992 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
6993 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
6994 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
6995 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
6996 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
6997 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
6998 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
6999 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7000 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7001 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7002 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7003 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7004 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7005 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7006 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7007
7008 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
7009 vmcs12->guest_interruptibility_info =
7010 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7011 vmcs12->guest_pending_dbg_exceptions =
7012 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7013
7014 /* TODO: These cannot have changed unless we have MSR bitmaps and
7015 * the relevant bit asks not to trap the change */
7016 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
7017 if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
7018 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7019 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7020 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7021 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7022
7023 /* update exit information fields: */
7024
7025 vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
7026 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7027
7028 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7029 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
7030 vmcs12->idt_vectoring_info_field =
7031 vmcs_read32(IDT_VECTORING_INFO_FIELD);
7032 vmcs12->idt_vectoring_error_code =
7033 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7034 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7035 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7036
7037 /* clear vm-entry fields which are to be cleared on exit */
7038 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
7039 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
7040}
7041
7042/*
7043 * A part of what we need to when the nested L2 guest exits and we want to
7044 * run its L1 parent, is to reset L1's guest state to the host state specified
7045 * in vmcs12.
7046 * This function is to be called not only on normal nested exit, but also on
7047 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7048 * Failures During or After Loading Guest State").
7049 * This function should be called when the active VMCS is L1's (vmcs01).
7050 */
7051void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7052{
7053 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7054 vcpu->arch.efer = vmcs12->host_ia32_efer;
7055 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
7056 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7057 else
7058 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7059 vmx_set_efer(vcpu, vcpu->arch.efer);
7060
7061 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7062 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
7063 /*
7064 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7065 * actually changed, because it depends on the current state of
7066 * fpu_active (which may have changed).
7067 * Note that vmx_set_cr0 refers to efer set above.
7068 */
7069 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7070 /*
7071 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7072 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7073 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7074 */
7075 update_exception_bitmap(vcpu);
7076 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7077 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7078
7079 /*
7080 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7081 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7082 */
7083 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7084 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7085
7086 /* shadow page tables on either EPT or shadow page tables */
7087 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7088 kvm_mmu_reset_context(vcpu);
7089
7090 if (enable_vpid) {
7091 /*
7092 * Trivially support vpid by letting L2s share their parent
7093 * L1's vpid. TODO: move to a more elaborate solution, giving
7094 * each L2 its own vpid and exposing the vpid feature to L1.
7095 */
7096 vmx_flush_tlb(vcpu);
7097 }
7098
7099
7100 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
7101 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7102 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7103 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7104 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7105 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7106 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7107 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7108 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7109 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7110 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7111 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7112 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7113 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7114 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7115
7116 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7117 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7118 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7119 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7120 vmcs12->host_ia32_perf_global_ctrl);
7121}
7122
7123/*
7124 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7125 * and modify vmcs12 to make it see what it would expect to see there if
7126 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7127 */
7128static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7129{
7130 struct vcpu_vmx *vmx = to_vmx(vcpu);
7131 int cpu;
7132 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7133
7134 leave_guest_mode(vcpu);
7135 prepare_vmcs12(vcpu, vmcs12);
7136
7137 cpu = get_cpu();
7138 vmx->loaded_vmcs = &vmx->vmcs01;
7139 vmx_vcpu_put(vcpu);
7140 vmx_vcpu_load(vcpu, cpu);
7141 vcpu->cpu = cpu;
7142 put_cpu();
7143
7144 /* if no vmcs02 cache requested, remove the one we used */
7145 if (VMCS02_POOL_SIZE == 0)
7146 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7147
7148 load_vmcs12_host_state(vcpu, vmcs12);
7149
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007150 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007151 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7152
7153 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7154 vmx->host_rsp = 0;
7155
7156 /* Unpin physical memory we referred to in vmcs02 */
7157 if (vmx->nested.apic_access_page) {
7158 nested_release_page(vmx->nested.apic_access_page);
7159 vmx->nested.apic_access_page = 0;
7160 }
7161
7162 /*
7163 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7164 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7165 * success or failure flag accordingly.
7166 */
7167 if (unlikely(vmx->fail)) {
7168 vmx->fail = 0;
7169 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7170 } else
7171 nested_vmx_succeed(vcpu);
7172}
7173
Nadav Har'El7c177932011-05-25 23:12:04 +03007174/*
7175 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7176 * 23.7 "VM-entry failures during or after loading guest state" (this also
7177 * lists the acceptable exit-reason and exit-qualification parameters).
7178 * It should only be called before L2 actually succeeded to run, and when
7179 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7180 */
7181static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7182 struct vmcs12 *vmcs12,
7183 u32 reason, unsigned long qualification)
7184{
7185 load_vmcs12_host_state(vcpu, vmcs12);
7186 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7187 vmcs12->exit_qualification = qualification;
7188 nested_vmx_succeed(vcpu);
7189}
7190
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007191static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7192 struct x86_instruction_info *info,
7193 enum x86_intercept_stage stage)
7194{
7195 return X86EMUL_CONTINUE;
7196}
7197
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007198static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007199 .cpu_has_kvm_support = cpu_has_kvm_support,
7200 .disabled_by_bios = vmx_disabled_by_bios,
7201 .hardware_setup = hardware_setup,
7202 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007203 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007204 .hardware_enable = hardware_enable,
7205 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007206 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007207
7208 .vcpu_create = vmx_create_vcpu,
7209 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007210 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007211
Avi Kivity04d2cc72007-09-10 18:10:54 +03007212 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007213 .vcpu_load = vmx_vcpu_load,
7214 .vcpu_put = vmx_vcpu_put,
7215
7216 .set_guest_debug = set_guest_debug,
7217 .get_msr = vmx_get_msr,
7218 .set_msr = vmx_set_msr,
7219 .get_segment_base = vmx_get_segment_base,
7220 .get_segment = vmx_get_segment,
7221 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007222 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007223 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007224 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007225 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007226 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007227 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007228 .set_cr3 = vmx_set_cr3,
7229 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007230 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007231 .get_idt = vmx_get_idt,
7232 .set_idt = vmx_set_idt,
7233 .get_gdt = vmx_get_gdt,
7234 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007235 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007236 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007237 .get_rflags = vmx_get_rflags,
7238 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007239 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007240 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007241
7242 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007243
Avi Kivity6aa8b732006-12-10 02:21:36 -08007244 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007245 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007246 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007247 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7248 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007249 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007250 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007251 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007252 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007253 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007254 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007255 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007256 .get_nmi_mask = vmx_get_nmi_mask,
7257 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007258 .enable_nmi_window = enable_nmi_window,
7259 .enable_irq_window = enable_irq_window,
7260 .update_cr8_intercept = update_cr8_intercept,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007261
Izik Eiduscbc94022007-10-25 00:29:55 +02007262 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007263 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007264 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007265
Avi Kivity586f9602010-11-18 13:09:54 +02007266 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007267
Sheng Yang17cc3932010-01-05 19:02:27 +08007268 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007269
7270 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007271
7272 .rdtscp_supported = vmx_rdtscp_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007273
7274 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007275
7276 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007277
Joerg Roedel4051b182011-03-25 09:44:49 +01007278 .set_tsc_khz = vmx_set_tsc_khz,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007279 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007280 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007281 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007282 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007283
7284 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007285
7286 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007287};
7288
7289static int __init vmx_init(void)
7290{
Avi Kivity26bb0982009-09-07 11:14:12 +03007291 int r, i;
7292
7293 rdmsrl_safe(MSR_EFER, &host_efer);
7294
7295 for (i = 0; i < NR_VMX_MSR; ++i)
7296 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007297
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007298 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007299 if (!vmx_io_bitmap_a)
7300 return -ENOMEM;
7301
Guo Chao2106a542012-06-15 11:31:56 +08007302 r = -ENOMEM;
7303
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007304 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007305 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03007306 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03007307
Avi Kivity58972972009-02-24 22:26:47 +02007308 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007309 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08007310 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08007311
Sheng Yang25c5f222008-03-28 13:18:56 +08007312
Avi Kivity58972972009-02-24 22:26:47 +02007313 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007314 if (!vmx_msr_bitmap_longmode)
Avi Kivity58972972009-02-24 22:26:47 +02007315 goto out2;
Guo Chao2106a542012-06-15 11:31:56 +08007316
Avi Kivity58972972009-02-24 22:26:47 +02007317
He, Qingfdef3ad2007-04-30 09:45:24 +03007318 /*
7319 * Allow direct access to the PC debug port (it is often used for I/O
7320 * delays, but the vmexits simply slow things down).
7321 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007322 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7323 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007324
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007325 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007326
Avi Kivity58972972009-02-24 22:26:47 +02007327 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7328 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007329
Sheng Yang2384d2b2008-01-17 15:14:33 +08007330 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7331
Avi Kivity0ee75be2010-04-28 15:39:01 +03007332 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7333 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007334 if (r)
Avi Kivity58972972009-02-24 22:26:47 +02007335 goto out3;
Sheng Yang25c5f222008-03-28 13:18:56 +08007336
Avi Kivity58972972009-02-24 22:26:47 +02007337 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7338 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7339 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7340 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7341 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7342 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
He, Qingfdef3ad2007-04-30 09:45:24 +03007343
Avi Kivity089d0342009-03-23 18:26:32 +02007344 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08007345 kvm_mmu_set_mask_ptes(0ull,
7346 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
7347 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
7348 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007349 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007350 kvm_enable_tdp();
7351 } else
7352 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007353
He, Qingfdef3ad2007-04-30 09:45:24 +03007354 return 0;
7355
Avi Kivity58972972009-02-24 22:26:47 +02007356out3:
7357 free_page((unsigned long)vmx_msr_bitmap_longmode);
Sheng Yang25c5f222008-03-28 13:18:56 +08007358out2:
Avi Kivity58972972009-02-24 22:26:47 +02007359 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007360out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007361 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007362out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007363 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007364 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007365}
7366
7367static void __exit vmx_exit(void)
7368{
Avi Kivity58972972009-02-24 22:26:47 +02007369 free_page((unsigned long)vmx_msr_bitmap_legacy);
7370 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007371 free_page((unsigned long)vmx_io_bitmap_b);
7372 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007373
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007374 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007375}
7376
7377module_init(vmx_init)
7378module_exit(vmx_exit)