blob: 1541554262df836f9d63d3461cfd85ee9ce7a991 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
Andy Shevchenko21947ba2015-03-13 18:51:12 +020024#include <linux/rational.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/byteorder.h>
27#include <asm/io.h>
28
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030029#include <linux/dmaengine.h>
30#include <linux/platform_data/dma-dw.h>
Andy Shevchenkof549e942015-02-23 16:24:43 +020031#include <linux/platform_data/dma-hsu.h>
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "8250.h"
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * init function returns:
37 * > 0 - number of ports
38 * = 0 - use board->num_ports
39 * < 0 - error
40 */
41struct pci_serial_quirk {
42 u32 vendor;
43 u32 device;
44 u32 subvendor;
45 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040046 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000048 int (*setup)(struct serial_private *,
49 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010050 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 void (*exit)(struct pci_dev *dev);
52};
53
54#define PCI_NUM_BAR_RESOURCES 6
55
56struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010057 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 unsigned int nr;
59 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
60 struct pci_serial_quirk *quirk;
61 int line[0];
62};
63
Nicos Gollan7808edc2011-05-05 21:00:37 +020064static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010065 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020066
Linus Torvalds1da177e2005-04-16 15:20:36 -070067static void moan_device(const char *str, struct pci_dev *dev)
68{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070069 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070070 "%s: %s\n"
71 "Please send the output of lspci -vv, this\n"
72 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
73 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000074 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 pci_name(dev), str, dev->vendor, dev->device,
76 dev->subsystem_vendor, dev->subsystem_device);
77}
78
79static int
Alan Cox2655a2c2012-07-12 12:59:50 +010080setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 int bar, int offset, int regshift)
82{
Russell King70db3d92005-07-27 11:34:27 +010083 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 if (bar >= PCI_NUM_BAR_RESOURCES)
86 return -EINVAL;
87
88 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 if (!priv->remapped_bar[bar])
Aaron Sierra398a9db2014-10-30 19:49:45 -050090 priv->remapped_bar[bar] = pci_ioremap_bar(dev, bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 if (!priv->remapped_bar[bar])
92 return -ENOMEM;
93
Alan Cox2655a2c2012-07-12 12:59:50 +010094 port->port.iotype = UPIO_MEM;
95 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050096 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010097 port->port.membase = priv->remapped_bar[bar] + offset;
98 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +0100100 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500101 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +0100102 port->port.mapbase = 0;
103 port->port.membase = NULL;
104 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
106 return 0;
107}
108
109/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800110 * ADDI-DATA GmbH communication cards <info@addi-data.com>
111 */
112static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000113 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100114 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800115{
116 unsigned int bar = 0, offset = board->first_offset;
117 bar = FL_GET_BASE(board->flags);
118
119 if (idx < 2) {
120 offset += idx * board->uart_offset;
121 } else if ((idx >= 2) && (idx < 4)) {
122 bar += 1;
123 offset += ((idx - 2) * board->uart_offset);
124 } else if ((idx >= 4) && (idx < 6)) {
125 bar += 2;
126 offset += ((idx - 4) * board->uart_offset);
127 } else if (idx >= 6) {
128 bar += 3;
129 offset += ((idx - 6) * board->uart_offset);
130 }
131
132 return setup_port(priv, port, bar, offset, board->reg_shift);
133}
134
135/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 * AFAVLAB uses a different mixture of BARs and offsets
137 * Not that ugly ;) -- HW
138 */
139static int
Russell King975a1a72009-01-02 13:44:27 +0000140afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100141 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
143 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 bar = FL_GET_BASE(board->flags);
146 if (idx < 4)
147 bar += idx;
148 else {
149 bar = 4;
150 offset += (idx - 4) * board->uart_offset;
151 }
152
Russell King70db3d92005-07-27 11:34:27 +0100153 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154}
155
156/*
157 * HP's Remote Management Console. The Diva chip came in several
158 * different versions. N-class, L2000 and A500 have two Diva chips, each
159 * with 3 UARTs (the third UART on the second chip is unused). Superdome
160 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
161 * one Diva chip, but it has been expanded to 5 UARTs.
162 */
Russell King61a116e2006-07-03 15:22:35 +0100163static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 int rc = 0;
166
167 switch (dev->subsystem_device) {
168 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
169 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
170 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
171 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
172 rc = 3;
173 break;
174 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
175 rc = 2;
176 break;
177 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
178 rc = 4;
179 break;
180 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100181 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 rc = 1;
183 break;
184 }
185
186 return rc;
187}
188
189/*
190 * HP's Diva chip puts the 4th/5th serial port further out, and
191 * some serial ports are supposed to be hidden on certain models.
192 */
193static int
Russell King975a1a72009-01-02 13:44:27 +0000194pci_hp_diva_setup(struct serial_private *priv,
195 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100196 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197{
198 unsigned int offset = board->first_offset;
199 unsigned int bar = FL_GET_BASE(board->flags);
200
Russell King70db3d92005-07-27 11:34:27 +0100201 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
203 if (idx == 3)
204 idx++;
205 break;
206 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
207 if (idx > 0)
208 idx++;
209 if (idx > 2)
210 idx++;
211 break;
212 }
213 if (idx > 2)
214 offset = 0x18;
215
216 offset += idx * board->uart_offset;
217
Russell King70db3d92005-07-27 11:34:27 +0100218 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219}
220
221/*
222 * Added for EKF Intel i960 serial boards
223 */
Russell King61a116e2006-07-03 15:22:35 +0100224static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200226 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
228 if (!(dev->subsystem_device & 0x1000))
229 return -ENODEV;
230
231 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200232 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800233 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700234 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 return -ENODEV;
236 }
237 return 0;
238}
239
240/*
241 * Some PCI serial cards using the PLX 9050 PCI interface chip require
242 * that the card interrupt be explicitly enabled or disabled. This
243 * seems to be mainly needed on card using the PLX which also use I/O
244 * mapped memory.
245 */
Russell King61a116e2006-07-03 15:22:35 +0100246static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 u8 irq_config;
249 void __iomem *p;
250
251 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
252 moan_device("no memory in bar 0", dev);
253 return 0;
254 }
255
256 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100257 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800258 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800262 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 /*
264 * As the megawolf cards have the int pins active
265 * high, and have 2 UART chips, both ints must be
266 * enabled on the 9050. Also, the UARTS are set in
267 * 16450 mode by default, so we have to enable the
268 * 16C950 'enhanced' mode so that we can use the
269 * deep FIFOs
270 */
271 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 /*
273 * enable/disable interrupts
274 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700275 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 if (p == NULL)
277 return -ENOMEM;
278 writel(irq_config, p + 0x4c);
279
280 /*
281 * Read the register back to ensure that it took effect.
282 */
283 readl(p + 0x4c);
284 iounmap(p);
285
286 return 0;
287}
288
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500289static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290{
291 u8 __iomem *p;
292
293 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
294 return;
295
296 /*
297 * disable interrupts
298 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700299 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 if (p != NULL) {
301 writel(0, p + 0x4c);
302
303 /*
304 * Read the register back to ensure that it took effect.
305 */
306 readl(p + 0x4c);
307 iounmap(p);
308 }
309}
310
Will Page04bf7e72009-04-06 17:32:15 +0100311#define NI8420_INT_ENABLE_REG 0x38
312#define NI8420_INT_ENABLE_BIT 0x2000
313
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500314static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100315{
316 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100317 unsigned int bar = 0;
318
319 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
320 moan_device("no memory in bar", dev);
321 return;
322 }
323
Aaron Sierra398a9db2014-10-30 19:49:45 -0500324 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100325 if (p == NULL)
326 return;
327
328 /* Disable the CPU Interrupt */
329 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
330 p + NI8420_INT_ENABLE_REG);
331 iounmap(p);
332}
333
334
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100335/* MITE registers */
336#define MITE_IOWBSR1 0xc4
337#define MITE_IOWCR1 0xf4
338#define MITE_LCIMR1 0x08
339#define MITE_LCIMR2 0x10
340
341#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
342
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500343static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100344{
345 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100346 unsigned int bar = 0;
347
348 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
349 moan_device("no memory in bar", dev);
350 return;
351 }
352
Aaron Sierra398a9db2014-10-30 19:49:45 -0500353 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100354 if (p == NULL)
355 return;
356
357 /* Disable the CPU Interrupt */
358 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
359 iounmap(p);
360}
361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
363static int
Russell King975a1a72009-01-02 13:44:27 +0000364sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100365 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366{
367 unsigned int bar, offset = board->first_offset;
368
369 bar = 0;
370
371 if (idx < 4) {
372 /* first four channels map to 0, 0x100, 0x200, 0x300 */
373 offset += idx * board->uart_offset;
374 } else if (idx < 8) {
375 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
376 offset += idx * board->uart_offset + 0xC00;
377 } else /* we have only 8 ports on PMC-OCTALPRO */
378 return 1;
379
Russell King70db3d92005-07-27 11:34:27 +0100380 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381}
382
383/*
384* This does initialization for PMC OCTALPRO cards:
385* maps the device memory, resets the UARTs (needed, bc
386* if the module is removed and inserted again, the card
387* is in the sleep mode) and enables global interrupt.
388*/
389
390/* global control register offset for SBS PMC-OctalPro */
391#define OCT_REG_CR_OFF 0x500
392
Russell King61a116e2006-07-03 15:22:35 +0100393static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
395 u8 __iomem *p;
396
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100397 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 if (p == NULL)
400 return -ENOMEM;
401 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800402 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800404 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 /* Set bit-2 (INTENABLE) of Control Register */
407 writeb(0x4, p + OCT_REG_CR_OFF);
408 iounmap(p);
409
410 return 0;
411}
412
413/*
414 * Disables the global interrupt of PMC-OctalPro
415 */
416
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500417static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
419 u8 __iomem *p;
420
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100421 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800422 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
423 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 iounmap(p);
426}
427
428/*
429 * SIIG serial cards have an PCI interface chip which also controls
430 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300431 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 * are stored in the EEPROM chip. It can cause problems because this
433 * version of serial driver doesn't support differently clocked UART's
434 * on single PCI card. To prevent this, initialization functions set
435 * high frequency clocking for all UART's on given card. It is safe (I
436 * hope) because it doesn't touch EEPROM settings to prevent conflicts
437 * with other OSes (like M$ DOS).
438 *
439 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800440 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 * There is two family of SIIG serial cards with different PCI
442 * interface chip and different configuration methods:
443 * - 10x cards have control registers in IO and/or memory space;
444 * - 20x cards have control registers in standard PCI configuration space.
445 *
Russell King67d74b82005-07-27 11:33:03 +0100446 * Note: all 10x cards have PCI device ids 0x10..
447 * all 20x cards have PCI device ids 0x20..
448 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100449 * There are also Quartet Serial cards which use Oxford Semiconductor
450 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
451 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 * Note: some SIIG cards are probed by the parport_serial object.
453 */
454
455#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
456#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
457
458static int pci_siig10x_init(struct pci_dev *dev)
459{
460 u16 data;
461 void __iomem *p;
462
463 switch (dev->device & 0xfff8) {
464 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
465 data = 0xffdf;
466 break;
467 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
468 data = 0xf7ff;
469 break;
470 default: /* 1S1P, 4S */
471 data = 0xfffb;
472 break;
473 }
474
Alan Cox6f441fe2008-05-01 04:34:59 -0700475 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 if (p == NULL)
477 return -ENOMEM;
478
479 writew(readw(p + 0x28) & data, p + 0x28);
480 readw(p + 0x28);
481 iounmap(p);
482 return 0;
483}
484
485#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
486#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
487
488static int pci_siig20x_init(struct pci_dev *dev)
489{
490 u8 data;
491
492 /* Change clock frequency for the first UART. */
493 pci_read_config_byte(dev, 0x6f, &data);
494 pci_write_config_byte(dev, 0x6f, data & 0xef);
495
496 /* If this card has 2 UART, we have to do the same with second UART. */
497 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
498 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
499 pci_read_config_byte(dev, 0x73, &data);
500 pci_write_config_byte(dev, 0x73, data & 0xef);
501 }
502 return 0;
503}
504
Russell King67d74b82005-07-27 11:33:03 +0100505static int pci_siig_init(struct pci_dev *dev)
506{
507 unsigned int type = dev->device & 0xff00;
508
509 if (type == 0x1000)
510 return pci_siig10x_init(dev);
511 else if (type == 0x2000)
512 return pci_siig20x_init(dev);
513
514 moan_device("Unknown SIIG card", dev);
515 return -ENODEV;
516}
517
Andrey Panin3ec9c592006-02-02 20:15:09 +0000518static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000519 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100520 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000521{
522 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
523
524 if (idx > 3) {
525 bar = 4;
526 offset = (idx - 4) * 8;
527 }
528
529 return setup_port(priv, port, bar, offset, 0);
530}
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532/*
533 * Timedia has an explosion of boards, and to avoid the PCI table from
534 * growing *huge*, we use this function to collapse some 70 entries
535 * in the PCI table into one, for sanity's and compactness's sake.
536 */
Helge Dellere9422e02006-08-29 21:57:29 +0200537static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
539};
540
Helge Dellere9422e02006-08-29 21:57:29 +0200541static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800543 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
544 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
546 0xD079, 0
547};
548
Helge Dellere9422e02006-08-29 21:57:29 +0200549static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800550 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
551 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
553 0xB157, 0
554};
555
Helge Dellere9422e02006-08-29 21:57:29 +0200556static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800557 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
559};
560
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000561static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200563 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564} timedia_data[] = {
565 { 1, timedia_single_port },
566 { 2, timedia_dual_port },
567 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200568 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569};
570
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400571/*
572 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
573 * listing them individually, this driver merely grabs them all with
574 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
575 * and should be left free to be claimed by parport_serial instead.
576 */
577static int pci_timedia_probe(struct pci_dev *dev)
578{
579 /*
580 * Check the third digit of the subdevice ID
581 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
582 */
583 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
584 dev_info(&dev->dev,
585 "ignoring Timedia subdevice %04x for parport_serial\n",
586 dev->subsystem_device);
587 return -ENODEV;
588 }
589
590 return 0;
591}
592
Russell King61a116e2006-07-03 15:22:35 +0100593static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594{
Helge Dellere9422e02006-08-29 21:57:29 +0200595 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 int i, j;
597
Helge Dellere9422e02006-08-29 21:57:29 +0200598 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 ids = timedia_data[i].ids;
600 for (j = 0; ids[j]; j++)
601 if (dev->subsystem_device == ids[j])
602 return timedia_data[i].num;
603 }
604 return 0;
605}
606
607/*
608 * Timedia/SUNIX uses a mixture of BARs and offsets
609 * Ugh, this is ugly as all hell --- TYT
610 */
611static int
Russell King975a1a72009-01-02 13:44:27 +0000612pci_timedia_setup(struct serial_private *priv,
613 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100614 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
616 unsigned int bar = 0, offset = board->first_offset;
617
618 switch (idx) {
619 case 0:
620 bar = 0;
621 break;
622 case 1:
623 offset = board->uart_offset;
624 bar = 0;
625 break;
626 case 2:
627 bar = 1;
628 break;
629 case 3:
630 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000631 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 case 4: /* BAR 2 */
633 case 5: /* BAR 3 */
634 case 6: /* BAR 4 */
635 case 7: /* BAR 5 */
636 bar = idx - 2;
637 }
638
Russell King70db3d92005-07-27 11:34:27 +0100639 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640}
641
642/*
643 * Some Titan cards are also a little weird
644 */
645static int
Russell King70db3d92005-07-27 11:34:27 +0100646titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000647 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100648 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
650 unsigned int bar, offset = board->first_offset;
651
652 switch (idx) {
653 case 0:
654 bar = 1;
655 break;
656 case 1:
657 bar = 2;
658 break;
659 default:
660 bar = 4;
661 offset = (idx - 2) * board->uart_offset;
662 }
663
Russell King70db3d92005-07-27 11:34:27 +0100664 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665}
666
Russell King61a116e2006-07-03 15:22:35 +0100667static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668{
669 msleep(100);
670 return 0;
671}
672
Will Page04bf7e72009-04-06 17:32:15 +0100673static int pci_ni8420_init(struct pci_dev *dev)
674{
675 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100676 unsigned int bar = 0;
677
678 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
679 moan_device("no memory in bar", dev);
680 return 0;
681 }
682
Aaron Sierra398a9db2014-10-30 19:49:45 -0500683 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100684 if (p == NULL)
685 return -ENOMEM;
686
687 /* Enable CPU Interrupt */
688 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
689 p + NI8420_INT_ENABLE_REG);
690
691 iounmap(p);
692 return 0;
693}
694
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100695#define MITE_IOWBSR1_WSIZE 0xa
696#define MITE_IOWBSR1_WIN_OFFSET 0x800
697#define MITE_IOWBSR1_WENAB (1 << 7)
698#define MITE_LCIMR1_IO_IE_0 (1 << 24)
699#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
700#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
701
702static int pci_ni8430_init(struct pci_dev *dev)
703{
704 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500705 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100706 u32 device_window;
707 unsigned int bar = 0;
708
709 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
710 moan_device("no memory in bar", dev);
711 return 0;
712 }
713
Aaron Sierra398a9db2014-10-30 19:49:45 -0500714 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100715 if (p == NULL)
716 return -ENOMEM;
717
Aaron Sierra398a9db2014-10-30 19:49:45 -0500718 /*
719 * Set device window address and size in BAR0, while acknowledging that
720 * the resource structure may contain a translated address that differs
721 * from the address the device responds to.
722 */
723 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
724 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100725 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
726 writel(device_window, p + MITE_IOWBSR1);
727
728 /* Set window access to go to RAMSEL IO address space */
729 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
730 p + MITE_IOWCR1);
731
732 /* Enable IO Bus Interrupt 0 */
733 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
734
735 /* Enable CPU Interrupt */
736 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
737
738 iounmap(p);
739 return 0;
740}
741
742/* UART Port Control Register */
743#define NI8430_PORTCON 0x0f
744#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
745
746static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100747pci_ni8430_setup(struct serial_private *priv,
748 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100749 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100750{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500751 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100752 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100753 unsigned int bar, offset = board->first_offset;
754
755 if (idx >= board->num_ports)
756 return 1;
757
758 bar = FL_GET_BASE(board->flags);
759 offset += idx * board->uart_offset;
760
Aaron Sierra398a9db2014-10-30 19:49:45 -0500761 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500762 if (!p)
763 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100764
Joe Perches7c9d4402011-06-23 11:39:20 -0700765 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100766 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
767 p + offset + NI8430_PORTCON);
768
769 iounmap(p);
770
771 return setup_port(priv, port, bar, offset, board->reg_shift);
772}
773
Nicos Gollan7808edc2011-05-05 21:00:37 +0200774static int pci_netmos_9900_setup(struct serial_private *priv,
775 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100776 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200777{
778 unsigned int bar;
779
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400780 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
781 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200782 /* netmos apparently orders BARs by datasheet layout, so serial
783 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
784 */
785 bar = 3 * idx;
786
787 return setup_port(priv, port, bar, 0, board->reg_shift);
788 } else {
789 return pci_default_setup(priv, board, port, idx);
790 }
791}
792
793/* the 99xx series comes with a range of device IDs and a variety
794 * of capabilities:
795 *
796 * 9900 has varying capabilities and can cascade to sub-controllers
797 * (cascading should be purely internal)
798 * 9904 is hardwired with 4 serial ports
799 * 9912 and 9922 are hardwired with 2 serial ports
800 */
801static int pci_netmos_9900_numports(struct pci_dev *dev)
802{
803 unsigned int c = dev->class;
804 unsigned int pi;
805 unsigned short sub_serports;
806
807 pi = (c & 0xff);
808
809 if (pi == 2) {
810 return 1;
811 } else if ((pi == 0) &&
812 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
813 /* two possibilities: 0x30ps encodes number of parallel and
814 * serial ports, or 0x1000 indicates *something*. This is not
815 * immediately obvious, since the 2s1p+4s configuration seems
816 * to offer all functionality on functions 0..2, while still
817 * advertising the same function 3 as the 4s+2s1p config.
818 */
819 sub_serports = dev->subsystem_device & 0xf;
820 if (sub_serports > 0) {
821 return sub_serports;
822 } else {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700823 dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
Nicos Gollan7808edc2011-05-05 21:00:37 +0200824 return 0;
825 }
826 }
827
828 moan_device("unknown NetMos/Mostech program interface", dev);
829 return 0;
830}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100831
Russell King61a116e2006-07-03 15:22:35 +0100832static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
834 /* subdevice 0x00PS means <P> parallel, <S> serial */
835 unsigned int num_serial = dev->subsystem_device & 0xf;
836
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800837 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
838 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700839 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200840
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000841 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
842 dev->subsystem_device == 0x0299)
843 return 0;
844
Nicos Gollan7808edc2011-05-05 21:00:37 +0200845 switch (dev->device) { /* FALLTHROUGH on all */
846 case PCI_DEVICE_ID_NETMOS_9904:
847 case PCI_DEVICE_ID_NETMOS_9912:
848 case PCI_DEVICE_ID_NETMOS_9922:
849 case PCI_DEVICE_ID_NETMOS_9900:
850 num_serial = pci_netmos_9900_numports(dev);
851 break;
852
853 default:
854 if (num_serial == 0 ) {
855 moan_device("unknown NetMos/Mostech device", dev);
856 }
857 }
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 if (num_serial == 0)
860 return -ENODEV;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 return num_serial;
863}
864
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700865/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700866 * These chips are available with optionally one parallel port and up to
867 * two serial ports. Unfortunately they all have the same product id.
868 *
869 * Basic configuration is done over a region of 32 I/O ports. The base
870 * ioport is called INTA or INTC, depending on docs/other drivers.
871 *
872 * The region of the 32 I/O ports is configured in POSIO0R...
873 */
874
875/* registers */
876#define ITE_887x_MISCR 0x9c
877#define ITE_887x_INTCBAR 0x78
878#define ITE_887x_UARTBAR 0x7c
879#define ITE_887x_PS0BAR 0x10
880#define ITE_887x_POSIO0 0x60
881
882/* I/O space size */
883#define ITE_887x_IOSIZE 32
884/* I/O space size (bits 26-24; 8 bytes = 011b) */
885#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
886/* I/O space size (bits 26-24; 32 bytes = 101b) */
887#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
888/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
889#define ITE_887x_POSIO_SPEED (3 << 29)
890/* enable IO_Space bit */
891#define ITE_887x_POSIO_ENABLE (1 << 31)
892
Ralf Baechlef79abb82007-08-30 23:56:31 -0700893static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700894{
895 /* inta_addr are the configuration addresses of the ITE */
896 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
897 0x200, 0x280, 0 };
898 int ret, i, type;
899 struct resource *iobase = NULL;
900 u32 miscr, uartbar, ioport;
901
902 /* search for the base-ioport */
903 i = 0;
904 while (inta_addr[i] && iobase == NULL) {
905 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
906 "ite887x");
907 if (iobase != NULL) {
908 /* write POSIO0R - speed | size | ioport */
909 pci_write_config_dword(dev, ITE_887x_POSIO0,
910 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
911 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
912 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800913 pci_write_config_dword(dev, ITE_887x_INTCBAR,
914 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700915 ret = inb(inta_addr[i]);
916 if (ret != 0xff) {
917 /* ioport connected */
918 break;
919 }
920 release_region(iobase->start, ITE_887x_IOSIZE);
921 iobase = NULL;
922 }
923 i++;
924 }
925
926 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700927 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700928 return -ENODEV;
929 }
930
931 /* start of undocumented type checking (see parport_pc.c) */
932 type = inb(iobase->start + 0x18) & 0x0f;
933
934 switch (type) {
935 case 0x2: /* ITE8871 (1P) */
936 case 0xa: /* ITE8875 (1P) */
937 ret = 0;
938 break;
939 case 0xe: /* ITE8872 (2S1P) */
940 ret = 2;
941 break;
942 case 0x6: /* ITE8873 (1S) */
943 ret = 1;
944 break;
945 case 0x8: /* ITE8874 (2S) */
946 ret = 2;
947 break;
948 default:
949 moan_device("Unknown ITE887x", dev);
950 ret = -ENODEV;
951 }
952
953 /* configure all serial ports */
954 for (i = 0; i < ret; i++) {
955 /* read the I/O port from the device */
956 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
957 &ioport);
958 ioport &= 0x0000FF00; /* the actual base address */
959 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
960 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
961 ITE_887x_POSIO_IOSIZE_8 | ioport);
962
963 /* write the ioport to the UARTBAR */
964 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
965 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
966 uartbar |= (ioport << (16 * i)); /* set the ioport */
967 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
968
969 /* get current config */
970 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
971 /* disable interrupts (UARTx_Routing[3:0]) */
972 miscr &= ~(0xf << (12 - 4 * i));
973 /* activate the UART (UARTx_En) */
974 miscr |= 1 << (23 - i);
975 /* write new config with activated UART */
976 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
977 }
978
979 if (ret <= 0) {
980 /* the device has no UARTs if we get here */
981 release_region(iobase->start, ITE_887x_IOSIZE);
982 }
983
984 return ret;
985}
986
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500987static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700988{
989 u32 ioport;
990 /* the ioport is bit 0-15 in POSIO0R */
991 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
992 ioport &= 0xffff;
993 release_region(ioport, ITE_887x_IOSIZE);
994}
995
Russell King9f2a0362009-01-02 13:44:20 +0000996/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700997 * EndRun Technologies.
998 * Determine the number of ports available on the device.
999 */
1000#define PCI_VENDOR_ID_ENDRUN 0x7401
1001#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
1002
1003static int pci_endrun_init(struct pci_dev *dev)
1004{
1005 u8 __iomem *p;
1006 unsigned long deviceID;
1007 unsigned int number_uarts = 0;
1008
1009 /* EndRun device is all 0xexxx */
1010 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1011 (dev->device & 0xf000) != 0xe000)
1012 return 0;
1013
1014 p = pci_iomap(dev, 0, 5);
1015 if (p == NULL)
1016 return -ENOMEM;
1017
1018 deviceID = ioread32(p);
1019 /* EndRun device */
1020 if (deviceID == 0x07000200) {
1021 number_uarts = ioread8(p + 4);
1022 dev_dbg(&dev->dev,
1023 "%d ports detected on EndRun PCI Express device\n",
1024 number_uarts);
1025 }
1026 pci_iounmap(dev, p);
1027 return number_uarts;
1028}
1029
1030/*
Russell King9f2a0362009-01-02 13:44:20 +00001031 * Oxford Semiconductor Inc.
1032 * Check that device is part of the Tornado range of devices, then determine
1033 * the number of ports available on the device.
1034 */
1035static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1036{
1037 u8 __iomem *p;
1038 unsigned long deviceID;
1039 unsigned int number_uarts = 0;
1040
1041 /* OxSemi Tornado devices are all 0xCxxx */
1042 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1043 (dev->device & 0xF000) != 0xC000)
1044 return 0;
1045
1046 p = pci_iomap(dev, 0, 5);
1047 if (p == NULL)
1048 return -ENOMEM;
1049
1050 deviceID = ioread32(p);
1051 /* Tornado device */
1052 if (deviceID == 0x07000200) {
1053 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001054 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001055 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001056 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001057 }
1058 pci_iounmap(dev, p);
1059 return number_uarts;
1060}
1061
Alan Coxeb26dfe2012-07-12 13:00:31 +01001062static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001063 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001064 struct uart_8250_port *port, int idx)
1065{
1066 port->bugs |= UART_BUG_PARITY;
1067 return pci_default_setup(priv, board, port, idx);
1068}
1069
Alan Cox55c7c0f2012-11-29 09:03:00 +10301070/* Quatech devices have their own extra interface features */
1071
1072struct quatech_feature {
1073 u16 devid;
1074 bool amcc;
1075};
1076
1077#define QPCR_TEST_FOR1 0x3F
1078#define QPCR_TEST_GET1 0x00
1079#define QPCR_TEST_FOR2 0x40
1080#define QPCR_TEST_GET2 0x40
1081#define QPCR_TEST_FOR3 0x80
1082#define QPCR_TEST_GET3 0x40
1083#define QPCR_TEST_FOR4 0xC0
1084#define QPCR_TEST_GET4 0x80
1085
1086#define QOPR_CLOCK_X1 0x0000
1087#define QOPR_CLOCK_X2 0x0001
1088#define QOPR_CLOCK_X4 0x0002
1089#define QOPR_CLOCK_X8 0x0003
1090#define QOPR_CLOCK_RATE_MASK 0x0003
1091
1092
1093static struct quatech_feature quatech_cards[] = {
1094 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1097 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1099 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1100 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1101 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1102 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1103 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1104 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1105 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1106 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1107 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1108 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1109 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1110 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1111 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1112 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1113 { 0, }
1114};
1115
1116static int pci_quatech_amcc(u16 devid)
1117{
1118 struct quatech_feature *qf = &quatech_cards[0];
1119 while (qf->devid) {
1120 if (qf->devid == devid)
1121 return qf->amcc;
1122 qf++;
1123 }
1124 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1125 return 0;
1126};
1127
1128static int pci_quatech_rqopr(struct uart_8250_port *port)
1129{
1130 unsigned long base = port->port.iobase;
1131 u8 LCR, val;
1132
1133 LCR = inb(base + UART_LCR);
1134 outb(0xBF, base + UART_LCR);
1135 val = inb(base + UART_SCR);
1136 outb(LCR, base + UART_LCR);
1137 return val;
1138}
1139
1140static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1141{
1142 unsigned long base = port->port.iobase;
1143 u8 LCR, val;
1144
1145 LCR = inb(base + UART_LCR);
1146 outb(0xBF, base + UART_LCR);
1147 val = inb(base + UART_SCR);
1148 outb(qopr, base + UART_SCR);
1149 outb(LCR, base + UART_LCR);
1150}
1151
1152static int pci_quatech_rqmcr(struct uart_8250_port *port)
1153{
1154 unsigned long base = port->port.iobase;
1155 u8 LCR, val, qmcr;
1156
1157 LCR = inb(base + UART_LCR);
1158 outb(0xBF, base + UART_LCR);
1159 val = inb(base + UART_SCR);
1160 outb(val | 0x10, base + UART_SCR);
1161 qmcr = inb(base + UART_MCR);
1162 outb(val, base + UART_SCR);
1163 outb(LCR, base + UART_LCR);
1164
1165 return qmcr;
1166}
1167
1168static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1169{
1170 unsigned long base = port->port.iobase;
1171 u8 LCR, val;
1172
1173 LCR = inb(base + UART_LCR);
1174 outb(0xBF, base + UART_LCR);
1175 val = inb(base + UART_SCR);
1176 outb(val | 0x10, base + UART_SCR);
1177 outb(qmcr, base + UART_MCR);
1178 outb(val, base + UART_SCR);
1179 outb(LCR, base + UART_LCR);
1180}
1181
1182static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1183{
1184 unsigned long base = port->port.iobase;
1185 u8 LCR, val;
1186
1187 LCR = inb(base + UART_LCR);
1188 outb(0xBF, base + UART_LCR);
1189 val = inb(base + UART_SCR);
1190 if (val & 0x20) {
1191 outb(0x80, UART_LCR);
1192 if (!(inb(UART_SCR) & 0x20)) {
1193 outb(LCR, base + UART_LCR);
1194 return 1;
1195 }
1196 }
1197 return 0;
1198}
1199
1200static int pci_quatech_test(struct uart_8250_port *port)
1201{
1202 u8 reg;
1203 u8 qopr = pci_quatech_rqopr(port);
1204 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1205 reg = pci_quatech_rqopr(port) & 0xC0;
1206 if (reg != QPCR_TEST_GET1)
1207 return -EINVAL;
1208 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1209 reg = pci_quatech_rqopr(port) & 0xC0;
1210 if (reg != QPCR_TEST_GET2)
1211 return -EINVAL;
1212 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1213 reg = pci_quatech_rqopr(port) & 0xC0;
1214 if (reg != QPCR_TEST_GET3)
1215 return -EINVAL;
1216 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1217 reg = pci_quatech_rqopr(port) & 0xC0;
1218 if (reg != QPCR_TEST_GET4)
1219 return -EINVAL;
1220
1221 pci_quatech_wqopr(port, qopr);
1222 return 0;
1223}
1224
1225static int pci_quatech_clock(struct uart_8250_port *port)
1226{
1227 u8 qopr, reg, set;
1228 unsigned long clock;
1229
1230 if (pci_quatech_test(port) < 0)
1231 return 1843200;
1232
1233 qopr = pci_quatech_rqopr(port);
1234
1235 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (reg & QOPR_CLOCK_X8) {
1238 clock = 1843200;
1239 goto out;
1240 }
1241 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1242 reg = pci_quatech_rqopr(port);
1243 if (!(reg & QOPR_CLOCK_X8)) {
1244 clock = 1843200;
1245 goto out;
1246 }
1247 reg &= QOPR_CLOCK_X8;
1248 if (reg == QOPR_CLOCK_X2) {
1249 clock = 3685400;
1250 set = QOPR_CLOCK_X2;
1251 } else if (reg == QOPR_CLOCK_X4) {
1252 clock = 7372800;
1253 set = QOPR_CLOCK_X4;
1254 } else if (reg == QOPR_CLOCK_X8) {
1255 clock = 14745600;
1256 set = QOPR_CLOCK_X8;
1257 } else {
1258 clock = 1843200;
1259 set = QOPR_CLOCK_X1;
1260 }
1261 qopr &= ~QOPR_CLOCK_RATE_MASK;
1262 qopr |= set;
1263
1264out:
1265 pci_quatech_wqopr(port, qopr);
1266 return clock;
1267}
1268
1269static int pci_quatech_rs422(struct uart_8250_port *port)
1270{
1271 u8 qmcr;
1272 int rs422 = 0;
1273
1274 if (!pci_quatech_has_qmcr(port))
1275 return 0;
1276 qmcr = pci_quatech_rqmcr(port);
1277 pci_quatech_wqmcr(port, 0xFF);
1278 if (pci_quatech_rqmcr(port))
1279 rs422 = 1;
1280 pci_quatech_wqmcr(port, qmcr);
1281 return rs422;
1282}
1283
1284static int pci_quatech_init(struct pci_dev *dev)
1285{
1286 if (pci_quatech_amcc(dev->device)) {
1287 unsigned long base = pci_resource_start(dev, 0);
1288 if (base) {
1289 u32 tmp;
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301290 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301291 tmp = inl(base + 0x3c);
1292 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301293 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301294 }
1295 }
1296 return 0;
1297}
1298
1299static int pci_quatech_setup(struct serial_private *priv,
1300 const struct pciserial_board *board,
1301 struct uart_8250_port *port, int idx)
1302{
1303 /* Needed by pci_quatech calls below */
1304 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1305 /* Set up the clocking */
1306 port->port.uartclk = pci_quatech_clock(port);
1307 /* For now just warn about RS422 */
1308 if (pci_quatech_rs422(port))
1309 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1310 return pci_default_setup(priv, board, port, idx);
1311}
1312
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001313static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301314{
1315}
1316
Alan Coxeb26dfe2012-07-12 13:00:31 +01001317static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001318 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001319 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320{
1321 unsigned int bar, offset = board->first_offset, maxnr;
1322
1323 bar = FL_GET_BASE(board->flags);
1324 if (board->flags & FL_BASE_BARS)
1325 bar += idx;
1326 else
1327 offset += idx * board->uart_offset;
1328
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001329 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1330 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
1332 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1333 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001334
Russell King70db3d92005-07-27 11:34:27 +01001335 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336}
1337
Angelo Butti94341472013-10-15 22:41:10 +03001338static int pci_pericom_setup(struct serial_private *priv,
1339 const struct pciserial_board *board,
1340 struct uart_8250_port *port, int idx)
1341{
1342 unsigned int bar, offset = board->first_offset, maxnr;
1343
1344 bar = FL_GET_BASE(board->flags);
1345 if (board->flags & FL_BASE_BARS)
1346 bar += idx;
1347 else
1348 offset += idx * board->uart_offset;
1349
1350 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1351 (board->reg_shift + 3);
1352
1353 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1354 return 1;
1355
1356 port->port.uartclk = 14745600;
1357
1358 return setup_port(priv, port, bar, offset, board->reg_shift);
1359}
1360
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361static int
1362ce4100_serial_setup(struct serial_private *priv,
1363 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001364 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001365{
1366 int ret;
1367
Maxime Bizon08ec2122012-10-19 10:45:07 +02001368 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001369 port->port.iotype = UPIO_MEM32;
1370 port->port.type = PORT_XSCALE;
1371 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1372 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001373
1374 return ret;
1375}
1376
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001377#define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
1378#define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
1379
Alan Cox29897082014-08-19 20:29:23 +03001380#define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
1381#define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
1382
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001383#define BYT_PRV_CLK 0x800
1384#define BYT_PRV_CLK_EN (1 << 0)
1385#define BYT_PRV_CLK_M_VAL_SHIFT 1
1386#define BYT_PRV_CLK_N_VAL_SHIFT 16
1387#define BYT_PRV_CLK_UPDATE (1 << 31)
1388
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001389#define BYT_TX_OVF_INT 0x820
1390#define BYT_TX_OVF_INT_MASK (1 << 1)
1391
1392static void
1393byt_set_termios(struct uart_port *p, struct ktermios *termios,
1394 struct ktermios *old)
1395{
1396 unsigned int baud = tty_termios_baud_rate(termios);
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001397 unsigned long fref = 100000000, fuart = baud * 16;
1398 unsigned long w = BIT(15) - 1;
1399 unsigned long m, n;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001400 u32 reg;
1401
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001402 /* Get Fuart closer to Fref */
1403 fuart *= rounddown_pow_of_two(fref / fuart);
1404
Aaron Sierra50825c52014-03-03 19:54:29 -06001405 /*
1406 * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
1407 * dividers must be adjusted.
1408 *
1409 * uartclk = (m / n) * 100 MHz, where m <= n
1410 */
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001411 rational_best_approximation(fuart, fref, w, w, &m, &n);
1412 p->uartclk = fuart;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001413
1414 /* Reset the clock */
1415 reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
1416 writel(reg, p->membase + BYT_PRV_CLK);
1417 reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
1418 writel(reg, p->membase + BYT_PRV_CLK);
1419
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001420 serial8250_do_set_termios(p, termios, old);
1421}
1422
1423static bool byt_dma_filter(struct dma_chan *chan, void *param)
1424{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001425 struct dw_dma_slave *dws = param;
1426
1427 if (dws->dma_dev != chan->device->dev)
1428 return false;
1429
1430 chan->private = dws;
1431 return true;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001432}
1433
1434static int
1435byt_serial_setup(struct serial_private *priv,
1436 const struct pciserial_board *board,
1437 struct uart_8250_port *port, int idx)
1438{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001439 struct pci_dev *pdev = priv->dev;
1440 struct device *dev = port->port.dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001441 struct uart_8250_dma *dma;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001442 struct dw_dma_slave *tx_param, *rx_param;
1443 struct pci_dev *dma_dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001444 int ret;
1445
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001446 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001447 if (!dma)
1448 return -ENOMEM;
1449
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001450 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1451 if (!tx_param)
1452 return -ENOMEM;
1453
1454 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1455 if (!rx_param)
1456 return -ENOMEM;
1457
1458 switch (pdev->device) {
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001459 case PCI_DEVICE_ID_INTEL_BYT_UART1:
Alan Cox29897082014-08-19 20:29:23 +03001460 case PCI_DEVICE_ID_INTEL_BSW_UART1:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001461 rx_param->src_id = 3;
1462 tx_param->dst_id = 2;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001463 break;
1464 case PCI_DEVICE_ID_INTEL_BYT_UART2:
Alan Cox29897082014-08-19 20:29:23 +03001465 case PCI_DEVICE_ID_INTEL_BSW_UART2:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001466 rx_param->src_id = 5;
1467 tx_param->dst_id = 4;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001468 break;
1469 default:
1470 return -EINVAL;
1471 }
1472
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001473 rx_param->src_master = 1;
1474 rx_param->dst_master = 0;
1475
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001476 dma->rxconf.src_maxburst = 16;
1477
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001478 tx_param->src_master = 1;
1479 tx_param->dst_master = 0;
1480
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001481 dma->txconf.dst_maxburst = 16;
1482
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001483 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1484 rx_param->dma_dev = &dma_dev->dev;
1485 tx_param->dma_dev = &dma_dev->dev;
1486
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001487 dma->fn = byt_dma_filter;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001488 dma->rx_param = rx_param;
1489 dma->tx_param = tx_param;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001490
1491 ret = pci_default_setup(priv, board, port, idx);
1492 port->port.iotype = UPIO_MEM;
1493 port->port.type = PORT_16550A;
1494 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1495 port->port.set_termios = byt_set_termios;
1496 port->port.fifosize = 64;
1497 port->tx_loadsz = 64;
1498 port->dma = dma;
1499 port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
1500
1501 /* Disable Tx counter interrupts */
1502 writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
1503
1504 return ret;
1505}
1506
Andy Shevchenkof549e942015-02-23 16:24:43 +02001507#define INTEL_MID_UART_PS 0x30
1508#define INTEL_MID_UART_MUL 0x34
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001509#define INTEL_MID_UART_DIV 0x38
Andy Shevchenkof549e942015-02-23 16:24:43 +02001510
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001511static void intel_mid_set_termios(struct uart_port *p,
1512 struct ktermios *termios,
1513 struct ktermios *old,
1514 unsigned long fref)
1515{
1516 unsigned int baud = tty_termios_baud_rate(termios);
1517 unsigned short ps = 16;
1518 unsigned long fuart = baud * ps;
1519 unsigned long w = BIT(24) - 1;
1520 unsigned long mul, div;
1521
1522 if (fref < fuart) {
1523 /* Find prescaler value that satisfies Fuart < Fref */
1524 if (fref > baud)
1525 ps = fref / baud; /* baud rate too high */
1526 else
1527 ps = 1; /* PLL case */
1528 fuart = baud * ps;
1529 } else {
1530 /* Get Fuart closer to Fref */
1531 fuart *= rounddown_pow_of_two(fref / fuart);
1532 }
1533
1534 rational_best_approximation(fuart, fref, w, w, &mul, &div);
1535 p->uartclk = fuart * 16 / ps; /* core uses ps = 16 always */
1536
1537 writel(ps, p->membase + INTEL_MID_UART_PS); /* set PS */
1538 writel(mul, p->membase + INTEL_MID_UART_MUL); /* set MUL */
1539 writel(div, p->membase + INTEL_MID_UART_DIV);
1540
1541 serial8250_do_set_termios(p, termios, old);
1542}
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02001543
1544static void intel_mid_set_termios_38_4M(struct uart_port *p,
1545 struct ktermios *termios,
1546 struct ktermios *old)
1547{
1548 intel_mid_set_termios(p, termios, old, 38400000);
1549}
1550
Andy Shevchenkof549e942015-02-23 16:24:43 +02001551static void intel_mid_set_termios_50M(struct uart_port *p,
1552 struct ktermios *termios,
1553 struct ktermios *old)
1554{
Andy Shevchenkof549e942015-02-23 16:24:43 +02001555 /*
1556 * The uart clk is 50Mhz, and the baud rate come from:
1557 * baud = 50M * MUL / (DIV * PS * DLAB)
Andy Shevchenkof549e942015-02-23 16:24:43 +02001558 */
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001559 intel_mid_set_termios(p, termios, old, 50000000);
Andy Shevchenkof549e942015-02-23 16:24:43 +02001560}
1561
1562static bool intel_mid_dma_filter(struct dma_chan *chan, void *param)
1563{
1564 struct hsu_dma_slave *s = param;
1565
1566 if (s->dma_dev != chan->device->dev || s->chan_id != chan->chan_id)
1567 return false;
1568
1569 chan->private = s;
1570 return true;
1571}
1572
1573static int intel_mid_serial_setup(struct serial_private *priv,
1574 const struct pciserial_board *board,
1575 struct uart_8250_port *port, int idx,
1576 int index, struct pci_dev *dma_dev)
1577{
1578 struct device *dev = port->port.dev;
1579 struct uart_8250_dma *dma;
1580 struct hsu_dma_slave *tx_param, *rx_param;
1581
1582 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
1583 if (!dma)
1584 return -ENOMEM;
1585
1586 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1587 if (!tx_param)
1588 return -ENOMEM;
1589
1590 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1591 if (!rx_param)
1592 return -ENOMEM;
1593
1594 rx_param->chan_id = index * 2 + 1;
1595 tx_param->chan_id = index * 2;
1596
1597 dma->rxconf.src_maxburst = 64;
1598 dma->txconf.dst_maxburst = 64;
1599
1600 rx_param->dma_dev = &dma_dev->dev;
1601 tx_param->dma_dev = &dma_dev->dev;
1602
1603 dma->fn = intel_mid_dma_filter;
1604 dma->rx_param = rx_param;
1605 dma->tx_param = tx_param;
1606
1607 port->port.type = PORT_16750;
1608 port->port.flags |= UPF_FIXED_PORT | UPF_FIXED_TYPE;
1609 port->dma = dma;
1610
1611 return pci_default_setup(priv, board, port, idx);
1612}
1613
1614#define PCI_DEVICE_ID_INTEL_PNW_UART1 0x081b
1615#define PCI_DEVICE_ID_INTEL_PNW_UART2 0x081c
1616#define PCI_DEVICE_ID_INTEL_PNW_UART3 0x081d
1617
1618static int pnw_serial_setup(struct serial_private *priv,
1619 const struct pciserial_board *board,
1620 struct uart_8250_port *port, int idx)
1621{
1622 struct pci_dev *pdev = priv->dev;
1623 struct pci_dev *dma_dev;
1624 int index;
1625
1626 switch (pdev->device) {
1627 case PCI_DEVICE_ID_INTEL_PNW_UART1:
1628 index = 0;
1629 break;
1630 case PCI_DEVICE_ID_INTEL_PNW_UART2:
1631 index = 1;
1632 break;
1633 case PCI_DEVICE_ID_INTEL_PNW_UART3:
1634 index = 2;
1635 break;
1636 default:
1637 return -EINVAL;
1638 }
1639
1640 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 3));
1641
1642 port->port.set_termios = intel_mid_set_termios_50M;
1643
1644 return intel_mid_serial_setup(priv, board, port, idx, index, dma_dev);
1645}
1646
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02001647#define PCI_DEVICE_ID_INTEL_TNG_UART 0x1191
1648
1649static int tng_serial_setup(struct serial_private *priv,
1650 const struct pciserial_board *board,
1651 struct uart_8250_port *port, int idx)
1652{
1653 struct pci_dev *pdev = priv->dev;
1654 struct pci_dev *dma_dev;
1655 int index = PCI_FUNC(pdev->devfn);
1656
1657 /* Currently no support for HSU port0 */
1658 if (index-- == 0)
1659 return -ENODEV;
1660
1661 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(5, 0));
1662
1663 port->port.set_termios = intel_mid_set_termios_38_4M;
1664
1665 return intel_mid_serial_setup(priv, board, port, idx, index, dma_dev);
1666}
1667
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001668static int
1669pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001670 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001671 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001672{
1673 return setup_port(priv, port, 2, idx * 8, 0);
1674}
1675
Stephen Hurdebebd492013-01-17 14:14:53 -08001676static int
1677pci_brcm_trumanage_setup(struct serial_private *priv,
1678 const struct pciserial_board *board,
1679 struct uart_8250_port *port, int idx)
1680{
1681 int ret = pci_default_setup(priv, board, port, idx);
1682
1683 port->port.type = PORT_BRCM_TRUMANAGE;
1684 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1685 return ret;
1686}
1687
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001688static int pci_fintek_setup(struct serial_private *priv,
1689 const struct pciserial_board *board,
1690 struct uart_8250_port *port, int idx)
1691{
1692 struct pci_dev *pdev = priv->dev;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001693 u8 config_base;
Peter Hung6a8bc232015-04-01 14:00:21 +08001694 u16 iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001695
Peter Hung6a8bc232015-04-01 14:00:21 +08001696 config_base = 0x40 + 0x08 * idx;
1697
1698 /* Get the io address from configuration space */
1699 pci_read_config_word(pdev, config_base + 4, &iobase);
1700
1701 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1702
1703 port->port.iotype = UPIO_PORT;
1704 port->port.iobase = iobase;
1705
1706 return 0;
1707}
1708
1709static int pci_fintek_init(struct pci_dev *dev)
1710{
1711 unsigned long iobase;
1712 u32 max_port, i;
1713 u32 bar_data[3];
1714 u8 config_base;
1715
1716 switch (dev->device) {
1717 case 0x1104: /* 4 ports */
1718 case 0x1108: /* 8 ports */
1719 max_port = dev->device & 0xff;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001720 break;
Peter Hung6a8bc232015-04-01 14:00:21 +08001721 case 0x1112: /* 12 ports */
1722 max_port = 12;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001723 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001724 default:
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001725 return -EINVAL;
1726 }
1727
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001728 /* Get the io address dispatch from the BIOS */
Peter Hung6a8bc232015-04-01 14:00:21 +08001729 pci_read_config_dword(dev, 0x24, &bar_data[0]);
1730 pci_read_config_dword(dev, 0x20, &bar_data[1]);
1731 pci_read_config_dword(dev, 0x1c, &bar_data[2]);
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001732
Peter Hung6a8bc232015-04-01 14:00:21 +08001733 for (i = 0; i < max_port; ++i) {
1734 /* UART0 configuration offset start from 0x40 */
1735 config_base = 0x40 + 0x08 * i;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001736
Peter Hung6a8bc232015-04-01 14:00:21 +08001737 /* Calculate Real IO Port */
1738 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001739
Peter Hung6a8bc232015-04-01 14:00:21 +08001740 /* Enable UART I/O port */
1741 pci_write_config_byte(dev, config_base + 0x00, 0x01);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001742
Peter Hung6a8bc232015-04-01 14:00:21 +08001743 /* Select 128-byte FIFO and 8x FIFO threshold */
1744 pci_write_config_byte(dev, config_base + 0x01, 0x33);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001745
Peter Hung6a8bc232015-04-01 14:00:21 +08001746 /* LSB UART */
1747 pci_write_config_byte(dev, config_base + 0x04,
1748 (u8)(iobase & 0xff));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001749
Peter Hung6a8bc232015-04-01 14:00:21 +08001750 /* MSB UART */
1751 pci_write_config_byte(dev, config_base + 0x05,
1752 (u8)((iobase & 0xff00) >> 8));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001753
Peter Hung6a8bc232015-04-01 14:00:21 +08001754 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
1755 }
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001756
Peter Hung6a8bc232015-04-01 14:00:21 +08001757 return max_port;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001758}
1759
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001760static int skip_tx_en_setup(struct serial_private *priv,
1761 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001762 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001763{
Alan Cox2655a2c2012-07-12 12:59:50 +01001764 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001765 dev_dbg(&priv->dev->dev,
1766 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1767 priv->dev->vendor, priv->dev->device,
1768 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001769
1770 return pci_default_setup(priv, board, port, idx);
1771}
1772
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001773static void kt_handle_break(struct uart_port *p)
1774{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001775 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001776 /*
1777 * On receipt of a BI, serial device in Intel ME (Intel
1778 * management engine) needs to have its fifos cleared for sane
1779 * SOL (Serial Over Lan) output.
1780 */
1781 serial8250_clear_and_reinit_fifos(up);
1782}
1783
1784static unsigned int kt_serial_in(struct uart_port *p, int offset)
1785{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001786 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001787 unsigned int val;
1788
1789 /*
1790 * When the Intel ME (management engine) gets reset its serial
1791 * port registers could return 0 momentarily. Functions like
1792 * serial8250_console_write, read and save the IER, perform
1793 * some operation and then restore it. In order to avoid
1794 * setting IER register inadvertently to 0, if the value read
1795 * is 0, double check with ier value in uart_8250_port and use
1796 * that instead. up->ier should be the same value as what is
1797 * currently configured.
1798 */
1799 val = inb(p->iobase + offset);
1800 if (offset == UART_IER) {
1801 if (val == 0)
1802 val = up->ier;
1803 }
1804 return val;
1805}
1806
Dan Williamsbc02d152012-04-06 11:49:50 -07001807static int kt_serial_setup(struct serial_private *priv,
1808 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001809 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001810{
Alan Cox2655a2c2012-07-12 12:59:50 +01001811 port->port.flags |= UPF_BUG_THRE;
1812 port->port.serial_in = kt_serial_in;
1813 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001814 return skip_tx_en_setup(priv, board, port, idx);
1815}
1816
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001817static int pci_eg20t_init(struct pci_dev *dev)
1818{
1819#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1820 return -ENODEV;
1821#else
1822 return 0;
1823#endif
1824}
1825
Søren Holm06315342011-09-02 22:55:37 +02001826static int
1827pci_xr17c154_setup(struct serial_private *priv,
1828 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001829 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001830{
Alan Cox2655a2c2012-07-12 12:59:50 +01001831 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001832 return pci_default_setup(priv, board, port, idx);
1833}
1834
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001835static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001836pci_xr17v35x_setup(struct serial_private *priv,
1837 const struct pciserial_board *board,
1838 struct uart_8250_port *port, int idx)
1839{
1840 u8 __iomem *p;
1841
1842 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001843 if (p == NULL)
1844 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001845
1846 port->port.flags |= UPF_EXAR_EFR;
1847
1848 /*
1849 * Setup Multipurpose Input/Output pins.
1850 */
1851 if (idx == 0) {
1852 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1853 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1854 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1855 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1856 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1857 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1858 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1859 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1860 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1861 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1862 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1863 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1864 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001865 writeb(0x00, p + UART_EXAR_8XMODE);
1866 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1867 writeb(128, p + UART_EXAR_TXTRG);
1868 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001869 iounmap(p);
1870
1871 return pci_default_setup(priv, board, port, idx);
1872}
1873
Matt Schulte14faa8c2012-11-21 10:35:15 -06001874#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1875#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1876#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1877#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1878
1879static int
1880pci_fastcom335_setup(struct serial_private *priv,
1881 const struct pciserial_board *board,
1882 struct uart_8250_port *port, int idx)
1883{
1884 u8 __iomem *p;
1885
1886 p = pci_ioremap_bar(priv->dev, 0);
1887 if (p == NULL)
1888 return -ENOMEM;
1889
1890 port->port.flags |= UPF_EXAR_EFR;
1891
1892 /*
1893 * Setup Multipurpose Input/Output pins.
1894 */
1895 if (idx == 0) {
1896 switch (priv->dev->device) {
1897 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1898 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1899 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1900 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1901 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1902 break;
1903 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1904 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1905 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1906 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1907 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1908 break;
1909 }
1910 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1911 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1912 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1913 }
1914 writeb(0x00, p + UART_EXAR_8XMODE);
1915 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1916 writeb(32, p + UART_EXAR_TXTRG);
1917 writeb(32, p + UART_EXAR_RXTRG);
1918 iounmap(p);
1919
1920 return pci_default_setup(priv, board, port, idx);
1921}
1922
Matt Schultedc96efb2012-11-19 09:12:04 -06001923static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001924pci_wch_ch353_setup(struct serial_private *priv,
1925 const struct pciserial_board *board,
1926 struct uart_8250_port *port, int idx)
1927{
1928 port->port.flags |= UPF_FIXED_TYPE;
1929 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 return pci_default_setup(priv, board, port, idx);
1931}
1932
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001933static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001934pci_wch_ch38x_setup(struct serial_private *priv,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001935 const struct pciserial_board *board,
1936 struct uart_8250_port *port, int idx)
1937{
1938 port->port.flags |= UPF_FIXED_TYPE;
1939 port->port.type = PORT_16850;
1940 return pci_default_setup(priv, board, port, idx);
1941}
1942
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1944#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1945#define PCI_DEVICE_ID_OCTPRO 0x0001
1946#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1947#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1948#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1949#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001950#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1951#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001952#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001953#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001954#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001955#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1956#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001957#define PCI_DEVICE_ID_TITAN_200I 0x8028
1958#define PCI_DEVICE_ID_TITAN_400I 0x8048
1959#define PCI_DEVICE_ID_TITAN_800I 0x8088
1960#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1961#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1962#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1963#define PCI_DEVICE_ID_TITAN_100E 0xA010
1964#define PCI_DEVICE_ID_TITAN_200E 0xA012
1965#define PCI_DEVICE_ID_TITAN_400E 0xA013
1966#define PCI_DEVICE_ID_TITAN_800E 0xA014
1967#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1968#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001969#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001970#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1971#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1972#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1973#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001974#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001975#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001976#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001977#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001978#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001979#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001980#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1981#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001982#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001983#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alan Cox66835492012-08-16 12:01:33 +01001984#define PCI_VENDOR_ID_AGESTAR 0x5372
1985#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001986#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06001987#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1988#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06001989#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08001990#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001991#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01001992#define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
Matt Schulte14faa8c2012-11-21 10:35:15 -06001993
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001994#define PCI_VENDOR_ID_SUNIX 0x1fd4
1995#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1996
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001997#define PCIE_VENDOR_ID_WCH 0x1c00
1998#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001999#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002001#define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002002#define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
2003
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07002004/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
2005#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00002006#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07002007
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008/*
2009 * Master list of serial port init/setup/exit quirks.
2010 * This does not describe the general nature of the port.
2011 * (ie, baud base, number and location of ports, etc)
2012 *
2013 * This list is ordered alphabetically by vendor then device.
2014 * Specific entries must come before more generic entries.
2015 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07002016static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002018 * ADDI-DATA GmbH communication cards <info@addi-data.com>
2019 */
2020 {
Ian Abbott086231f2013-07-16 16:14:39 +01002021 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01002022 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002023 .subvendor = PCI_ANY_ID,
2024 .subdevice = PCI_ANY_ID,
2025 .setup = addidata_apci7800_setup,
2026 },
2027 /*
Russell King61a116e2006-07-03 15:22:35 +01002028 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 * It is not clear whether this applies to all products.
2030 */
2031 {
2032 .vendor = PCI_VENDOR_ID_AFAVLAB,
2033 .device = PCI_ANY_ID,
2034 .subvendor = PCI_ANY_ID,
2035 .subdevice = PCI_ANY_ID,
2036 .setup = afavlab_setup,
2037 },
2038 /*
2039 * HP Diva
2040 */
2041 {
2042 .vendor = PCI_VENDOR_ID_HP,
2043 .device = PCI_DEVICE_ID_HP_DIVA,
2044 .subvendor = PCI_ANY_ID,
2045 .subdevice = PCI_ANY_ID,
2046 .init = pci_hp_diva_init,
2047 .setup = pci_hp_diva_setup,
2048 },
2049 /*
2050 * Intel
2051 */
2052 {
2053 .vendor = PCI_VENDOR_ID_INTEL,
2054 .device = PCI_DEVICE_ID_INTEL_80960_RP,
2055 .subvendor = 0xe4bf,
2056 .subdevice = PCI_ANY_ID,
2057 .init = pci_inteli960ni_init,
2058 .setup = pci_default_setup,
2059 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08002060 {
2061 .vendor = PCI_VENDOR_ID_INTEL,
2062 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
2063 .subvendor = PCI_ANY_ID,
2064 .subdevice = PCI_ANY_ID,
2065 .setup = skip_tx_en_setup,
2066 },
2067 {
2068 .vendor = PCI_VENDOR_ID_INTEL,
2069 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
2070 .subvendor = PCI_ANY_ID,
2071 .subdevice = PCI_ANY_ID,
2072 .setup = skip_tx_en_setup,
2073 },
2074 {
2075 .vendor = PCI_VENDOR_ID_INTEL,
2076 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
2077 .subvendor = PCI_ANY_ID,
2078 .subdevice = PCI_ANY_ID,
2079 .setup = skip_tx_en_setup,
2080 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002081 {
2082 .vendor = PCI_VENDOR_ID_INTEL,
2083 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
2084 .subvendor = PCI_ANY_ID,
2085 .subdevice = PCI_ANY_ID,
2086 .setup = ce4100_serial_setup,
2087 },
Dan Williamsbc02d152012-04-06 11:49:50 -07002088 {
2089 .vendor = PCI_VENDOR_ID_INTEL,
2090 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
2091 .subvendor = PCI_ANY_ID,
2092 .subdevice = PCI_ANY_ID,
2093 .setup = kt_serial_setup,
2094 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002095 {
2096 .vendor = PCI_VENDOR_ID_INTEL,
2097 .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
2098 .subvendor = PCI_ANY_ID,
2099 .subdevice = PCI_ANY_ID,
2100 .setup = byt_serial_setup,
2101 },
2102 {
2103 .vendor = PCI_VENDOR_ID_INTEL,
2104 .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
2105 .subvendor = PCI_ANY_ID,
2106 .subdevice = PCI_ANY_ID,
2107 .setup = byt_serial_setup,
2108 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002109 {
2110 .vendor = PCI_VENDOR_ID_INTEL,
Andy Shevchenkof549e942015-02-23 16:24:43 +02002111 .device = PCI_DEVICE_ID_INTEL_PNW_UART1,
2112 .subvendor = PCI_ANY_ID,
2113 .subdevice = PCI_ANY_ID,
2114 .setup = pnw_serial_setup,
2115 },
2116 {
2117 .vendor = PCI_VENDOR_ID_INTEL,
2118 .device = PCI_DEVICE_ID_INTEL_PNW_UART2,
2119 .subvendor = PCI_ANY_ID,
2120 .subdevice = PCI_ANY_ID,
2121 .setup = pnw_serial_setup,
2122 },
2123 {
2124 .vendor = PCI_VENDOR_ID_INTEL,
2125 .device = PCI_DEVICE_ID_INTEL_PNW_UART3,
2126 .subvendor = PCI_ANY_ID,
2127 .subdevice = PCI_ANY_ID,
2128 .setup = pnw_serial_setup,
2129 },
2130 {
2131 .vendor = PCI_VENDOR_ID_INTEL,
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02002132 .device = PCI_DEVICE_ID_INTEL_TNG_UART,
2133 .subvendor = PCI_ANY_ID,
2134 .subdevice = PCI_ANY_ID,
2135 .setup = tng_serial_setup,
2136 },
2137 {
2138 .vendor = PCI_VENDOR_ID_INTEL,
Alan Cox29897082014-08-19 20:29:23 +03002139 .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
2140 .subvendor = PCI_ANY_ID,
2141 .subdevice = PCI_ANY_ID,
2142 .setup = byt_serial_setup,
2143 },
2144 {
2145 .vendor = PCI_VENDOR_ID_INTEL,
2146 .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
2147 .subvendor = PCI_ANY_ID,
2148 .subdevice = PCI_ANY_ID,
2149 .setup = byt_serial_setup,
2150 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002152 * ITE
2153 */
2154 {
2155 .vendor = PCI_VENDOR_ID_ITE,
2156 .device = PCI_DEVICE_ID_ITE_8872,
2157 .subvendor = PCI_ANY_ID,
2158 .subdevice = PCI_ANY_ID,
2159 .init = pci_ite887x_init,
2160 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002161 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002162 },
2163 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002164 * National Instruments
2165 */
2166 {
2167 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01002168 .device = PCI_DEVICE_ID_NI_PCI23216,
2169 .subvendor = PCI_ANY_ID,
2170 .subdevice = PCI_ANY_ID,
2171 .init = pci_ni8420_init,
2172 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002173 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002174 },
2175 {
2176 .vendor = PCI_VENDOR_ID_NI,
2177 .device = PCI_DEVICE_ID_NI_PCI2328,
2178 .subvendor = PCI_ANY_ID,
2179 .subdevice = PCI_ANY_ID,
2180 .init = pci_ni8420_init,
2181 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002182 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002183 },
2184 {
2185 .vendor = PCI_VENDOR_ID_NI,
2186 .device = PCI_DEVICE_ID_NI_PCI2324,
2187 .subvendor = PCI_ANY_ID,
2188 .subdevice = PCI_ANY_ID,
2189 .init = pci_ni8420_init,
2190 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002191 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002192 },
2193 {
2194 .vendor = PCI_VENDOR_ID_NI,
2195 .device = PCI_DEVICE_ID_NI_PCI2322,
2196 .subvendor = PCI_ANY_ID,
2197 .subdevice = PCI_ANY_ID,
2198 .init = pci_ni8420_init,
2199 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002200 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002201 },
2202 {
2203 .vendor = PCI_VENDOR_ID_NI,
2204 .device = PCI_DEVICE_ID_NI_PCI2324I,
2205 .subvendor = PCI_ANY_ID,
2206 .subdevice = PCI_ANY_ID,
2207 .init = pci_ni8420_init,
2208 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002209 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002210 },
2211 {
2212 .vendor = PCI_VENDOR_ID_NI,
2213 .device = PCI_DEVICE_ID_NI_PCI2322I,
2214 .subvendor = PCI_ANY_ID,
2215 .subdevice = PCI_ANY_ID,
2216 .init = pci_ni8420_init,
2217 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002218 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002219 },
2220 {
2221 .vendor = PCI_VENDOR_ID_NI,
2222 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2223 .subvendor = PCI_ANY_ID,
2224 .subdevice = PCI_ANY_ID,
2225 .init = pci_ni8420_init,
2226 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002227 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002228 },
2229 {
2230 .vendor = PCI_VENDOR_ID_NI,
2231 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2232 .subvendor = PCI_ANY_ID,
2233 .subdevice = PCI_ANY_ID,
2234 .init = pci_ni8420_init,
2235 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002236 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002237 },
2238 {
2239 .vendor = PCI_VENDOR_ID_NI,
2240 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2241 .subvendor = PCI_ANY_ID,
2242 .subdevice = PCI_ANY_ID,
2243 .init = pci_ni8420_init,
2244 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002245 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002246 },
2247 {
2248 .vendor = PCI_VENDOR_ID_NI,
2249 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2250 .subvendor = PCI_ANY_ID,
2251 .subdevice = PCI_ANY_ID,
2252 .init = pci_ni8420_init,
2253 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002254 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002255 },
2256 {
2257 .vendor = PCI_VENDOR_ID_NI,
2258 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2259 .subvendor = PCI_ANY_ID,
2260 .subdevice = PCI_ANY_ID,
2261 .init = pci_ni8420_init,
2262 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002263 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002264 },
2265 {
2266 .vendor = PCI_VENDOR_ID_NI,
2267 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2268 .subvendor = PCI_ANY_ID,
2269 .subdevice = PCI_ANY_ID,
2270 .init = pci_ni8420_init,
2271 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002272 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002273 },
2274 {
2275 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002276 .device = PCI_ANY_ID,
2277 .subvendor = PCI_ANY_ID,
2278 .subdevice = PCI_ANY_ID,
2279 .init = pci_ni8430_init,
2280 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002281 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002282 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302283 /* Quatech */
2284 {
2285 .vendor = PCI_VENDOR_ID_QUATECH,
2286 .device = PCI_ANY_ID,
2287 .subvendor = PCI_ANY_ID,
2288 .subdevice = PCI_ANY_ID,
2289 .init = pci_quatech_init,
2290 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002291 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302292 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002293 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294 * Panacom
2295 */
2296 {
2297 .vendor = PCI_VENDOR_ID_PANACOM,
2298 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2299 .subvendor = PCI_ANY_ID,
2300 .subdevice = PCI_ANY_ID,
2301 .init = pci_plx9050_init,
2302 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002303 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002304 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 {
2306 .vendor = PCI_VENDOR_ID_PANACOM,
2307 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2308 .subvendor = PCI_ANY_ID,
2309 .subdevice = PCI_ANY_ID,
2310 .init = pci_plx9050_init,
2311 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002312 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313 },
2314 /*
Angelo Butti94341472013-10-15 22:41:10 +03002315 * Pericom
2316 */
2317 {
2318 .vendor = 0x12d8,
2319 .device = 0x7952,
2320 .subvendor = PCI_ANY_ID,
2321 .subdevice = PCI_ANY_ID,
2322 .setup = pci_pericom_setup,
2323 },
2324 {
2325 .vendor = 0x12d8,
2326 .device = 0x7954,
2327 .subvendor = PCI_ANY_ID,
2328 .subdevice = PCI_ANY_ID,
2329 .setup = pci_pericom_setup,
2330 },
2331 {
2332 .vendor = 0x12d8,
2333 .device = 0x7958,
2334 .subvendor = PCI_ANY_ID,
2335 .subdevice = PCI_ANY_ID,
2336 .setup = pci_pericom_setup,
2337 },
2338
2339 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 * PLX
2341 */
2342 {
2343 .vendor = PCI_VENDOR_ID_PLX,
2344 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002345 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2346 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2347 .init = pci_plx9050_init,
2348 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002349 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002350 },
2351 {
2352 .vendor = PCI_VENDOR_ID_PLX,
2353 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2355 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2356 .init = pci_plx9050_init,
2357 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002358 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359 },
2360 {
2361 .vendor = PCI_VENDOR_ID_PLX,
2362 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2363 .subvendor = PCI_VENDOR_ID_PLX,
2364 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2365 .init = pci_plx9050_init,
2366 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002367 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368 },
2369 /*
2370 * SBS Technologies, Inc., PMC-OCTALPRO 232
2371 */
2372 {
2373 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2374 .device = PCI_DEVICE_ID_OCTPRO,
2375 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2376 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2377 .init = sbs_init,
2378 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002379 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380 },
2381 /*
2382 * SBS Technologies, Inc., PMC-OCTALPRO 422
2383 */
2384 {
2385 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2386 .device = PCI_DEVICE_ID_OCTPRO,
2387 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2388 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2389 .init = sbs_init,
2390 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002391 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392 },
2393 /*
2394 * SBS Technologies, Inc., P-Octal 232
2395 */
2396 {
2397 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2398 .device = PCI_DEVICE_ID_OCTPRO,
2399 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2400 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2401 .init = sbs_init,
2402 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002403 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 },
2405 /*
2406 * SBS Technologies, Inc., P-Octal 422
2407 */
2408 {
2409 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2410 .device = PCI_DEVICE_ID_OCTPRO,
2411 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2412 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2413 .init = sbs_init,
2414 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002415 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417 /*
Russell King61a116e2006-07-03 15:22:35 +01002418 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419 */
2420 {
2421 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002422 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 .subvendor = PCI_ANY_ID,
2424 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002425 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002426 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 },
2428 /*
2429 * Titan cards
2430 */
2431 {
2432 .vendor = PCI_VENDOR_ID_TITAN,
2433 .device = PCI_DEVICE_ID_TITAN_400L,
2434 .subvendor = PCI_ANY_ID,
2435 .subdevice = PCI_ANY_ID,
2436 .setup = titan_400l_800l_setup,
2437 },
2438 {
2439 .vendor = PCI_VENDOR_ID_TITAN,
2440 .device = PCI_DEVICE_ID_TITAN_800L,
2441 .subvendor = PCI_ANY_ID,
2442 .subdevice = PCI_ANY_ID,
2443 .setup = titan_400l_800l_setup,
2444 },
2445 /*
2446 * Timedia cards
2447 */
2448 {
2449 .vendor = PCI_VENDOR_ID_TIMEDIA,
2450 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2451 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2452 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002453 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 .init = pci_timedia_init,
2455 .setup = pci_timedia_setup,
2456 },
2457 {
2458 .vendor = PCI_VENDOR_ID_TIMEDIA,
2459 .device = PCI_ANY_ID,
2460 .subvendor = PCI_ANY_ID,
2461 .subdevice = PCI_ANY_ID,
2462 .setup = pci_timedia_setup,
2463 },
2464 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002465 * SUNIX (Timedia) cards
2466 * Do not "probe" for these cards as there is at least one combination
2467 * card that should be handled by parport_pc that doesn't match the
2468 * rule in pci_timedia_probe.
2469 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2470 * There are some boards with part number SER5037AL that report
2471 * subdevice ID 0x0002.
2472 */
2473 {
2474 .vendor = PCI_VENDOR_ID_SUNIX,
2475 .device = PCI_DEVICE_ID_SUNIX_1999,
2476 .subvendor = PCI_VENDOR_ID_SUNIX,
2477 .subdevice = PCI_ANY_ID,
2478 .init = pci_timedia_init,
2479 .setup = pci_timedia_setup,
2480 },
2481 /*
Søren Holm06315342011-09-02 22:55:37 +02002482 * Exar cards
2483 */
2484 {
2485 .vendor = PCI_VENDOR_ID_EXAR,
2486 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2487 .subvendor = PCI_ANY_ID,
2488 .subdevice = PCI_ANY_ID,
2489 .setup = pci_xr17c154_setup,
2490 },
2491 {
2492 .vendor = PCI_VENDOR_ID_EXAR,
2493 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2494 .subvendor = PCI_ANY_ID,
2495 .subdevice = PCI_ANY_ID,
2496 .setup = pci_xr17c154_setup,
2497 },
2498 {
2499 .vendor = PCI_VENDOR_ID_EXAR,
2500 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2501 .subvendor = PCI_ANY_ID,
2502 .subdevice = PCI_ANY_ID,
2503 .setup = pci_xr17c154_setup,
2504 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002505 {
2506 .vendor = PCI_VENDOR_ID_EXAR,
2507 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2508 .subvendor = PCI_ANY_ID,
2509 .subdevice = PCI_ANY_ID,
2510 .setup = pci_xr17v35x_setup,
2511 },
2512 {
2513 .vendor = PCI_VENDOR_ID_EXAR,
2514 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2515 .subvendor = PCI_ANY_ID,
2516 .subdevice = PCI_ANY_ID,
2517 .setup = pci_xr17v35x_setup,
2518 },
2519 {
2520 .vendor = PCI_VENDOR_ID_EXAR,
2521 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2522 .subvendor = PCI_ANY_ID,
2523 .subdevice = PCI_ANY_ID,
2524 .setup = pci_xr17v35x_setup,
2525 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002526 {
2527 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002528 .device = PCI_DEVICE_ID_EXAR_XR17V4358,
2529 .subvendor = PCI_ANY_ID,
2530 .subdevice = PCI_ANY_ID,
2531 .setup = pci_xr17v35x_setup,
2532 },
2533 {
2534 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002535 .device = PCI_DEVICE_ID_EXAR_XR17V8358,
2536 .subvendor = PCI_ANY_ID,
2537 .subdevice = PCI_ANY_ID,
2538 .setup = pci_xr17v35x_setup,
2539 },
Søren Holm06315342011-09-02 22:55:37 +02002540 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541 * Xircom cards
2542 */
2543 {
2544 .vendor = PCI_VENDOR_ID_XIRCOM,
2545 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2546 .subvendor = PCI_ANY_ID,
2547 .subdevice = PCI_ANY_ID,
2548 .init = pci_xircom_init,
2549 .setup = pci_default_setup,
2550 },
2551 /*
Russell King61a116e2006-07-03 15:22:35 +01002552 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 */
2554 {
2555 .vendor = PCI_VENDOR_ID_NETMOS,
2556 .device = PCI_ANY_ID,
2557 .subvendor = PCI_ANY_ID,
2558 .subdevice = PCI_ANY_ID,
2559 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002560 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561 },
2562 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002563 * EndRun Technologies
2564 */
2565 {
2566 .vendor = PCI_VENDOR_ID_ENDRUN,
2567 .device = PCI_ANY_ID,
2568 .subvendor = PCI_ANY_ID,
2569 .subdevice = PCI_ANY_ID,
2570 .init = pci_endrun_init,
2571 .setup = pci_default_setup,
2572 },
2573 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002574 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002575 */
2576 {
2577 .vendor = PCI_VENDOR_ID_OXSEMI,
2578 .device = PCI_ANY_ID,
2579 .subvendor = PCI_ANY_ID,
2580 .subdevice = PCI_ANY_ID,
2581 .init = pci_oxsemi_tornado_init,
2582 .setup = pci_default_setup,
2583 },
2584 {
2585 .vendor = PCI_VENDOR_ID_MAINPINE,
2586 .device = PCI_ANY_ID,
2587 .subvendor = PCI_ANY_ID,
2588 .subdevice = PCI_ANY_ID,
2589 .init = pci_oxsemi_tornado_init,
2590 .setup = pci_default_setup,
2591 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002592 {
2593 .vendor = PCI_VENDOR_ID_DIGI,
2594 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2595 .subvendor = PCI_SUBVENDOR_ID_IBM,
2596 .subdevice = PCI_ANY_ID,
2597 .init = pci_oxsemi_tornado_init,
2598 .setup = pci_default_setup,
2599 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002600 {
2601 .vendor = PCI_VENDOR_ID_INTEL,
2602 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002603 .subvendor = PCI_ANY_ID,
2604 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002605 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002606 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002607 },
2608 {
2609 .vendor = PCI_VENDOR_ID_INTEL,
2610 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002611 .subvendor = PCI_ANY_ID,
2612 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002613 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002614 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002615 },
2616 {
2617 .vendor = PCI_VENDOR_ID_INTEL,
2618 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002619 .subvendor = PCI_ANY_ID,
2620 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002621 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002622 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002623 },
2624 {
2625 .vendor = PCI_VENDOR_ID_INTEL,
2626 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002627 .subvendor = PCI_ANY_ID,
2628 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002629 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002630 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002631 },
2632 {
2633 .vendor = 0x10DB,
2634 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002635 .subvendor = PCI_ANY_ID,
2636 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002637 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002638 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002639 },
2640 {
2641 .vendor = 0x10DB,
2642 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002643 .subvendor = PCI_ANY_ID,
2644 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002645 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002646 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002647 },
2648 {
2649 .vendor = 0x10DB,
2650 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002651 .subvendor = PCI_ANY_ID,
2652 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002653 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002654 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002655 },
2656 {
2657 .vendor = 0x10DB,
2658 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002659 .subvendor = PCI_ANY_ID,
2660 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002661 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002662 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002663 },
2664 {
2665 .vendor = 0x10DB,
2666 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002667 .subvendor = PCI_ANY_ID,
2668 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002669 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002670 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002671 },
Russell King9f2a0362009-01-02 13:44:20 +00002672 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002673 * Cronyx Omega PCI (PLX-chip based)
2674 */
2675 {
2676 .vendor = PCI_VENDOR_ID_PLX,
2677 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2678 .subvendor = PCI_ANY_ID,
2679 .subdevice = PCI_ANY_ID,
2680 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002681 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002682 /* WCH CH353 1S1P card (16550 clone) */
2683 {
2684 .vendor = PCI_VENDOR_ID_WCH,
2685 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2686 .subvendor = PCI_ANY_ID,
2687 .subdevice = PCI_ANY_ID,
2688 .setup = pci_wch_ch353_setup,
2689 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002690 /* WCH CH353 2S1P card (16550 clone) */
2691 {
Alan Cox27788c52012-09-04 16:21:06 +01002692 .vendor = PCI_VENDOR_ID_WCH,
2693 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2694 .subvendor = PCI_ANY_ID,
2695 .subdevice = PCI_ANY_ID,
2696 .setup = pci_wch_ch353_setup,
2697 },
2698 /* WCH CH353 4S card (16550 clone) */
2699 {
2700 .vendor = PCI_VENDOR_ID_WCH,
2701 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2702 .subvendor = PCI_ANY_ID,
2703 .subdevice = PCI_ANY_ID,
2704 .setup = pci_wch_ch353_setup,
2705 },
2706 /* WCH CH353 2S1PF card (16550 clone) */
2707 {
2708 .vendor = PCI_VENDOR_ID_WCH,
2709 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2710 .subvendor = PCI_ANY_ID,
2711 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002712 .setup = pci_wch_ch353_setup,
2713 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002714 /* WCH CH352 2S card (16550 clone) */
2715 {
2716 .vendor = PCI_VENDOR_ID_WCH,
2717 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2718 .subvendor = PCI_ANY_ID,
2719 .subdevice = PCI_ANY_ID,
2720 .setup = pci_wch_ch353_setup,
2721 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002722 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002723 {
2724 .vendor = PCIE_VENDOR_ID_WCH,
2725 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2726 .subvendor = PCI_ANY_ID,
2727 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002728 .setup = pci_wch_ch38x_setup,
2729 },
2730 /* WCH CH384 4S card (16850 clone) */
2731 {
2732 .vendor = PCIE_VENDOR_ID_WCH,
2733 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2734 .subvendor = PCI_ANY_ID,
2735 .subdevice = PCI_ANY_ID,
2736 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002737 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002738 /*
2739 * ASIX devices with FIFO bug
2740 */
2741 {
2742 .vendor = PCI_VENDOR_ID_ASIX,
2743 .device = PCI_ANY_ID,
2744 .subvendor = PCI_ANY_ID,
2745 .subdevice = PCI_ANY_ID,
2746 .setup = pci_asix_setup,
2747 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002748 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002749 * Commtech, Inc. Fastcom adapters
2750 *
2751 */
2752 {
2753 .vendor = PCI_VENDOR_ID_COMMTECH,
2754 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2755 .subvendor = PCI_ANY_ID,
2756 .subdevice = PCI_ANY_ID,
2757 .setup = pci_fastcom335_setup,
2758 },
2759 {
2760 .vendor = PCI_VENDOR_ID_COMMTECH,
2761 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2762 .subvendor = PCI_ANY_ID,
2763 .subdevice = PCI_ANY_ID,
2764 .setup = pci_fastcom335_setup,
2765 },
2766 {
2767 .vendor = PCI_VENDOR_ID_COMMTECH,
2768 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2769 .subvendor = PCI_ANY_ID,
2770 .subdevice = PCI_ANY_ID,
2771 .setup = pci_fastcom335_setup,
2772 },
2773 {
2774 .vendor = PCI_VENDOR_ID_COMMTECH,
2775 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2776 .subvendor = PCI_ANY_ID,
2777 .subdevice = PCI_ANY_ID,
2778 .setup = pci_fastcom335_setup,
2779 },
2780 {
2781 .vendor = PCI_VENDOR_ID_COMMTECH,
2782 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2783 .subvendor = PCI_ANY_ID,
2784 .subdevice = PCI_ANY_ID,
2785 .setup = pci_xr17v35x_setup,
2786 },
2787 {
2788 .vendor = PCI_VENDOR_ID_COMMTECH,
2789 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2790 .subvendor = PCI_ANY_ID,
2791 .subdevice = PCI_ANY_ID,
2792 .setup = pci_xr17v35x_setup,
2793 },
2794 {
2795 .vendor = PCI_VENDOR_ID_COMMTECH,
2796 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2797 .subvendor = PCI_ANY_ID,
2798 .subdevice = PCI_ANY_ID,
2799 .setup = pci_xr17v35x_setup,
2800 },
2801 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002802 * Broadcom TruManage (NetXtreme)
2803 */
2804 {
2805 .vendor = PCI_VENDOR_ID_BROADCOM,
2806 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2807 .subvendor = PCI_ANY_ID,
2808 .subdevice = PCI_ANY_ID,
2809 .setup = pci_brcm_trumanage_setup,
2810 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002811 {
2812 .vendor = 0x1c29,
2813 .device = 0x1104,
2814 .subvendor = PCI_ANY_ID,
2815 .subdevice = PCI_ANY_ID,
2816 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002817 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002818 },
2819 {
2820 .vendor = 0x1c29,
2821 .device = 0x1108,
2822 .subvendor = PCI_ANY_ID,
2823 .subdevice = PCI_ANY_ID,
2824 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002825 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002826 },
2827 {
2828 .vendor = 0x1c29,
2829 .device = 0x1112,
2830 .subvendor = PCI_ANY_ID,
2831 .subdevice = PCI_ANY_ID,
2832 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002833 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002834 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002835
2836 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002837 * Default "match everything" terminator entry
2838 */
2839 {
2840 .vendor = PCI_ANY_ID,
2841 .device = PCI_ANY_ID,
2842 .subvendor = PCI_ANY_ID,
2843 .subdevice = PCI_ANY_ID,
2844 .setup = pci_default_setup,
2845 }
2846};
2847
2848static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2849{
2850 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2851}
2852
2853static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2854{
2855 struct pci_serial_quirk *quirk;
2856
2857 for (quirk = pci_serial_quirks; ; quirk++)
2858 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2859 quirk_id_matches(quirk->device, dev->device) &&
2860 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2861 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002862 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 return quirk;
2864}
2865
Andrew Mortondd68e882006-01-05 10:55:26 +00002866static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002867 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002868{
2869 if (board->flags & FL_NOIRQ)
2870 return 0;
2871 else
2872 return dev->irq;
2873}
2874
2875/*
2876 * This is the configuration table for all of the PCI serial boards
2877 * which we support. It is directly indexed by the pci_board_num_t enum
2878 * value, which is encoded in the pci_device_id PCI probe table's
2879 * driver_data member.
2880 *
2881 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002882 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002884 * bn = PCI BAR number
2885 * bt = Index using PCI BARs
2886 * n = number of serial ports
2887 * baud = baud rate
2888 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002890 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002891 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 * Please note: in theory if n = 1, _bt infix should make no difference.
2893 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2894 */
2895enum pci_board_num_t {
2896 pbn_default = 0,
2897
2898 pbn_b0_1_115200,
2899 pbn_b0_2_115200,
2900 pbn_b0_4_115200,
2901 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002902 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903
2904 pbn_b0_1_921600,
2905 pbn_b0_2_921600,
2906 pbn_b0_4_921600,
2907
David Ransondb1de152005-07-27 11:43:55 -07002908 pbn_b0_2_1130000,
2909
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002910 pbn_b0_4_1152000,
2911
Matt Schulte14faa8c2012-11-21 10:35:15 -06002912 pbn_b0_2_1152000_200,
2913 pbn_b0_4_1152000_200,
2914 pbn_b0_8_1152000_200,
2915
Gareth Howlett26e92862006-01-04 17:00:42 +00002916 pbn_b0_2_1843200,
2917 pbn_b0_4_1843200,
2918
2919 pbn_b0_2_1843200_200,
2920 pbn_b0_4_1843200_200,
2921 pbn_b0_8_1843200_200,
2922
Lee Howard7106b4e2008-10-21 13:48:58 +01002923 pbn_b0_1_4000000,
2924
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925 pbn_b0_bt_1_115200,
2926 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002927 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928 pbn_b0_bt_8_115200,
2929
2930 pbn_b0_bt_1_460800,
2931 pbn_b0_bt_2_460800,
2932 pbn_b0_bt_4_460800,
2933
2934 pbn_b0_bt_1_921600,
2935 pbn_b0_bt_2_921600,
2936 pbn_b0_bt_4_921600,
2937 pbn_b0_bt_8_921600,
2938
2939 pbn_b1_1_115200,
2940 pbn_b1_2_115200,
2941 pbn_b1_4_115200,
2942 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002943 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944
2945 pbn_b1_1_921600,
2946 pbn_b1_2_921600,
2947 pbn_b1_4_921600,
2948 pbn_b1_8_921600,
2949
Gareth Howlett26e92862006-01-04 17:00:42 +00002950 pbn_b1_2_1250000,
2951
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002952 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002953 pbn_b1_bt_2_115200,
2954 pbn_b1_bt_4_115200,
2955
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956 pbn_b1_bt_2_921600,
2957
2958 pbn_b1_1_1382400,
2959 pbn_b1_2_1382400,
2960 pbn_b1_4_1382400,
2961 pbn_b1_8_1382400,
2962
2963 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002964 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002965 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966 pbn_b2_8_115200,
2967
2968 pbn_b2_1_460800,
2969 pbn_b2_4_460800,
2970 pbn_b2_8_460800,
2971 pbn_b2_16_460800,
2972
2973 pbn_b2_1_921600,
2974 pbn_b2_4_921600,
2975 pbn_b2_8_921600,
2976
Lytochkin Borise8470032010-07-26 10:02:26 +04002977 pbn_b2_8_1152000,
2978
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 pbn_b2_bt_1_115200,
2980 pbn_b2_bt_2_115200,
2981 pbn_b2_bt_4_115200,
2982
2983 pbn_b2_bt_2_921600,
2984 pbn_b2_bt_4_921600,
2985
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002986 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987 pbn_b3_4_115200,
2988 pbn_b3_8_115200,
2989
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002990 pbn_b4_bt_2_921600,
2991 pbn_b4_bt_4_921600,
2992 pbn_b4_bt_8_921600,
2993
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994 /*
2995 * Board-specific versions.
2996 */
2997 pbn_panacom,
2998 pbn_panacom2,
2999 pbn_panacom4,
3000 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003001 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01003003 pbn_oxsemi_1_4000000,
3004 pbn_oxsemi_2_4000000,
3005 pbn_oxsemi_4_4000000,
3006 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007 pbn_intel_i960,
3008 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 pbn_computone_4,
3010 pbn_computone_6,
3011 pbn_computone_8,
3012 pbn_sbsxrsio,
3013 pbn_exar_XR17C152,
3014 pbn_exar_XR17C154,
3015 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06003016 pbn_exar_XR17V352,
3017 pbn_exar_XR17V354,
3018 pbn_exar_XR17V358,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02003019 pbn_exar_XR17V4358,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02003020 pbn_exar_XR17V8358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003021 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07003022 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003023 pbn_ni8430_2,
3024 pbn_ni8430_4,
3025 pbn_ni8430_8,
3026 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003027 pbn_ADDIDATA_PCIe_1_3906250,
3028 pbn_ADDIDATA_PCIe_2_3906250,
3029 pbn_ADDIDATA_PCIe_4_3906250,
3030 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003031 pbn_ce4100_1_115200,
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003032 pbn_byt,
Andy Shevchenkof549e942015-02-23 16:24:43 +02003033 pbn_pnw,
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02003034 pbn_tng,
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003035 pbn_qrk,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003036 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02003037 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08003038 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003039 pbn_fintek_4,
3040 pbn_fintek_8,
3041 pbn_fintek_12,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003042 pbn_wch384_4,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043};
3044
3045/*
3046 * uart_offset - the space between channels
3047 * reg_shift - describes how the UART registers are mapped
3048 * to PCI memory by the card.
3049 * For example IER register on SBS, Inc. PMC-OctPro is located at
3050 * offset 0x10 from the UART base, while UART_IER is defined as 1
3051 * in include/linux/serial_reg.h,
3052 * see first lines of serial_in() and serial_out() in 8250.c
3053*/
3054
Bill Pembertonde88b342012-11-19 13:24:32 -05003055static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056 [pbn_default] = {
3057 .flags = FL_BASE0,
3058 .num_ports = 1,
3059 .base_baud = 115200,
3060 .uart_offset = 8,
3061 },
3062 [pbn_b0_1_115200] = {
3063 .flags = FL_BASE0,
3064 .num_ports = 1,
3065 .base_baud = 115200,
3066 .uart_offset = 8,
3067 },
3068 [pbn_b0_2_115200] = {
3069 .flags = FL_BASE0,
3070 .num_ports = 2,
3071 .base_baud = 115200,
3072 .uart_offset = 8,
3073 },
3074 [pbn_b0_4_115200] = {
3075 .flags = FL_BASE0,
3076 .num_ports = 4,
3077 .base_baud = 115200,
3078 .uart_offset = 8,
3079 },
3080 [pbn_b0_5_115200] = {
3081 .flags = FL_BASE0,
3082 .num_ports = 5,
3083 .base_baud = 115200,
3084 .uart_offset = 8,
3085 },
Alan Coxbf0df632007-10-16 01:24:00 -07003086 [pbn_b0_8_115200] = {
3087 .flags = FL_BASE0,
3088 .num_ports = 8,
3089 .base_baud = 115200,
3090 .uart_offset = 8,
3091 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092 [pbn_b0_1_921600] = {
3093 .flags = FL_BASE0,
3094 .num_ports = 1,
3095 .base_baud = 921600,
3096 .uart_offset = 8,
3097 },
3098 [pbn_b0_2_921600] = {
3099 .flags = FL_BASE0,
3100 .num_ports = 2,
3101 .base_baud = 921600,
3102 .uart_offset = 8,
3103 },
3104 [pbn_b0_4_921600] = {
3105 .flags = FL_BASE0,
3106 .num_ports = 4,
3107 .base_baud = 921600,
3108 .uart_offset = 8,
3109 },
David Ransondb1de152005-07-27 11:43:55 -07003110
3111 [pbn_b0_2_1130000] = {
3112 .flags = FL_BASE0,
3113 .num_ports = 2,
3114 .base_baud = 1130000,
3115 .uart_offset = 8,
3116 },
3117
Andrey Paninfbc0dc02005-07-18 11:38:09 +01003118 [pbn_b0_4_1152000] = {
3119 .flags = FL_BASE0,
3120 .num_ports = 4,
3121 .base_baud = 1152000,
3122 .uart_offset = 8,
3123 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124
Matt Schulte14faa8c2012-11-21 10:35:15 -06003125 [pbn_b0_2_1152000_200] = {
3126 .flags = FL_BASE0,
3127 .num_ports = 2,
3128 .base_baud = 1152000,
3129 .uart_offset = 0x200,
3130 },
3131
3132 [pbn_b0_4_1152000_200] = {
3133 .flags = FL_BASE0,
3134 .num_ports = 4,
3135 .base_baud = 1152000,
3136 .uart_offset = 0x200,
3137 },
3138
3139 [pbn_b0_8_1152000_200] = {
3140 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06003141 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06003142 .base_baud = 1152000,
3143 .uart_offset = 0x200,
3144 },
3145
Gareth Howlett26e92862006-01-04 17:00:42 +00003146 [pbn_b0_2_1843200] = {
3147 .flags = FL_BASE0,
3148 .num_ports = 2,
3149 .base_baud = 1843200,
3150 .uart_offset = 8,
3151 },
3152 [pbn_b0_4_1843200] = {
3153 .flags = FL_BASE0,
3154 .num_ports = 4,
3155 .base_baud = 1843200,
3156 .uart_offset = 8,
3157 },
3158
3159 [pbn_b0_2_1843200_200] = {
3160 .flags = FL_BASE0,
3161 .num_ports = 2,
3162 .base_baud = 1843200,
3163 .uart_offset = 0x200,
3164 },
3165 [pbn_b0_4_1843200_200] = {
3166 .flags = FL_BASE0,
3167 .num_ports = 4,
3168 .base_baud = 1843200,
3169 .uart_offset = 0x200,
3170 },
3171 [pbn_b0_8_1843200_200] = {
3172 .flags = FL_BASE0,
3173 .num_ports = 8,
3174 .base_baud = 1843200,
3175 .uart_offset = 0x200,
3176 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003177 [pbn_b0_1_4000000] = {
3178 .flags = FL_BASE0,
3179 .num_ports = 1,
3180 .base_baud = 4000000,
3181 .uart_offset = 8,
3182 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003183
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184 [pbn_b0_bt_1_115200] = {
3185 .flags = FL_BASE0|FL_BASE_BARS,
3186 .num_ports = 1,
3187 .base_baud = 115200,
3188 .uart_offset = 8,
3189 },
3190 [pbn_b0_bt_2_115200] = {
3191 .flags = FL_BASE0|FL_BASE_BARS,
3192 .num_ports = 2,
3193 .base_baud = 115200,
3194 .uart_offset = 8,
3195 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003196 [pbn_b0_bt_4_115200] = {
3197 .flags = FL_BASE0|FL_BASE_BARS,
3198 .num_ports = 4,
3199 .base_baud = 115200,
3200 .uart_offset = 8,
3201 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202 [pbn_b0_bt_8_115200] = {
3203 .flags = FL_BASE0|FL_BASE_BARS,
3204 .num_ports = 8,
3205 .base_baud = 115200,
3206 .uart_offset = 8,
3207 },
3208
3209 [pbn_b0_bt_1_460800] = {
3210 .flags = FL_BASE0|FL_BASE_BARS,
3211 .num_ports = 1,
3212 .base_baud = 460800,
3213 .uart_offset = 8,
3214 },
3215 [pbn_b0_bt_2_460800] = {
3216 .flags = FL_BASE0|FL_BASE_BARS,
3217 .num_ports = 2,
3218 .base_baud = 460800,
3219 .uart_offset = 8,
3220 },
3221 [pbn_b0_bt_4_460800] = {
3222 .flags = FL_BASE0|FL_BASE_BARS,
3223 .num_ports = 4,
3224 .base_baud = 460800,
3225 .uart_offset = 8,
3226 },
3227
3228 [pbn_b0_bt_1_921600] = {
3229 .flags = FL_BASE0|FL_BASE_BARS,
3230 .num_ports = 1,
3231 .base_baud = 921600,
3232 .uart_offset = 8,
3233 },
3234 [pbn_b0_bt_2_921600] = {
3235 .flags = FL_BASE0|FL_BASE_BARS,
3236 .num_ports = 2,
3237 .base_baud = 921600,
3238 .uart_offset = 8,
3239 },
3240 [pbn_b0_bt_4_921600] = {
3241 .flags = FL_BASE0|FL_BASE_BARS,
3242 .num_ports = 4,
3243 .base_baud = 921600,
3244 .uart_offset = 8,
3245 },
3246 [pbn_b0_bt_8_921600] = {
3247 .flags = FL_BASE0|FL_BASE_BARS,
3248 .num_ports = 8,
3249 .base_baud = 921600,
3250 .uart_offset = 8,
3251 },
3252
3253 [pbn_b1_1_115200] = {
3254 .flags = FL_BASE1,
3255 .num_ports = 1,
3256 .base_baud = 115200,
3257 .uart_offset = 8,
3258 },
3259 [pbn_b1_2_115200] = {
3260 .flags = FL_BASE1,
3261 .num_ports = 2,
3262 .base_baud = 115200,
3263 .uart_offset = 8,
3264 },
3265 [pbn_b1_4_115200] = {
3266 .flags = FL_BASE1,
3267 .num_ports = 4,
3268 .base_baud = 115200,
3269 .uart_offset = 8,
3270 },
3271 [pbn_b1_8_115200] = {
3272 .flags = FL_BASE1,
3273 .num_ports = 8,
3274 .base_baud = 115200,
3275 .uart_offset = 8,
3276 },
Will Page04bf7e72009-04-06 17:32:15 +01003277 [pbn_b1_16_115200] = {
3278 .flags = FL_BASE1,
3279 .num_ports = 16,
3280 .base_baud = 115200,
3281 .uart_offset = 8,
3282 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
3284 [pbn_b1_1_921600] = {
3285 .flags = FL_BASE1,
3286 .num_ports = 1,
3287 .base_baud = 921600,
3288 .uart_offset = 8,
3289 },
3290 [pbn_b1_2_921600] = {
3291 .flags = FL_BASE1,
3292 .num_ports = 2,
3293 .base_baud = 921600,
3294 .uart_offset = 8,
3295 },
3296 [pbn_b1_4_921600] = {
3297 .flags = FL_BASE1,
3298 .num_ports = 4,
3299 .base_baud = 921600,
3300 .uart_offset = 8,
3301 },
3302 [pbn_b1_8_921600] = {
3303 .flags = FL_BASE1,
3304 .num_ports = 8,
3305 .base_baud = 921600,
3306 .uart_offset = 8,
3307 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003308 [pbn_b1_2_1250000] = {
3309 .flags = FL_BASE1,
3310 .num_ports = 2,
3311 .base_baud = 1250000,
3312 .uart_offset = 8,
3313 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003315 [pbn_b1_bt_1_115200] = {
3316 .flags = FL_BASE1|FL_BASE_BARS,
3317 .num_ports = 1,
3318 .base_baud = 115200,
3319 .uart_offset = 8,
3320 },
Will Page04bf7e72009-04-06 17:32:15 +01003321 [pbn_b1_bt_2_115200] = {
3322 .flags = FL_BASE1|FL_BASE_BARS,
3323 .num_ports = 2,
3324 .base_baud = 115200,
3325 .uart_offset = 8,
3326 },
3327 [pbn_b1_bt_4_115200] = {
3328 .flags = FL_BASE1|FL_BASE_BARS,
3329 .num_ports = 4,
3330 .base_baud = 115200,
3331 .uart_offset = 8,
3332 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003333
Linus Torvalds1da177e2005-04-16 15:20:36 -07003334 [pbn_b1_bt_2_921600] = {
3335 .flags = FL_BASE1|FL_BASE_BARS,
3336 .num_ports = 2,
3337 .base_baud = 921600,
3338 .uart_offset = 8,
3339 },
3340
3341 [pbn_b1_1_1382400] = {
3342 .flags = FL_BASE1,
3343 .num_ports = 1,
3344 .base_baud = 1382400,
3345 .uart_offset = 8,
3346 },
3347 [pbn_b1_2_1382400] = {
3348 .flags = FL_BASE1,
3349 .num_ports = 2,
3350 .base_baud = 1382400,
3351 .uart_offset = 8,
3352 },
3353 [pbn_b1_4_1382400] = {
3354 .flags = FL_BASE1,
3355 .num_ports = 4,
3356 .base_baud = 1382400,
3357 .uart_offset = 8,
3358 },
3359 [pbn_b1_8_1382400] = {
3360 .flags = FL_BASE1,
3361 .num_ports = 8,
3362 .base_baud = 1382400,
3363 .uart_offset = 8,
3364 },
3365
3366 [pbn_b2_1_115200] = {
3367 .flags = FL_BASE2,
3368 .num_ports = 1,
3369 .base_baud = 115200,
3370 .uart_offset = 8,
3371 },
Peter Horton737c1752006-08-26 09:07:36 +01003372 [pbn_b2_2_115200] = {
3373 .flags = FL_BASE2,
3374 .num_ports = 2,
3375 .base_baud = 115200,
3376 .uart_offset = 8,
3377 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003378 [pbn_b2_4_115200] = {
3379 .flags = FL_BASE2,
3380 .num_ports = 4,
3381 .base_baud = 115200,
3382 .uart_offset = 8,
3383 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003384 [pbn_b2_8_115200] = {
3385 .flags = FL_BASE2,
3386 .num_ports = 8,
3387 .base_baud = 115200,
3388 .uart_offset = 8,
3389 },
3390
3391 [pbn_b2_1_460800] = {
3392 .flags = FL_BASE2,
3393 .num_ports = 1,
3394 .base_baud = 460800,
3395 .uart_offset = 8,
3396 },
3397 [pbn_b2_4_460800] = {
3398 .flags = FL_BASE2,
3399 .num_ports = 4,
3400 .base_baud = 460800,
3401 .uart_offset = 8,
3402 },
3403 [pbn_b2_8_460800] = {
3404 .flags = FL_BASE2,
3405 .num_ports = 8,
3406 .base_baud = 460800,
3407 .uart_offset = 8,
3408 },
3409 [pbn_b2_16_460800] = {
3410 .flags = FL_BASE2,
3411 .num_ports = 16,
3412 .base_baud = 460800,
3413 .uart_offset = 8,
3414 },
3415
3416 [pbn_b2_1_921600] = {
3417 .flags = FL_BASE2,
3418 .num_ports = 1,
3419 .base_baud = 921600,
3420 .uart_offset = 8,
3421 },
3422 [pbn_b2_4_921600] = {
3423 .flags = FL_BASE2,
3424 .num_ports = 4,
3425 .base_baud = 921600,
3426 .uart_offset = 8,
3427 },
3428 [pbn_b2_8_921600] = {
3429 .flags = FL_BASE2,
3430 .num_ports = 8,
3431 .base_baud = 921600,
3432 .uart_offset = 8,
3433 },
3434
Lytochkin Borise8470032010-07-26 10:02:26 +04003435 [pbn_b2_8_1152000] = {
3436 .flags = FL_BASE2,
3437 .num_ports = 8,
3438 .base_baud = 1152000,
3439 .uart_offset = 8,
3440 },
3441
Linus Torvalds1da177e2005-04-16 15:20:36 -07003442 [pbn_b2_bt_1_115200] = {
3443 .flags = FL_BASE2|FL_BASE_BARS,
3444 .num_ports = 1,
3445 .base_baud = 115200,
3446 .uart_offset = 8,
3447 },
3448 [pbn_b2_bt_2_115200] = {
3449 .flags = FL_BASE2|FL_BASE_BARS,
3450 .num_ports = 2,
3451 .base_baud = 115200,
3452 .uart_offset = 8,
3453 },
3454 [pbn_b2_bt_4_115200] = {
3455 .flags = FL_BASE2|FL_BASE_BARS,
3456 .num_ports = 4,
3457 .base_baud = 115200,
3458 .uart_offset = 8,
3459 },
3460
3461 [pbn_b2_bt_2_921600] = {
3462 .flags = FL_BASE2|FL_BASE_BARS,
3463 .num_ports = 2,
3464 .base_baud = 921600,
3465 .uart_offset = 8,
3466 },
3467 [pbn_b2_bt_4_921600] = {
3468 .flags = FL_BASE2|FL_BASE_BARS,
3469 .num_ports = 4,
3470 .base_baud = 921600,
3471 .uart_offset = 8,
3472 },
3473
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003474 [pbn_b3_2_115200] = {
3475 .flags = FL_BASE3,
3476 .num_ports = 2,
3477 .base_baud = 115200,
3478 .uart_offset = 8,
3479 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003480 [pbn_b3_4_115200] = {
3481 .flags = FL_BASE3,
3482 .num_ports = 4,
3483 .base_baud = 115200,
3484 .uart_offset = 8,
3485 },
3486 [pbn_b3_8_115200] = {
3487 .flags = FL_BASE3,
3488 .num_ports = 8,
3489 .base_baud = 115200,
3490 .uart_offset = 8,
3491 },
3492
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003493 [pbn_b4_bt_2_921600] = {
3494 .flags = FL_BASE4,
3495 .num_ports = 2,
3496 .base_baud = 921600,
3497 .uart_offset = 8,
3498 },
3499 [pbn_b4_bt_4_921600] = {
3500 .flags = FL_BASE4,
3501 .num_ports = 4,
3502 .base_baud = 921600,
3503 .uart_offset = 8,
3504 },
3505 [pbn_b4_bt_8_921600] = {
3506 .flags = FL_BASE4,
3507 .num_ports = 8,
3508 .base_baud = 921600,
3509 .uart_offset = 8,
3510 },
3511
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512 /*
3513 * Entries following this are board-specific.
3514 */
3515
3516 /*
3517 * Panacom - IOMEM
3518 */
3519 [pbn_panacom] = {
3520 .flags = FL_BASE2,
3521 .num_ports = 2,
3522 .base_baud = 921600,
3523 .uart_offset = 0x400,
3524 .reg_shift = 7,
3525 },
3526 [pbn_panacom2] = {
3527 .flags = FL_BASE2|FL_BASE_BARS,
3528 .num_ports = 2,
3529 .base_baud = 921600,
3530 .uart_offset = 0x400,
3531 .reg_shift = 7,
3532 },
3533 [pbn_panacom4] = {
3534 .flags = FL_BASE2|FL_BASE_BARS,
3535 .num_ports = 4,
3536 .base_baud = 921600,
3537 .uart_offset = 0x400,
3538 .reg_shift = 7,
3539 },
3540
3541 /* I think this entry is broken - the first_offset looks wrong --rmk */
3542 [pbn_plx_romulus] = {
3543 .flags = FL_BASE2,
3544 .num_ports = 4,
3545 .base_baud = 921600,
3546 .uart_offset = 8 << 2,
3547 .reg_shift = 2,
3548 .first_offset = 0x03,
3549 },
3550
3551 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003552 * EndRun Technologies
3553 * Uses the size of PCI Base region 0 to
3554 * signal now many ports are available
3555 * 2 port 952 Uart support
3556 */
3557 [pbn_endrun_2_4000000] = {
3558 .flags = FL_BASE0,
3559 .num_ports = 2,
3560 .base_baud = 4000000,
3561 .uart_offset = 0x200,
3562 .first_offset = 0x1000,
3563 },
3564
3565 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566 * This board uses the size of PCI Base region 0 to
3567 * signal now many ports are available
3568 */
3569 [pbn_oxsemi] = {
3570 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3571 .num_ports = 32,
3572 .base_baud = 115200,
3573 .uart_offset = 8,
3574 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003575 [pbn_oxsemi_1_4000000] = {
3576 .flags = FL_BASE0,
3577 .num_ports = 1,
3578 .base_baud = 4000000,
3579 .uart_offset = 0x200,
3580 .first_offset = 0x1000,
3581 },
3582 [pbn_oxsemi_2_4000000] = {
3583 .flags = FL_BASE0,
3584 .num_ports = 2,
3585 .base_baud = 4000000,
3586 .uart_offset = 0x200,
3587 .first_offset = 0x1000,
3588 },
3589 [pbn_oxsemi_4_4000000] = {
3590 .flags = FL_BASE0,
3591 .num_ports = 4,
3592 .base_baud = 4000000,
3593 .uart_offset = 0x200,
3594 .first_offset = 0x1000,
3595 },
3596 [pbn_oxsemi_8_4000000] = {
3597 .flags = FL_BASE0,
3598 .num_ports = 8,
3599 .base_baud = 4000000,
3600 .uart_offset = 0x200,
3601 .first_offset = 0x1000,
3602 },
3603
Linus Torvalds1da177e2005-04-16 15:20:36 -07003604
3605 /*
3606 * EKF addition for i960 Boards form EKF with serial port.
3607 * Max 256 ports.
3608 */
3609 [pbn_intel_i960] = {
3610 .flags = FL_BASE0,
3611 .num_ports = 32,
3612 .base_baud = 921600,
3613 .uart_offset = 8 << 2,
3614 .reg_shift = 2,
3615 .first_offset = 0x10000,
3616 },
3617 [pbn_sgi_ioc3] = {
3618 .flags = FL_BASE0|FL_NOIRQ,
3619 .num_ports = 1,
3620 .base_baud = 458333,
3621 .uart_offset = 8,
3622 .reg_shift = 0,
3623 .first_offset = 0x20178,
3624 },
3625
3626 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003627 * Computone - uses IOMEM.
3628 */
3629 [pbn_computone_4] = {
3630 .flags = FL_BASE0,
3631 .num_ports = 4,
3632 .base_baud = 921600,
3633 .uart_offset = 0x40,
3634 .reg_shift = 2,
3635 .first_offset = 0x200,
3636 },
3637 [pbn_computone_6] = {
3638 .flags = FL_BASE0,
3639 .num_ports = 6,
3640 .base_baud = 921600,
3641 .uart_offset = 0x40,
3642 .reg_shift = 2,
3643 .first_offset = 0x200,
3644 },
3645 [pbn_computone_8] = {
3646 .flags = FL_BASE0,
3647 .num_ports = 8,
3648 .base_baud = 921600,
3649 .uart_offset = 0x40,
3650 .reg_shift = 2,
3651 .first_offset = 0x200,
3652 },
3653 [pbn_sbsxrsio] = {
3654 .flags = FL_BASE0,
3655 .num_ports = 8,
3656 .base_baud = 460800,
3657 .uart_offset = 256,
3658 .reg_shift = 4,
3659 },
3660 /*
3661 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3662 * Only basic 16550A support.
3663 * XR17C15[24] are not tested, but they should work.
3664 */
3665 [pbn_exar_XR17C152] = {
3666 .flags = FL_BASE0,
3667 .num_ports = 2,
3668 .base_baud = 921600,
3669 .uart_offset = 0x200,
3670 },
3671 [pbn_exar_XR17C154] = {
3672 .flags = FL_BASE0,
3673 .num_ports = 4,
3674 .base_baud = 921600,
3675 .uart_offset = 0x200,
3676 },
3677 [pbn_exar_XR17C158] = {
3678 .flags = FL_BASE0,
3679 .num_ports = 8,
3680 .base_baud = 921600,
3681 .uart_offset = 0x200,
3682 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003683 [pbn_exar_XR17V352] = {
3684 .flags = FL_BASE0,
3685 .num_ports = 2,
3686 .base_baud = 7812500,
3687 .uart_offset = 0x400,
3688 .reg_shift = 0,
3689 .first_offset = 0,
3690 },
3691 [pbn_exar_XR17V354] = {
3692 .flags = FL_BASE0,
3693 .num_ports = 4,
3694 .base_baud = 7812500,
3695 .uart_offset = 0x400,
3696 .reg_shift = 0,
3697 .first_offset = 0,
3698 },
3699 [pbn_exar_XR17V358] = {
3700 .flags = FL_BASE0,
3701 .num_ports = 8,
3702 .base_baud = 7812500,
3703 .uart_offset = 0x400,
3704 .reg_shift = 0,
3705 .first_offset = 0,
3706 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02003707 [pbn_exar_XR17V4358] = {
3708 .flags = FL_BASE0,
3709 .num_ports = 12,
3710 .base_baud = 7812500,
3711 .uart_offset = 0x400,
3712 .reg_shift = 0,
3713 .first_offset = 0,
3714 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02003715 [pbn_exar_XR17V8358] = {
3716 .flags = FL_BASE0,
3717 .num_ports = 16,
3718 .base_baud = 7812500,
3719 .uart_offset = 0x400,
3720 .reg_shift = 0,
3721 .first_offset = 0,
3722 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003723 [pbn_exar_ibm_saturn] = {
3724 .flags = FL_BASE0,
3725 .num_ports = 1,
3726 .base_baud = 921600,
3727 .uart_offset = 0x200,
3728 },
3729
Olof Johanssonaa798502007-08-22 14:01:55 -07003730 /*
3731 * PA Semi PWRficient PA6T-1682M on-chip UART
3732 */
3733 [pbn_pasemi_1682M] = {
3734 .flags = FL_BASE0,
3735 .num_ports = 1,
3736 .base_baud = 8333333,
3737 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003738 /*
3739 * National Instruments 843x
3740 */
3741 [pbn_ni8430_16] = {
3742 .flags = FL_BASE0,
3743 .num_ports = 16,
3744 .base_baud = 3686400,
3745 .uart_offset = 0x10,
3746 .first_offset = 0x800,
3747 },
3748 [pbn_ni8430_8] = {
3749 .flags = FL_BASE0,
3750 .num_ports = 8,
3751 .base_baud = 3686400,
3752 .uart_offset = 0x10,
3753 .first_offset = 0x800,
3754 },
3755 [pbn_ni8430_4] = {
3756 .flags = FL_BASE0,
3757 .num_ports = 4,
3758 .base_baud = 3686400,
3759 .uart_offset = 0x10,
3760 .first_offset = 0x800,
3761 },
3762 [pbn_ni8430_2] = {
3763 .flags = FL_BASE0,
3764 .num_ports = 2,
3765 .base_baud = 3686400,
3766 .uart_offset = 0x10,
3767 .first_offset = 0x800,
3768 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003769 /*
3770 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3771 */
3772 [pbn_ADDIDATA_PCIe_1_3906250] = {
3773 .flags = FL_BASE0,
3774 .num_ports = 1,
3775 .base_baud = 3906250,
3776 .uart_offset = 0x200,
3777 .first_offset = 0x1000,
3778 },
3779 [pbn_ADDIDATA_PCIe_2_3906250] = {
3780 .flags = FL_BASE0,
3781 .num_ports = 2,
3782 .base_baud = 3906250,
3783 .uart_offset = 0x200,
3784 .first_offset = 0x1000,
3785 },
3786 [pbn_ADDIDATA_PCIe_4_3906250] = {
3787 .flags = FL_BASE0,
3788 .num_ports = 4,
3789 .base_baud = 3906250,
3790 .uart_offset = 0x200,
3791 .first_offset = 0x1000,
3792 },
3793 [pbn_ADDIDATA_PCIe_8_3906250] = {
3794 .flags = FL_BASE0,
3795 .num_ports = 8,
3796 .base_baud = 3906250,
3797 .uart_offset = 0x200,
3798 .first_offset = 0x1000,
3799 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003800 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003801 .flags = FL_BASE_BARS,
3802 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003803 .base_baud = 921600,
3804 .reg_shift = 2,
3805 },
Aaron Sierra41d3f092014-03-03 19:54:36 -06003806 /*
3807 * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
3808 * but is overridden by byt_set_termios.
3809 */
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003810 [pbn_byt] = {
3811 .flags = FL_BASE0,
3812 .num_ports = 1,
3813 .base_baud = 2764800,
3814 .uart_offset = 0x80,
3815 .reg_shift = 2,
3816 },
Andy Shevchenkof549e942015-02-23 16:24:43 +02003817 [pbn_pnw] = {
3818 .flags = FL_BASE0,
3819 .num_ports = 1,
3820 .base_baud = 115200,
3821 },
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02003822 [pbn_tng] = {
3823 .flags = FL_BASE0,
3824 .num_ports = 1,
3825 .base_baud = 1843200,
3826 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003827 [pbn_qrk] = {
3828 .flags = FL_BASE0,
3829 .num_ports = 1,
3830 .base_baud = 2764800,
3831 .reg_shift = 2,
3832 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003833 [pbn_omegapci] = {
3834 .flags = FL_BASE0,
3835 .num_ports = 8,
3836 .base_baud = 115200,
3837 .uart_offset = 0x200,
3838 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003839 [pbn_NETMOS9900_2s_115200] = {
3840 .flags = FL_BASE0,
3841 .num_ports = 2,
3842 .base_baud = 115200,
3843 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003844 [pbn_brcm_trumanage] = {
3845 .flags = FL_BASE0,
3846 .num_ports = 1,
3847 .reg_shift = 2,
3848 .base_baud = 115200,
3849 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003850 [pbn_fintek_4] = {
3851 .num_ports = 4,
3852 .uart_offset = 8,
3853 .base_baud = 115200,
3854 .first_offset = 0x40,
3855 },
3856 [pbn_fintek_8] = {
3857 .num_ports = 8,
3858 .uart_offset = 8,
3859 .base_baud = 115200,
3860 .first_offset = 0x40,
3861 },
3862 [pbn_fintek_12] = {
3863 .num_ports = 12,
3864 .uart_offset = 8,
3865 .base_baud = 115200,
3866 .first_offset = 0x40,
3867 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003868
3869 [pbn_wch384_4] = {
3870 .flags = FL_BASE0,
3871 .num_ports = 4,
3872 .base_baud = 115200,
3873 .uart_offset = 8,
3874 .first_offset = 0xC0,
3875 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003876};
3877
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003878static const struct pci_device_id blacklist[] = {
3879 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003880 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003881 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3882 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003883
3884 /* multi-io cards handled by parport_serial */
3885 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003886 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003887 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003888 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Christian Schmidt436bbd42007-08-22 14:01:19 -07003889};
3890
Linus Torvalds1da177e2005-04-16 15:20:36 -07003891/*
3892 * Given a complete unknown PCI device, try to use some heuristics to
3893 * guess what the configuration might be, based on the pitiful PCI
3894 * serial specs. Returns 0 on success, 1 on failure.
3895 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003896static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003897serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003898{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003899 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003900 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003901
Linus Torvalds1da177e2005-04-16 15:20:36 -07003902 /*
3903 * If it is not a communications device or the programming
3904 * interface is greater than 6, give up.
3905 *
3906 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003907 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003908 */
3909 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3910 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3911 (dev->class & 0xff) > 6)
3912 return -ENODEV;
3913
Christian Schmidt436bbd42007-08-22 14:01:19 -07003914 /*
3915 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003916 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003917 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003918 for (bldev = blacklist;
3919 bldev < blacklist + ARRAY_SIZE(blacklist);
3920 bldev++) {
3921 if (dev->vendor == bldev->vendor &&
3922 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003923 return -ENODEV;
3924 }
3925
Linus Torvalds1da177e2005-04-16 15:20:36 -07003926 num_iomem = num_port = 0;
3927 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3928 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3929 num_port++;
3930 if (first_port == -1)
3931 first_port = i;
3932 }
3933 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3934 num_iomem++;
3935 }
3936
3937 /*
3938 * If there is 1 or 0 iomem regions, and exactly one port,
3939 * use it. We guess the number of ports based on the IO
3940 * region size.
3941 */
3942 if (num_iomem <= 1 && num_port == 1) {
3943 board->flags = first_port;
3944 board->num_ports = pci_resource_len(dev, first_port) / 8;
3945 return 0;
3946 }
3947
3948 /*
3949 * Now guess if we've got a board which indexes by BARs.
3950 * Each IO BAR should be 8 bytes, and they should follow
3951 * consecutively.
3952 */
3953 first_port = -1;
3954 num_port = 0;
3955 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3956 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3957 pci_resource_len(dev, i) == 8 &&
3958 (first_port == -1 || (first_port + num_port) == i)) {
3959 num_port++;
3960 if (first_port == -1)
3961 first_port = i;
3962 }
3963 }
3964
3965 if (num_port > 1) {
3966 board->flags = first_port | FL_BASE_BARS;
3967 board->num_ports = num_port;
3968 return 0;
3969 }
3970
3971 return -ENODEV;
3972}
3973
3974static inline int
Russell King975a1a72009-01-02 13:44:27 +00003975serial_pci_matches(const struct pciserial_board *board,
3976 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003977{
3978 return
3979 board->num_ports == guessed->num_ports &&
3980 board->base_baud == guessed->base_baud &&
3981 board->uart_offset == guessed->uart_offset &&
3982 board->reg_shift == guessed->reg_shift &&
3983 board->first_offset == guessed->first_offset;
3984}
3985
Russell King241fc432005-07-27 11:35:54 +01003986struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003987pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003988{
Alan Cox2655a2c2012-07-12 12:59:50 +01003989 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003990 struct serial_private *priv;
3991 struct pci_serial_quirk *quirk;
3992 int rc, nr_ports, i;
3993
3994 nr_ports = board->num_ports;
3995
3996 /*
3997 * Find an init and setup quirks.
3998 */
3999 quirk = find_quirk(dev);
4000
4001 /*
4002 * Run the new-style initialization function.
4003 * The initialization function returns:
4004 * <0 - error
4005 * 0 - use board->num_ports
4006 * >0 - number of ports
4007 */
4008 if (quirk->init) {
4009 rc = quirk->init(dev);
4010 if (rc < 0) {
4011 priv = ERR_PTR(rc);
4012 goto err_out;
4013 }
4014 if (rc)
4015 nr_ports = rc;
4016 }
4017
Burman Yan8f31bb32007-02-14 00:33:07 -08004018 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01004019 sizeof(unsigned int) * nr_ports,
4020 GFP_KERNEL);
4021 if (!priv) {
4022 priv = ERR_PTR(-ENOMEM);
4023 goto err_deinit;
4024 }
4025
Russell King241fc432005-07-27 11:35:54 +01004026 priv->dev = dev;
4027 priv->quirk = quirk;
4028
Alan Cox2655a2c2012-07-12 12:59:50 +01004029 memset(&uart, 0, sizeof(uart));
4030 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
4031 uart.port.uartclk = board->base_baud * 16;
4032 uart.port.irq = get_pci_irq(dev, board);
4033 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01004034
4035 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01004036 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01004037 break;
4038
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004039 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
4040 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08004041
Alan Cox2655a2c2012-07-12 12:59:50 +01004042 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01004043 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004044 dev_err(&dev->dev,
4045 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
4046 uart.port.iobase, uart.port.irq,
4047 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01004048 break;
4049 }
4050 }
Russell King241fc432005-07-27 11:35:54 +01004051 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01004052 return priv;
4053
Alan Cox5756ee92008-02-08 04:18:51 -08004054err_deinit:
Russell King241fc432005-07-27 11:35:54 +01004055 if (quirk->exit)
4056 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08004057err_out:
Russell King241fc432005-07-27 11:35:54 +01004058 return priv;
4059}
4060EXPORT_SYMBOL_GPL(pciserial_init_ports);
4061
4062void pciserial_remove_ports(struct serial_private *priv)
4063{
4064 struct pci_serial_quirk *quirk;
4065 int i;
4066
4067 for (i = 0; i < priv->nr; i++)
4068 serial8250_unregister_port(priv->line[i]);
4069
4070 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
4071 if (priv->remapped_bar[i])
4072 iounmap(priv->remapped_bar[i]);
4073 priv->remapped_bar[i] = NULL;
4074 }
4075
4076 /*
4077 * Find the exit quirks.
4078 */
4079 quirk = find_quirk(priv->dev);
4080 if (quirk->exit)
4081 quirk->exit(priv->dev);
4082
4083 kfree(priv);
4084}
4085EXPORT_SYMBOL_GPL(pciserial_remove_ports);
4086
4087void pciserial_suspend_ports(struct serial_private *priv)
4088{
4089 int i;
4090
4091 for (i = 0; i < priv->nr; i++)
4092 if (priv->line[i] >= 0)
4093 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07004094
4095 /*
4096 * Ensure that every init quirk is properly torn down
4097 */
4098 if (priv->quirk->exit)
4099 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01004100}
4101EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
4102
4103void pciserial_resume_ports(struct serial_private *priv)
4104{
4105 int i;
4106
4107 /*
4108 * Ensure that the board is correctly configured.
4109 */
4110 if (priv->quirk->init)
4111 priv->quirk->init(priv->dev);
4112
4113 for (i = 0; i < priv->nr; i++)
4114 if (priv->line[i] >= 0)
4115 serial8250_resume_port(priv->line[i]);
4116}
4117EXPORT_SYMBOL_GPL(pciserial_resume_ports);
4118
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119/*
4120 * Probe one serial board. Unfortunately, there is no rhyme nor reason
4121 * to the arrangement of serial ports on a PCI card.
4122 */
Bill Pemberton9671f092012-11-19 13:21:50 -05004123static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07004124pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
4125{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004126 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00004128 const struct pciserial_board *board;
4129 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01004130 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004131
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004132 quirk = find_quirk(dev);
4133 if (quirk->probe) {
4134 rc = quirk->probe(dev);
4135 if (rc)
4136 return rc;
4137 }
4138
Linus Torvalds1da177e2005-04-16 15:20:36 -07004139 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004140 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004141 ent->driver_data);
4142 return -EINVAL;
4143 }
4144
4145 board = &pci_boards[ent->driver_data];
4146
4147 rc = pci_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05004148 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149 if (rc)
4150 return rc;
4151
4152 if (ent->driver_data == pbn_default) {
4153 /*
4154 * Use a copy of the pci_board entry for this;
4155 * avoid changing entries in the table.
4156 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004157 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004158 board = &tmp;
4159
4160 /*
4161 * We matched one of our class entries. Try to
4162 * determine the parameters of this board.
4163 */
Russell King975a1a72009-01-02 13:44:27 +00004164 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004165 if (rc)
4166 goto disable;
4167 } else {
4168 /*
4169 * We matched an explicit entry. If we are able to
4170 * detect this boards settings with our heuristic,
4171 * then we no longer need this entry.
4172 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004173 memcpy(&tmp, &pci_boards[pbn_default],
4174 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004175 rc = serial_pci_guess_board(dev, &tmp);
4176 if (rc == 0 && serial_pci_matches(board, &tmp))
4177 moan_device("Redundant entry in serial pci_table.",
4178 dev);
4179 }
4180
Russell King241fc432005-07-27 11:35:54 +01004181 priv = pciserial_init_ports(dev, board);
4182 if (!IS_ERR(priv)) {
4183 pci_set_drvdata(dev, priv);
4184 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004185 }
4186
Russell King241fc432005-07-27 11:35:54 +01004187 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004188
Linus Torvalds1da177e2005-04-16 15:20:36 -07004189 disable:
4190 pci_disable_device(dev);
4191 return rc;
4192}
4193
Bill Pembertonae8d8a12012-11-19 13:26:18 -05004194static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004195{
4196 struct serial_private *priv = pci_get_drvdata(dev);
4197
Russell King241fc432005-07-27 11:35:54 +01004198 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01004199
4200 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004201}
4202
Andy Shevchenko61702c32015-02-02 14:53:26 +02004203#ifdef CONFIG_PM_SLEEP
4204static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004205{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004206 struct pci_dev *pdev = to_pci_dev(dev);
4207 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004208
Russell King241fc432005-07-27 11:35:54 +01004209 if (priv)
4210 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004211
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212 return 0;
4213}
4214
Andy Shevchenko61702c32015-02-02 14:53:26 +02004215static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004216{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004217 struct pci_dev *pdev = to_pci_dev(dev);
4218 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004219 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004220
4221 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004222 /*
4223 * The device may have been disabled. Re-enable it.
4224 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02004225 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01004226 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004227 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02004228 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01004229 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230 }
4231 return 0;
4232}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07004233#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004234
Andy Shevchenko61702c32015-02-02 14:53:26 +02004235static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4236 pciserial_resume_one);
4237
Linus Torvalds1da177e2005-04-16 15:20:36 -07004238static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00004239 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4240 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4241 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4242 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00004243 /* Advantech also use 0x3618 and 0xf618 */
4244 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4245 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4246 pbn_b0_4_921600 },
4247 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4248 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4249 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004250 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4251 PCI_SUBVENDOR_ID_CONNECT_TECH,
4252 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4253 pbn_b1_8_1382400 },
4254 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4255 PCI_SUBVENDOR_ID_CONNECT_TECH,
4256 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4257 pbn_b1_4_1382400 },
4258 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4259 PCI_SUBVENDOR_ID_CONNECT_TECH,
4260 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4261 pbn_b1_2_1382400 },
4262 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4263 PCI_SUBVENDOR_ID_CONNECT_TECH,
4264 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4265 pbn_b1_8_1382400 },
4266 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4267 PCI_SUBVENDOR_ID_CONNECT_TECH,
4268 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4269 pbn_b1_4_1382400 },
4270 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4271 PCI_SUBVENDOR_ID_CONNECT_TECH,
4272 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4273 pbn_b1_2_1382400 },
4274 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4275 PCI_SUBVENDOR_ID_CONNECT_TECH,
4276 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4277 pbn_b1_8_921600 },
4278 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4279 PCI_SUBVENDOR_ID_CONNECT_TECH,
4280 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4281 pbn_b1_8_921600 },
4282 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4283 PCI_SUBVENDOR_ID_CONNECT_TECH,
4284 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4285 pbn_b1_4_921600 },
4286 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4287 PCI_SUBVENDOR_ID_CONNECT_TECH,
4288 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4289 pbn_b1_4_921600 },
4290 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4291 PCI_SUBVENDOR_ID_CONNECT_TECH,
4292 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4293 pbn_b1_2_921600 },
4294 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4295 PCI_SUBVENDOR_ID_CONNECT_TECH,
4296 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4297 pbn_b1_8_921600 },
4298 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4299 PCI_SUBVENDOR_ID_CONNECT_TECH,
4300 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4301 pbn_b1_8_921600 },
4302 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4303 PCI_SUBVENDOR_ID_CONNECT_TECH,
4304 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4305 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004306 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4307 PCI_SUBVENDOR_ID_CONNECT_TECH,
4308 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4309 pbn_b1_2_1250000 },
4310 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4311 PCI_SUBVENDOR_ID_CONNECT_TECH,
4312 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4313 pbn_b0_2_1843200 },
4314 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4315 PCI_SUBVENDOR_ID_CONNECT_TECH,
4316 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4317 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004318 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4319 PCI_VENDOR_ID_AFAVLAB,
4320 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4321 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004322 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4323 PCI_SUBVENDOR_ID_CONNECT_TECH,
4324 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4325 pbn_b0_2_1843200_200 },
4326 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4327 PCI_SUBVENDOR_ID_CONNECT_TECH,
4328 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4329 pbn_b0_4_1843200_200 },
4330 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4331 PCI_SUBVENDOR_ID_CONNECT_TECH,
4332 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4333 pbn_b0_8_1843200_200 },
4334 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4335 PCI_SUBVENDOR_ID_CONNECT_TECH,
4336 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4337 pbn_b0_2_1843200_200 },
4338 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4339 PCI_SUBVENDOR_ID_CONNECT_TECH,
4340 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4341 pbn_b0_4_1843200_200 },
4342 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4343 PCI_SUBVENDOR_ID_CONNECT_TECH,
4344 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4345 pbn_b0_8_1843200_200 },
4346 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4347 PCI_SUBVENDOR_ID_CONNECT_TECH,
4348 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4349 pbn_b0_2_1843200_200 },
4350 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4351 PCI_SUBVENDOR_ID_CONNECT_TECH,
4352 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4353 pbn_b0_4_1843200_200 },
4354 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4355 PCI_SUBVENDOR_ID_CONNECT_TECH,
4356 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4357 pbn_b0_8_1843200_200 },
4358 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4359 PCI_SUBVENDOR_ID_CONNECT_TECH,
4360 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4361 pbn_b0_2_1843200_200 },
4362 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4363 PCI_SUBVENDOR_ID_CONNECT_TECH,
4364 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4365 pbn_b0_4_1843200_200 },
4366 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4367 PCI_SUBVENDOR_ID_CONNECT_TECH,
4368 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4369 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004370 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4371 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4372 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004373
4374 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004375 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004376 pbn_b2_bt_1_115200 },
4377 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004378 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004379 pbn_b2_bt_2_115200 },
4380 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004381 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004382 pbn_b2_bt_4_115200 },
4383 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004384 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004385 pbn_b2_bt_2_115200 },
4386 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004387 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004388 pbn_b2_bt_4_115200 },
4389 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004390 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004391 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004392 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4393 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4394 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004395 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4396 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4397 pbn_b2_8_115200 },
4398
4399 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4400 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4401 pbn_b2_bt_2_115200 },
4402 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4403 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4404 pbn_b2_bt_2_921600 },
4405 /*
4406 * VScom SPCOM800, from sl@s.pl
4407 */
Alan Cox5756ee92008-02-08 04:18:51 -08004408 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4409 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004410 pbn_b2_8_921600 },
4411 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004412 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004413 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004414 /* Unknown card - subdevice 0x1584 */
4415 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4416 PCI_VENDOR_ID_PLX,
4417 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004418 pbn_b2_4_115200 },
4419 /* Unknown card - subdevice 0x1588 */
4420 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4421 PCI_VENDOR_ID_PLX,
4422 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4423 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004424 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4425 PCI_SUBVENDOR_ID_KEYSPAN,
4426 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4427 pbn_panacom },
4428 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4429 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4430 pbn_panacom4 },
4431 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4432 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4433 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004434 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4435 PCI_VENDOR_ID_ESDGMBH,
4436 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4437 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004438 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4439 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004440 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004441 pbn_b2_4_460800 },
4442 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4443 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004444 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004445 pbn_b2_8_460800 },
4446 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4447 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004448 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004449 pbn_b2_16_460800 },
4450 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4451 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004452 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004453 pbn_b2_16_460800 },
4454 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4455 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004456 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004457 pbn_b2_4_460800 },
4458 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4459 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004460 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004461 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004462 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4463 PCI_SUBVENDOR_ID_EXSYS,
4464 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004465 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004466 /*
4467 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4468 * (Exoray@isys.ca)
4469 */
4470 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4471 0x10b5, 0x106a, 0, 0,
4472 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304473 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004474 * EndRun Technologies. PCI express device range.
4475 * EndRun PTP/1588 has 2 Native UARTs.
4476 */
4477 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4478 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4479 pbn_endrun_2_4000000 },
4480 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304481 * Quatech cards. These actually have configurable clocks but for
4482 * now we just use the default.
4483 *
4484 * 100 series are RS232, 200 series RS422,
4485 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004486 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4487 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4488 pbn_b1_4_115200 },
4489 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4490 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4491 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304492 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4493 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4494 pbn_b2_2_115200 },
4495 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4496 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4497 pbn_b1_2_115200 },
4498 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4499 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4500 pbn_b2_2_115200 },
4501 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4502 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4503 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004504 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4505 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4506 pbn_b1_8_115200 },
4507 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4508 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4509 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304510 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4511 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4512 pbn_b1_4_115200 },
4513 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4514 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4515 pbn_b1_2_115200 },
4516 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4517 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4518 pbn_b1_4_115200 },
4519 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4520 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4521 pbn_b1_2_115200 },
4522 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4523 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4524 pbn_b2_4_115200 },
4525 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4526 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4527 pbn_b2_2_115200 },
4528 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4529 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4530 pbn_b2_1_115200 },
4531 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4532 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4533 pbn_b2_4_115200 },
4534 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4535 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4536 pbn_b2_2_115200 },
4537 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4538 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4539 pbn_b2_1_115200 },
4540 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4541 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4542 pbn_b0_8_115200 },
4543
Linus Torvalds1da177e2005-04-16 15:20:36 -07004544 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004545 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4546 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004547 pbn_b0_4_921600 },
4548 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004549 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4550 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004551 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004552 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4553 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4554 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004555
4556 /*
4557 * The below card is a little controversial since it is the
4558 * subject of a PCI vendor/device ID clash. (See
4559 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4560 * For now just used the hex ID 0x950a.
4561 */
4562 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004563 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4564 0, 0, pbn_b0_2_115200 },
4565 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4566 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4567 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004568 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004569 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4570 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004571 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4572 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4573 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004574 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004575 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4576 pbn_b0_4_115200 },
4577 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4578 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4579 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004580 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4581 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
4582 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004583
4584 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004585 * Oxford Semiconductor Inc. Tornado PCI express device range.
4586 */
4587 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4588 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4589 pbn_b0_1_4000000 },
4590 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4591 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4592 pbn_b0_1_4000000 },
4593 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4594 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4595 pbn_oxsemi_1_4000000 },
4596 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4597 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4598 pbn_oxsemi_1_4000000 },
4599 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4600 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4601 pbn_b0_1_4000000 },
4602 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4603 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4604 pbn_b0_1_4000000 },
4605 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4606 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4607 pbn_oxsemi_1_4000000 },
4608 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4609 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4610 pbn_oxsemi_1_4000000 },
4611 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4612 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4613 pbn_b0_1_4000000 },
4614 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4615 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4616 pbn_b0_1_4000000 },
4617 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4618 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4619 pbn_b0_1_4000000 },
4620 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4621 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4622 pbn_b0_1_4000000 },
4623 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4624 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4625 pbn_oxsemi_2_4000000 },
4626 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4627 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4628 pbn_oxsemi_2_4000000 },
4629 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4630 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4631 pbn_oxsemi_4_4000000 },
4632 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4633 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4634 pbn_oxsemi_4_4000000 },
4635 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4636 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4637 pbn_oxsemi_8_4000000 },
4638 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4639 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4640 pbn_oxsemi_8_4000000 },
4641 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4642 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4643 pbn_oxsemi_1_4000000 },
4644 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4645 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4646 pbn_oxsemi_1_4000000 },
4647 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4648 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4649 pbn_oxsemi_1_4000000 },
4650 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4651 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4652 pbn_oxsemi_1_4000000 },
4653 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4654 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4655 pbn_oxsemi_1_4000000 },
4656 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4657 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4658 pbn_oxsemi_1_4000000 },
4659 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4660 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4661 pbn_oxsemi_1_4000000 },
4662 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4663 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4664 pbn_oxsemi_1_4000000 },
4665 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4666 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4667 pbn_oxsemi_1_4000000 },
4668 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4669 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4670 pbn_oxsemi_1_4000000 },
4671 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4672 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4673 pbn_oxsemi_1_4000000 },
4674 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4675 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4676 pbn_oxsemi_1_4000000 },
4677 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4678 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4679 pbn_oxsemi_1_4000000 },
4680 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4681 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4682 pbn_oxsemi_1_4000000 },
4683 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4684 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4685 pbn_oxsemi_1_4000000 },
4686 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4687 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4688 pbn_oxsemi_1_4000000 },
4689 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4690 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4691 pbn_oxsemi_1_4000000 },
4692 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4693 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4694 pbn_oxsemi_1_4000000 },
4695 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4696 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4697 pbn_oxsemi_1_4000000 },
4698 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4699 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4700 pbn_oxsemi_1_4000000 },
4701 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4702 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4703 pbn_oxsemi_1_4000000 },
4704 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4705 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4706 pbn_oxsemi_1_4000000 },
4707 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4708 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4709 pbn_oxsemi_1_4000000 },
4710 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4711 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4712 pbn_oxsemi_1_4000000 },
4713 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4714 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4715 pbn_oxsemi_1_4000000 },
4716 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4717 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4718 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004719 /*
4720 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4721 */
4722 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4723 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4724 pbn_oxsemi_1_4000000 },
4725 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4726 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4727 pbn_oxsemi_2_4000000 },
4728 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4729 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4730 pbn_oxsemi_4_4000000 },
4731 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4732 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4733 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004734
4735 /*
4736 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4737 */
4738 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4739 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4740 pbn_oxsemi_2_4000000 },
4741
Lee Howard7106b4e2008-10-21 13:48:58 +01004742 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004743 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4744 * from skokodyn@yahoo.com
4745 */
4746 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4747 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4748 pbn_sbsxrsio },
4749 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4750 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4751 pbn_sbsxrsio },
4752 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4753 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4754 pbn_sbsxrsio },
4755 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4756 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4757 pbn_sbsxrsio },
4758
4759 /*
4760 * Digitan DS560-558, from jimd@esoft.com
4761 */
4762 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004763 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004764 pbn_b1_1_115200 },
4765
4766 /*
4767 * Titan Electronic cards
4768 * The 400L and 800L have a custom setup quirk.
4769 */
4770 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004771 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004772 pbn_b0_1_921600 },
4773 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004774 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004775 pbn_b0_2_921600 },
4776 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004777 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004778 pbn_b0_4_921600 },
4779 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004780 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004781 pbn_b0_4_921600 },
4782 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4783 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4784 pbn_b1_1_921600 },
4785 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4786 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4787 pbn_b1_bt_2_921600 },
4788 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4789 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4790 pbn_b0_bt_4_921600 },
4791 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4792 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4793 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004794 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4795 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4796 pbn_b4_bt_2_921600 },
4797 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4798 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4799 pbn_b4_bt_4_921600 },
4800 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4801 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4802 pbn_b4_bt_8_921600 },
4803 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4804 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4805 pbn_b0_4_921600 },
4806 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4807 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4808 pbn_b0_4_921600 },
4809 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4810 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4811 pbn_b0_4_921600 },
4812 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4813 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4814 pbn_oxsemi_1_4000000 },
4815 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4816 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4817 pbn_oxsemi_2_4000000 },
4818 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4819 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4820 pbn_oxsemi_4_4000000 },
4821 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4822 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4823 pbn_oxsemi_8_4000000 },
4824 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4825 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4826 pbn_oxsemi_2_4000000 },
4827 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4828 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4829 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004830 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4831 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4832 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004833 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4834 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4835 pbn_b0_4_921600 },
4836 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4837 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4838 pbn_b0_4_921600 },
4839 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4840 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4841 pbn_b0_4_921600 },
4842 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4843 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4844 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004845
4846 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4847 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4848 pbn_b2_1_460800 },
4849 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4850 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4851 pbn_b2_1_460800 },
4852 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4853 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4854 pbn_b2_1_460800 },
4855 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4856 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4857 pbn_b2_bt_2_921600 },
4858 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4859 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4860 pbn_b2_bt_2_921600 },
4861 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4862 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4863 pbn_b2_bt_2_921600 },
4864 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4865 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4866 pbn_b2_bt_4_921600 },
4867 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4868 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4869 pbn_b2_bt_4_921600 },
4870 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4871 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4872 pbn_b2_bt_4_921600 },
4873 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4874 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4875 pbn_b0_1_921600 },
4876 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4877 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4878 pbn_b0_1_921600 },
4879 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4880 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4881 pbn_b0_1_921600 },
4882 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4883 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4884 pbn_b0_bt_2_921600 },
4885 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4886 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4887 pbn_b0_bt_2_921600 },
4888 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4889 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4890 pbn_b0_bt_2_921600 },
4891 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4892 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4893 pbn_b0_bt_4_921600 },
4894 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4895 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4896 pbn_b0_bt_4_921600 },
4897 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4898 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4899 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004900 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4901 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4902 pbn_b0_bt_8_921600 },
4903 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4904 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4905 pbn_b0_bt_8_921600 },
4906 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4907 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4908 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004909
4910 /*
4911 * Computone devices submitted by Doug McNash dmcnash@computone.com
4912 */
4913 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4914 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4915 0, 0, pbn_computone_4 },
4916 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4917 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4918 0, 0, pbn_computone_8 },
4919 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4920 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4921 0, 0, pbn_computone_6 },
4922
4923 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4924 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4925 pbn_oxsemi },
4926 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4927 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4928 pbn_b0_bt_1_921600 },
4929
4930 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004931 * SUNIX (TIMEDIA)
4932 */
4933 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4934 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4935 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4936 pbn_b0_bt_1_921600 },
4937
4938 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4939 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4940 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4941 pbn_b0_bt_1_921600 },
4942
4943 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004944 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4945 */
4946 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4947 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4948 pbn_b0_bt_8_115200 },
4949 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4950 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4951 pbn_b0_bt_8_115200 },
4952
4953 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4954 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4955 pbn_b0_bt_2_115200 },
4956 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4957 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4958 pbn_b0_bt_2_115200 },
4959 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4960 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4961 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004962 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4963 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4964 pbn_b0_bt_2_115200 },
4965 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4966 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4967 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004968 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4969 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4970 pbn_b0_bt_4_460800 },
4971 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4972 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4973 pbn_b0_bt_4_460800 },
4974 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4975 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4976 pbn_b0_bt_2_460800 },
4977 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4978 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4979 pbn_b0_bt_2_460800 },
4980 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4981 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4982 pbn_b0_bt_2_460800 },
4983 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4984 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4985 pbn_b0_bt_1_115200 },
4986 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4987 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4988 pbn_b0_bt_1_460800 },
4989
4990 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004991 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4992 * Cards are identified by their subsystem vendor IDs, which
4993 * (in hex) match the model number.
4994 *
4995 * Note that JC140x are RS422/485 cards which require ox950
4996 * ACR = 0x10, and as such are not currently fully supported.
4997 */
4998 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4999 0x1204, 0x0004, 0, 0,
5000 pbn_b0_4_921600 },
5001 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5002 0x1208, 0x0004, 0, 0,
5003 pbn_b0_4_921600 },
5004/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5005 0x1402, 0x0002, 0, 0,
5006 pbn_b0_2_921600 }, */
5007/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5008 0x1404, 0x0004, 0, 0,
5009 pbn_b0_4_921600 }, */
5010 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
5011 0x1208, 0x0004, 0, 0,
5012 pbn_b0_4_921600 },
5013
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08005014 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
5015 0x1204, 0x0004, 0, 0,
5016 pbn_b0_4_921600 },
5017 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
5018 0x1208, 0x0004, 0, 0,
5019 pbn_b0_4_921600 },
5020 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
5021 0x1208, 0x0004, 0, 0,
5022 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00005023 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005024 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
5025 */
5026 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
5027 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5028 pbn_b1_1_1382400 },
5029
5030 /*
5031 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
5032 */
5033 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
5034 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5035 pbn_b1_1_1382400 },
5036
5037 /*
5038 * RAStel 2 port modem, gerg@moreton.com.au
5039 */
5040 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
5041 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5042 pbn_b2_bt_2_115200 },
5043
5044 /*
5045 * EKF addition for i960 Boards form EKF with serial port
5046 */
5047 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
5048 0xE4BF, PCI_ANY_ID, 0, 0,
5049 pbn_intel_i960 },
5050
5051 /*
5052 * Xircom Cardbus/Ethernet combos
5053 */
5054 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
5055 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5056 pbn_b0_1_115200 },
5057 /*
5058 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
5059 */
5060 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
5061 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5062 pbn_b0_1_115200 },
5063
5064 /*
5065 * Untested PCI modems, sent in from various folks...
5066 */
5067
5068 /*
5069 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
5070 */
5071 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
5072 0x1048, 0x1500, 0, 0,
5073 pbn_b1_1_115200 },
5074
5075 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
5076 0xFF00, 0, 0, 0,
5077 pbn_sgi_ioc3 },
5078
5079 /*
5080 * HP Diva card
5081 */
5082 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5083 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
5084 pbn_b1_1_115200 },
5085 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5086 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5087 pbn_b0_5_115200 },
5088 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
5089 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5090 pbn_b2_1_115200 },
5091
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00005092 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
5093 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5094 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005095 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
5096 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5097 pbn_b3_4_115200 },
5098 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
5099 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5100 pbn_b3_8_115200 },
5101
5102 /*
5103 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
5104 */
5105 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
5106 PCI_ANY_ID, PCI_ANY_ID,
5107 0,
5108 0, pbn_exar_XR17C152 },
5109 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
5110 PCI_ANY_ID, PCI_ANY_ID,
5111 0,
5112 0, pbn_exar_XR17C154 },
5113 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
5114 PCI_ANY_ID, PCI_ANY_ID,
5115 0,
5116 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06005117 /*
Soeren Grunewald96a5d182015-04-28 16:29:49 +02005118 * Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs
Matt Schultedc96efb2012-11-19 09:12:04 -06005119 */
5120 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
5121 PCI_ANY_ID, PCI_ANY_ID,
5122 0,
5123 0, pbn_exar_XR17V352 },
5124 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
5125 PCI_ANY_ID, PCI_ANY_ID,
5126 0,
5127 0, pbn_exar_XR17V354 },
5128 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
5129 PCI_ANY_ID, PCI_ANY_ID,
5130 0,
5131 0, pbn_exar_XR17V358 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02005132 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V4358,
5133 PCI_ANY_ID, PCI_ANY_ID,
5134 0,
5135 0, pbn_exar_XR17V4358 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02005136 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V8358,
5137 PCI_ANY_ID, PCI_ANY_ID,
5138 0,
5139 0, pbn_exar_XR17V8358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005140 /*
5141 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5142 */
5143 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5144 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5145 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07005146 /*
5147 * ITE
5148 */
5149 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5150 PCI_ANY_ID, PCI_ANY_ID,
5151 0, 0,
5152 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005153
5154 /*
Peter Horton737c1752006-08-26 09:07:36 +01005155 * IntaShield IS-200
5156 */
5157 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5158 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5159 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07005160 /*
5161 * IntaShield IS-400
5162 */
5163 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5164 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5165 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01005166 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08005167 * Perle PCI-RAS cards
5168 */
5169 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5170 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5171 0, 0, pbn_b2_4_921600 },
5172 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5173 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5174 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07005175
5176 /*
5177 * Mainpine series cards: Fairly standard layout but fools
5178 * parts of the autodetect in some cases and uses otherwise
5179 * unmatched communications subclasses in the PCI Express case
5180 */
5181
5182 { /* RockForceDUO */
5183 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5184 PCI_VENDOR_ID_MAINPINE, 0x0200,
5185 0, 0, pbn_b0_2_115200 },
5186 { /* RockForceQUATRO */
5187 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5188 PCI_VENDOR_ID_MAINPINE, 0x0300,
5189 0, 0, pbn_b0_4_115200 },
5190 { /* RockForceDUO+ */
5191 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5192 PCI_VENDOR_ID_MAINPINE, 0x0400,
5193 0, 0, pbn_b0_2_115200 },
5194 { /* RockForceQUATRO+ */
5195 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5196 PCI_VENDOR_ID_MAINPINE, 0x0500,
5197 0, 0, pbn_b0_4_115200 },
5198 { /* RockForce+ */
5199 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5200 PCI_VENDOR_ID_MAINPINE, 0x0600,
5201 0, 0, pbn_b0_2_115200 },
5202 { /* RockForce+ */
5203 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5204 PCI_VENDOR_ID_MAINPINE, 0x0700,
5205 0, 0, pbn_b0_4_115200 },
5206 { /* RockForceOCTO+ */
5207 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5208 PCI_VENDOR_ID_MAINPINE, 0x0800,
5209 0, 0, pbn_b0_8_115200 },
5210 { /* RockForceDUO+ */
5211 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5212 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5213 0, 0, pbn_b0_2_115200 },
5214 { /* RockForceQUARTRO+ */
5215 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5216 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5217 0, 0, pbn_b0_4_115200 },
5218 { /* RockForceOCTO+ */
5219 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5220 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5221 0, 0, pbn_b0_8_115200 },
5222 { /* RockForceD1 */
5223 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5224 PCI_VENDOR_ID_MAINPINE, 0x2000,
5225 0, 0, pbn_b0_1_115200 },
5226 { /* RockForceF1 */
5227 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5228 PCI_VENDOR_ID_MAINPINE, 0x2100,
5229 0, 0, pbn_b0_1_115200 },
5230 { /* RockForceD2 */
5231 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5232 PCI_VENDOR_ID_MAINPINE, 0x2200,
5233 0, 0, pbn_b0_2_115200 },
5234 { /* RockForceF2 */
5235 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5236 PCI_VENDOR_ID_MAINPINE, 0x2300,
5237 0, 0, pbn_b0_2_115200 },
5238 { /* RockForceD4 */
5239 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5240 PCI_VENDOR_ID_MAINPINE, 0x2400,
5241 0, 0, pbn_b0_4_115200 },
5242 { /* RockForceF4 */
5243 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5244 PCI_VENDOR_ID_MAINPINE, 0x2500,
5245 0, 0, pbn_b0_4_115200 },
5246 { /* RockForceD8 */
5247 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5248 PCI_VENDOR_ID_MAINPINE, 0x2600,
5249 0, 0, pbn_b0_8_115200 },
5250 { /* RockForceF8 */
5251 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5252 PCI_VENDOR_ID_MAINPINE, 0x2700,
5253 0, 0, pbn_b0_8_115200 },
5254 { /* IQ Express D1 */
5255 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5256 PCI_VENDOR_ID_MAINPINE, 0x3000,
5257 0, 0, pbn_b0_1_115200 },
5258 { /* IQ Express F1 */
5259 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5260 PCI_VENDOR_ID_MAINPINE, 0x3100,
5261 0, 0, pbn_b0_1_115200 },
5262 { /* IQ Express D2 */
5263 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5264 PCI_VENDOR_ID_MAINPINE, 0x3200,
5265 0, 0, pbn_b0_2_115200 },
5266 { /* IQ Express F2 */
5267 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5268 PCI_VENDOR_ID_MAINPINE, 0x3300,
5269 0, 0, pbn_b0_2_115200 },
5270 { /* IQ Express D4 */
5271 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5272 PCI_VENDOR_ID_MAINPINE, 0x3400,
5273 0, 0, pbn_b0_4_115200 },
5274 { /* IQ Express F4 */
5275 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5276 PCI_VENDOR_ID_MAINPINE, 0x3500,
5277 0, 0, pbn_b0_4_115200 },
5278 { /* IQ Express D8 */
5279 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5280 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5281 0, 0, pbn_b0_8_115200 },
5282 { /* IQ Express F8 */
5283 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5284 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5285 0, 0, pbn_b0_8_115200 },
5286
5287
Thomas Hoehn48212002007-02-10 01:46:05 -08005288 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005289 * PA Semi PA6T-1682M on-chip UART
5290 */
5291 { PCI_VENDOR_ID_PASEMI, 0xa004,
5292 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5293 pbn_pasemi_1682M },
5294
5295 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005296 * National Instruments
5297 */
Will Page04bf7e72009-04-06 17:32:15 +01005298 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5299 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5300 pbn_b1_16_115200 },
5301 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5302 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5303 pbn_b1_8_115200 },
5304 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5305 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5306 pbn_b1_bt_4_115200 },
5307 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5308 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5309 pbn_b1_bt_2_115200 },
5310 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5311 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5312 pbn_b1_bt_4_115200 },
5313 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5314 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5315 pbn_b1_bt_2_115200 },
5316 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5317 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5318 pbn_b1_16_115200 },
5319 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5320 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5321 pbn_b1_8_115200 },
5322 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5323 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5324 pbn_b1_bt_4_115200 },
5325 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5326 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5327 pbn_b1_bt_2_115200 },
5328 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5329 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5330 pbn_b1_bt_4_115200 },
5331 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5332 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5333 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005334 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5335 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5336 pbn_ni8430_2 },
5337 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5338 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5339 pbn_ni8430_2 },
5340 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5341 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5342 pbn_ni8430_4 },
5343 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5344 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5345 pbn_ni8430_4 },
5346 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5347 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5348 pbn_ni8430_8 },
5349 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5350 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5351 pbn_ni8430_8 },
5352 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5353 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5354 pbn_ni8430_16 },
5355 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5356 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5357 pbn_ni8430_16 },
5358 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5359 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5360 pbn_ni8430_2 },
5361 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5362 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5363 pbn_ni8430_2 },
5364 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5365 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5366 pbn_ni8430_4 },
5367 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5368 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5369 pbn_ni8430_4 },
5370
5371 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005372 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5373 */
5374 { PCI_VENDOR_ID_ADDIDATA,
5375 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5376 PCI_ANY_ID,
5377 PCI_ANY_ID,
5378 0,
5379 0,
5380 pbn_b0_4_115200 },
5381
5382 { PCI_VENDOR_ID_ADDIDATA,
5383 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5384 PCI_ANY_ID,
5385 PCI_ANY_ID,
5386 0,
5387 0,
5388 pbn_b0_2_115200 },
5389
5390 { PCI_VENDOR_ID_ADDIDATA,
5391 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5392 PCI_ANY_ID,
5393 PCI_ANY_ID,
5394 0,
5395 0,
5396 pbn_b0_1_115200 },
5397
Ian Abbott086231f2013-07-16 16:14:39 +01005398 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005399 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005400 PCI_ANY_ID,
5401 PCI_ANY_ID,
5402 0,
5403 0,
5404 pbn_b1_8_115200 },
5405
5406 { PCI_VENDOR_ID_ADDIDATA,
5407 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5408 PCI_ANY_ID,
5409 PCI_ANY_ID,
5410 0,
5411 0,
5412 pbn_b0_4_115200 },
5413
5414 { PCI_VENDOR_ID_ADDIDATA,
5415 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5416 PCI_ANY_ID,
5417 PCI_ANY_ID,
5418 0,
5419 0,
5420 pbn_b0_2_115200 },
5421
5422 { PCI_VENDOR_ID_ADDIDATA,
5423 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5424 PCI_ANY_ID,
5425 PCI_ANY_ID,
5426 0,
5427 0,
5428 pbn_b0_1_115200 },
5429
5430 { PCI_VENDOR_ID_ADDIDATA,
5431 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5432 PCI_ANY_ID,
5433 PCI_ANY_ID,
5434 0,
5435 0,
5436 pbn_b0_4_115200 },
5437
5438 { PCI_VENDOR_ID_ADDIDATA,
5439 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5440 PCI_ANY_ID,
5441 PCI_ANY_ID,
5442 0,
5443 0,
5444 pbn_b0_2_115200 },
5445
5446 { PCI_VENDOR_ID_ADDIDATA,
5447 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5448 PCI_ANY_ID,
5449 PCI_ANY_ID,
5450 0,
5451 0,
5452 pbn_b0_1_115200 },
5453
5454 { PCI_VENDOR_ID_ADDIDATA,
5455 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5456 PCI_ANY_ID,
5457 PCI_ANY_ID,
5458 0,
5459 0,
5460 pbn_b0_8_115200 },
5461
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005462 { PCI_VENDOR_ID_ADDIDATA,
5463 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5464 PCI_ANY_ID,
5465 PCI_ANY_ID,
5466 0,
5467 0,
5468 pbn_ADDIDATA_PCIe_4_3906250 },
5469
5470 { PCI_VENDOR_ID_ADDIDATA,
5471 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5472 PCI_ANY_ID,
5473 PCI_ANY_ID,
5474 0,
5475 0,
5476 pbn_ADDIDATA_PCIe_2_3906250 },
5477
5478 { PCI_VENDOR_ID_ADDIDATA,
5479 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5480 PCI_ANY_ID,
5481 PCI_ANY_ID,
5482 0,
5483 0,
5484 pbn_ADDIDATA_PCIe_1_3906250 },
5485
5486 { PCI_VENDOR_ID_ADDIDATA,
5487 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5488 PCI_ANY_ID,
5489 PCI_ANY_ID,
5490 0,
5491 0,
5492 pbn_ADDIDATA_PCIe_8_3906250 },
5493
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005494 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5495 PCI_VENDOR_ID_IBM, 0x0299,
5496 0, 0, pbn_b0_bt_2_115200 },
5497
Stefan Seyfried972ce082013-07-01 09:14:21 +02005498 /*
5499 * other NetMos 9835 devices are most likely handled by the
5500 * parport_serial driver, check drivers/parport/parport_serial.c
5501 * before adding them here.
5502 */
5503
Michael Bueschc4285b42009-06-30 11:41:21 -07005504 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5505 0xA000, 0x1000,
5506 0, 0, pbn_b0_1_115200 },
5507
Nicos Gollan7808edc2011-05-05 21:00:37 +02005508 /* the 9901 is a rebranded 9912 */
5509 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5510 0xA000, 0x1000,
5511 0, 0, pbn_b0_1_115200 },
5512
5513 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5514 0xA000, 0x1000,
5515 0, 0, pbn_b0_1_115200 },
5516
5517 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5518 0xA000, 0x1000,
5519 0, 0, pbn_b0_1_115200 },
5520
5521 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5522 0xA000, 0x1000,
5523 0, 0, pbn_b0_1_115200 },
5524
5525 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5526 0xA000, 0x3002,
5527 0, 0, pbn_NETMOS9900_2s_115200 },
5528
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005529 /*
Eric Smith44178172011-07-11 22:53:13 -06005530 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005531 */
5532
5533 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5534 0xA000, 0x1000,
5535 0, 0, pbn_b0_1_115200 },
5536
5537 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005538 0xA000, 0x3002,
5539 0, 0, pbn_b0_bt_2_115200 },
5540
5541 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005542 0xA000, 0x3004,
5543 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005544 /* Intel CE4100 */
5545 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5546 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5547 pbn_ce4100_1_115200 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03005548 /* Intel BayTrail */
5549 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
5550 PCI_ANY_ID, PCI_ANY_ID,
5551 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5552 pbn_byt },
5553 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
5554 PCI_ANY_ID, PCI_ANY_ID,
5555 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5556 pbn_byt },
Alan Cox29897082014-08-19 20:29:23 +03005557 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
5558 PCI_ANY_ID, PCI_ANY_ID,
5559 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5560 pbn_byt },
5561 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
5562 PCI_ANY_ID, PCI_ANY_ID,
5563 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5564 pbn_byt },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005565
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005566 /*
Andy Shevchenkof549e942015-02-23 16:24:43 +02005567 * Intel Penwell
5568 */
5569 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART1,
5570 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5571 pbn_pnw},
5572 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART2,
5573 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5574 pbn_pnw},
5575 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART3,
5576 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5577 pbn_pnw},
5578
5579 /*
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02005580 * Intel Tangier
5581 */
5582 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TNG_UART,
5583 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5584 pbn_tng},
5585
5586 /*
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01005587 * Intel Quark x1000
5588 */
5589 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
5590 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5591 pbn_qrk },
5592 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005593 * Cronyx Omega PCI
5594 */
5595 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5596 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5597 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005598
5599 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005600 * Broadcom TruManage
5601 */
5602 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5603 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5604 pbn_brcm_trumanage },
5605
5606 /*
Alan Cox66835492012-08-16 12:01:33 +01005607 * AgeStar as-prs2-009
5608 */
5609 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5610 PCI_ANY_ID, PCI_ANY_ID,
5611 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005612
5613 /*
5614 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5615 * so not listed here.
5616 */
5617 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5618 PCI_ANY_ID, PCI_ANY_ID,
5619 0, 0, pbn_b0_bt_4_115200 },
5620
5621 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5622 PCI_ANY_ID, PCI_ANY_ID,
5623 0, 0, pbn_b0_bt_2_115200 },
5624
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005625 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5626 PCI_ANY_ID, PCI_ANY_ID,
5627 0, 0, pbn_wch384_4 },
5628
Alan Cox66835492012-08-16 12:01:33 +01005629 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005630 * Commtech, Inc. Fastcom adapters
5631 */
5632 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5633 PCI_ANY_ID, PCI_ANY_ID,
5634 0,
5635 0, pbn_b0_2_1152000_200 },
5636 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5637 PCI_ANY_ID, PCI_ANY_ID,
5638 0,
5639 0, pbn_b0_4_1152000_200 },
5640 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5641 PCI_ANY_ID, PCI_ANY_ID,
5642 0,
5643 0, pbn_b0_4_1152000_200 },
5644 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5645 PCI_ANY_ID, PCI_ANY_ID,
5646 0,
5647 0, pbn_b0_8_1152000_200 },
5648 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5649 PCI_ANY_ID, PCI_ANY_ID,
5650 0,
5651 0, pbn_exar_XR17V352 },
5652 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5653 PCI_ANY_ID, PCI_ANY_ID,
5654 0,
5655 0, pbn_exar_XR17V354 },
5656 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5657 PCI_ANY_ID, PCI_ANY_ID,
5658 0,
5659 0, pbn_exar_XR17V358 },
5660
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005661 /* Fintek PCI serial cards */
5662 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5663 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5664 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5665
Matt Schulte14faa8c2012-11-21 10:35:15 -06005666 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667 * These entries match devices with class COMMUNICATION_SERIAL,
5668 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5669 */
5670 { PCI_ANY_ID, PCI_ANY_ID,
5671 PCI_ANY_ID, PCI_ANY_ID,
5672 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5673 0xffff00, pbn_default },
5674 { PCI_ANY_ID, PCI_ANY_ID,
5675 PCI_ANY_ID, PCI_ANY_ID,
5676 PCI_CLASS_COMMUNICATION_MODEM << 8,
5677 0xffff00, pbn_default },
5678 { PCI_ANY_ID, PCI_ANY_ID,
5679 PCI_ANY_ID, PCI_ANY_ID,
5680 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5681 0xffff00, pbn_default },
5682 { 0, }
5683};
5684
Michael Reed28071902011-05-31 12:06:28 -05005685static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5686 pci_channel_state_t state)
5687{
5688 struct serial_private *priv = pci_get_drvdata(dev);
5689
5690 if (state == pci_channel_io_perm_failure)
5691 return PCI_ERS_RESULT_DISCONNECT;
5692
5693 if (priv)
5694 pciserial_suspend_ports(priv);
5695
5696 pci_disable_device(dev);
5697
5698 return PCI_ERS_RESULT_NEED_RESET;
5699}
5700
5701static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5702{
5703 int rc;
5704
5705 rc = pci_enable_device(dev);
5706
5707 if (rc)
5708 return PCI_ERS_RESULT_DISCONNECT;
5709
5710 pci_restore_state(dev);
5711 pci_save_state(dev);
5712
5713 return PCI_ERS_RESULT_RECOVERED;
5714}
5715
5716static void serial8250_io_resume(struct pci_dev *dev)
5717{
5718 struct serial_private *priv = pci_get_drvdata(dev);
5719
5720 if (priv)
5721 pciserial_resume_ports(priv);
5722}
5723
Stephen Hemminger1d352032012-09-07 09:33:17 -07005724static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005725 .error_detected = serial8250_io_error_detected,
5726 .slot_reset = serial8250_io_slot_reset,
5727 .resume = serial8250_io_resume,
5728};
5729
Linus Torvalds1da177e2005-04-16 15:20:36 -07005730static struct pci_driver serial_pci_driver = {
5731 .name = "serial",
5732 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005733 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005734 .driver = {
5735 .pm = &pciserial_pm_ops,
5736 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005737 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005738 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005739};
5740
Wei Yongjun15a12e82012-10-26 23:04:22 +08005741module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005742
5743MODULE_LICENSE("GPL");
5744MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5745MODULE_DEVICE_TABLE(pci, serial_pci_tbl);