blob: e030e17a83f296320eadf0013831d4c435344184 [file] [log] [blame]
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001/*
2 * Copyright (C) 2008-2009 MontaVista Software Inc.
3 * Copyright (C) 2008-2009 Texas Instruments Inc
4 *
5 * Based on the LCD driver for TI Avalanche processors written by
6 * Ajay Singh and Shalom Hai.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option)any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/fb.h>
25#include <linux/dma-mapping.h>
26#include <linux/device.h>
27#include <linux/platform_device.h>
28#include <linux/uaccess.h>
Manjunathappa, Prakash9dd44d52012-09-21 21:20:57 +053029#include <linux/pm_runtime.h>
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070030#include <linux/interrupt.h>
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +053031#include <linux/wait.h>
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070032#include <linux/clk.h>
Chaithrika U Se04e5482009-12-15 16:46:29 -080033#include <linux/cpufreq.h>
Chaithrika U S1d3c6c72009-12-15 16:46:39 -080034#include <linux/console.h>
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +053035#include <linux/spinlock.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Florian Tobias Schandinata0239072012-07-29 16:47:40 +000037#include <linux/delay.h>
Aditya Nellutla3b9cc4e2012-05-23 11:36:31 +053038#include <linux/lcm.h>
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070039#include <video/da8xx-fb.h>
Manjunathappa, Prakash12fa8352012-02-09 11:54:06 +053040#include <asm/div64.h>
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070041
42#define DRIVER_NAME "da8xx_lcdc"
43
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +053044#define LCD_VERSION_1 1
45#define LCD_VERSION_2 2
46
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070047/* LCD Status Register */
Martin Ambrose1f9c3e12010-05-24 14:34:01 -070048#define LCD_END_OF_FRAME1 BIT(9)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070049#define LCD_END_OF_FRAME0 BIT(8)
Martin Ambrose1f9c3e12010-05-24 14:34:01 -070050#define LCD_PL_LOAD_DONE BIT(6)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070051#define LCD_FIFO_UNDERFLOW BIT(5)
52#define LCD_SYNC_LOST BIT(2)
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +053053#define LCD_FRAME_DONE BIT(0)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070054
55/* LCD DMA Control Register */
56#define LCD_DMA_BURST_SIZE(x) ((x) << 4)
57#define LCD_DMA_BURST_1 0x0
58#define LCD_DMA_BURST_2 0x1
59#define LCD_DMA_BURST_4 0x2
60#define LCD_DMA_BURST_8 0x3
61#define LCD_DMA_BURST_16 0x4
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +053062#define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
63#define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
64#define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070065#define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
66
67/* LCD Control Register */
68#define LCD_CLK_DIVISOR(x) ((x) << 8)
69#define LCD_RASTER_MODE 0x01
70
71/* LCD Raster Control Register */
72#define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
73#define PALETTE_AND_DATA 0x00
74#define PALETTE_ONLY 0x01
Martin Ambrose1f9c3e12010-05-24 14:34:01 -070075#define DATA_ONLY 0x02
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070076
77#define LCD_MONO_8BIT_MODE BIT(9)
78#define LCD_RASTER_ORDER BIT(8)
79#define LCD_TFT_MODE BIT(7)
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +053080#define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
81#define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
82#define LCD_V1_PL_INT_ENA BIT(4)
83#define LCD_V2_PL_INT_ENA BIT(6)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070084#define LCD_MONOCHROME_MODE BIT(1)
85#define LCD_RASTER_ENABLE BIT(0)
86#define LCD_TFT_ALT_ENABLE BIT(23)
87#define LCD_STN_565_ENABLE BIT(24)
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +053088#define LCD_V2_DMA_CLK_EN BIT(2)
89#define LCD_V2_LIDD_CLK_EN BIT(1)
90#define LCD_V2_CORE_CLK_EN BIT(0)
91#define LCD_V2_LPP_B10 26
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +053092#define LCD_V2_TFT_24BPP_MODE BIT(25)
93#define LCD_V2_TFT_24BPP_UNPACK BIT(26)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -070094
95/* LCD Raster Timing 2 Register */
96#define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
97#define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
98#define LCD_SYNC_CTRL BIT(25)
99#define LCD_SYNC_EDGE BIT(24)
100#define LCD_INVERT_PIXEL_CLOCK BIT(22)
101#define LCD_INVERT_LINE_CLOCK BIT(21)
102#define LCD_INVERT_FRAME_CLOCK BIT(20)
103
104/* LCD Block */
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530105#define LCD_PID_REG 0x0
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700106#define LCD_CTRL_REG 0x4
107#define LCD_STAT_REG 0x8
108#define LCD_RASTER_CTRL_REG 0x28
109#define LCD_RASTER_TIMING_0_REG 0x2C
110#define LCD_RASTER_TIMING_1_REG 0x30
111#define LCD_RASTER_TIMING_2_REG 0x34
112#define LCD_DMA_CTRL_REG 0x40
113#define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
114#define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700115#define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
116#define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
117
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530118/* Interrupt Registers available only in Version 2 */
119#define LCD_RAW_STAT_REG 0x58
120#define LCD_MASKED_STAT_REG 0x5c
121#define LCD_INT_ENABLE_SET_REG 0x60
122#define LCD_INT_ENABLE_CLR_REG 0x64
123#define LCD_END_OF_INT_IND_REG 0x68
124
125/* Clock registers available only on Version 2 */
126#define LCD_CLK_ENABLE_REG 0x6c
127#define LCD_CLK_RESET_REG 0x70
Manjunathappa, Prakash74a0efd2011-11-15 17:32:23 +0530128#define LCD_CLK_MAIN_RESET BIT(3)
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530129
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700130#define LCD_NUM_BUFFERS 2
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700131
132#define WSI_TIMEOUT 50
133#define PALETTE_SIZE 256
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700134
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500135#define CLK_MIN_DIV 2
136#define CLK_MAX_DIV 255
137
Arnd Bergmann34aef6e2012-09-14 20:33:43 +0000138static void __iomem *da8xx_fb_reg_base;
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530139static unsigned int lcd_revision;
140static irq_handler_t lcdc_irq_handler;
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +0530141static wait_queue_head_t frame_done_wq;
142static int frame_done_flag;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700143
Darren Etheridgea9cd67c2013-08-05 17:02:38 -0500144static unsigned int lcdc_read(unsigned int addr)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700145{
146 return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
147}
148
Darren Etheridgea9cd67c2013-08-05 17:02:38 -0500149static void lcdc_write(unsigned int val, unsigned int addr)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700150{
151 __raw_writel(val, da8xx_fb_reg_base + (addr));
152}
153
154struct da8xx_fb_par {
Afzal Mohammeddbe8e482013-08-05 17:02:27 -0500155 struct device *dev;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700156 resource_size_t p_palette_base;
157 unsigned char *v_palette_base;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700158 dma_addr_t vram_phys;
159 unsigned long vram_size;
160 void *vram_virt;
161 unsigned int dma_start;
162 unsigned int dma_end;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700163 struct clk *lcdc_clk;
164 int irq;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700165 unsigned int palette_sz;
Chaithrika U S36113802009-12-15 16:46:38 -0800166 int blank;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700167 wait_queue_head_t vsync_wait;
168 int vsync_flag;
169 int vsync_timeout;
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +0530170 spinlock_t lock_for_chan_update;
171
172 /*
173 * LCDC has 2 ping pong DMA channels, channel 0
174 * and channel 1.
175 */
176 unsigned int which_dma_channel_done;
Chaithrika U Se04e5482009-12-15 16:46:29 -0800177#ifdef CONFIG_CPU_FREQ
178 struct notifier_block freq_transition;
179#endif
Darren Etheridge0715c722013-08-05 17:02:37 -0500180 unsigned int lcdc_clk_rate;
Chaithrika U S36113802009-12-15 16:46:38 -0800181 void (*panel_power_ctrl)(int);
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530182 u32 pseudo_palette[16];
Afzal Mohammedb6dbe8e2013-08-05 17:02:24 -0500183 struct fb_videomode mode;
184 struct lcd_ctrl_config cfg;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700185};
186
Afzal Mohammedbe0f6db2013-08-05 17:02:23 -0500187static struct fb_var_screeninfo da8xx_fb_var;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700188
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800189static struct fb_fix_screeninfo da8xx_fb_fix = {
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700190 .id = "DA8xx FB Drv",
191 .type = FB_TYPE_PACKED_PIXELS,
192 .type_aux = 0,
193 .visual = FB_VISUAL_PSEUDOCOLOR,
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700194 .xpanstep = 0,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700195 .ypanstep = 1,
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700196 .ywrapstep = 0,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700197 .accel = FB_ACCEL_NONE
198};
199
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530200static struct fb_videomode known_lcd_panels[] = {
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700201 /* Sharp LCD035Q3DG01 */
202 [0] = {
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530203 .name = "Sharp_LCD035Q3DG01",
204 .xres = 320,
205 .yres = 240,
Darren Etheridgea6a799f2013-08-05 17:02:26 -0500206 .pixclock = KHZ2PICOS(4607),
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530207 .left_margin = 6,
208 .right_margin = 8,
209 .upper_margin = 2,
210 .lower_margin = 2,
211 .hsync_len = 0,
212 .vsync_len = 0,
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530213 .sync = FB_SYNC_CLK_INVERT |
214 FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700215 },
216 /* Sharp LK043T1DG01 */
217 [1] = {
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530218 .name = "Sharp_LK043T1DG01",
219 .xres = 480,
220 .yres = 272,
Darren Etheridgea6a799f2013-08-05 17:02:26 -0500221 .pixclock = KHZ2PICOS(7833),
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530222 .left_margin = 2,
223 .right_margin = 2,
224 .upper_margin = 2,
225 .lower_margin = 2,
226 .hsync_len = 41,
227 .vsync_len = 10,
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530228 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530229 .flag = 0,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700230 },
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100231 [2] = {
232 /* Hitachi SP10Q010 */
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530233 .name = "SP10Q010",
234 .xres = 320,
235 .yres = 240,
Darren Etheridgea6a799f2013-08-05 17:02:26 -0500236 .pixclock = KHZ2PICOS(7833),
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530237 .left_margin = 10,
238 .right_margin = 10,
239 .upper_margin = 10,
240 .lower_margin = 10,
241 .hsync_len = 10,
242 .vsync_len = 10,
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530243 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530244 .flag = 0,
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100245 },
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700246};
247
Darren Etheridgea9cd67c2013-08-05 17:02:38 -0500248static bool da8xx_fb_is_raster_enabled(void)
Darren Etheridgefe8c98f2013-08-05 17:02:29 -0500249{
250 return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
251}
252
Chaithrika U S36113802009-12-15 16:46:38 -0800253/* Enable the Raster Engine of the LCD Controller */
Darren Etheridgea9cd67c2013-08-05 17:02:38 -0500254static void lcd_enable_raster(void)
Chaithrika U S36113802009-12-15 16:46:38 -0800255{
256 u32 reg;
257
Manjunathappa, Prakash92b4e452012-07-20 21:21:11 +0530258 /* Put LCDC in reset for several cycles */
259 if (lcd_revision == LCD_VERSION_2)
260 /* Write 1 to reset LCDC */
261 lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
262 mdelay(1);
263
Manjunathappa, Prakash74a0efd2011-11-15 17:32:23 +0530264 /* Bring LCDC out of reset */
265 if (lcd_revision == LCD_VERSION_2)
266 lcdc_write(0, LCD_CLK_RESET_REG);
Manjunathappa, Prakash92b4e452012-07-20 21:21:11 +0530267 mdelay(1);
Manjunathappa, Prakash74a0efd2011-11-15 17:32:23 +0530268
Manjunathappa, Prakash92b4e452012-07-20 21:21:11 +0530269 /* Above reset sequence doesnot reset register context */
Chaithrika U S36113802009-12-15 16:46:38 -0800270 reg = lcdc_read(LCD_RASTER_CTRL_REG);
271 if (!(reg & LCD_RASTER_ENABLE))
272 lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
273}
274
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700275/* Disable the Raster Engine of the LCD Controller */
Darren Etheridgea9cd67c2013-08-05 17:02:38 -0500276static void lcd_disable_raster(enum da8xx_frame_complete wait_for_frame_done)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700277{
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700278 u32 reg;
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +0530279 int ret;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700280
281 reg = lcdc_read(LCD_RASTER_CTRL_REG);
Sudhakar Rajashekhara2f93e8f2009-09-22 16:47:06 -0700282 if (reg & LCD_RASTER_ENABLE)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700283 lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +0530284 else
285 /* return if already disabled */
286 return;
287
Darren Etheridge26e71642013-08-05 17:02:30 -0500288 if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
289 (lcd_revision == LCD_VERSION_2)) {
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +0530290 frame_done_flag = 0;
291 ret = wait_event_interruptible_timeout(frame_done_wq,
292 frame_done_flag != 0,
293 msecs_to_jiffies(50));
294 if (ret == 0)
295 pr_err("LCD Controller timed out\n");
296 }
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700297}
298
299static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
300{
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700301 u32 start;
302 u32 end;
303 u32 reg_ras;
304 u32 reg_dma;
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530305 u32 reg_int;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700306
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700307 /* init reg to clear PLM (loading mode) fields */
308 reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
309 reg_ras &= ~(3 << 20);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700310
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700311 reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700312
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700313 if (load_mode == LOAD_DATA) {
314 start = par->dma_start;
315 end = par->dma_end;
316
317 reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530318 if (lcd_revision == LCD_VERSION_1) {
319 reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
320 } else {
321 reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
322 LCD_V2_END_OF_FRAME0_INT_ENA |
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +0530323 LCD_V2_END_OF_FRAME1_INT_ENA |
Afzal Mohammede4008e22013-08-05 17:02:32 -0500324 LCD_FRAME_DONE | LCD_SYNC_LOST;
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530325 lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
326 }
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700327 reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
328
329 lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
330 lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
331 lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
332 lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
333 } else if (load_mode == LOAD_PALETTE) {
334 start = par->p_palette_base;
335 end = start + par->palette_sz - 1;
336
337 reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530338
339 if (lcd_revision == LCD_VERSION_1) {
340 reg_ras |= LCD_V1_PL_INT_ENA;
341 } else {
342 reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
343 LCD_V2_PL_INT_ENA;
344 lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
345 }
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700346
347 lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
348 lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
349 }
350
351 lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
352 lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
353
354 /*
355 * The Raster enable bit must be set after all other control fields are
356 * set.
357 */
358 lcd_enable_raster();
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700359}
360
Manjunathappa, Prakashfb8fa942012-07-18 21:03:36 +0530361/* Configure the Burst Size and fifo threhold of DMA */
362static int lcd_cfg_dma(int burst_size, int fifo_th)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700363{
364 u32 reg;
365
366 reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
367 switch (burst_size) {
368 case 1:
369 reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
370 break;
371 case 2:
372 reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
373 break;
374 case 4:
375 reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
376 break;
377 case 8:
378 reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
379 break;
380 case 16:
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530381 default:
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700382 reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
383 break;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700384 }
Manjunathappa, Prakashfb8fa942012-07-18 21:03:36 +0530385
386 reg |= (fifo_th << 8);
387
Sudhakar Rajashekhara2f93e8f2009-09-22 16:47:06 -0700388 lcdc_write(reg, LCD_DMA_CTRL_REG);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700389
390 return 0;
391}
392
393static void lcd_cfg_ac_bias(int period, int transitions_per_int)
394{
395 u32 reg;
396
397 /* Set the AC Bias Period and Number of Transisitons per Interrupt */
398 reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
399 reg |= LCD_AC_BIAS_FREQUENCY(period) |
400 LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
401 lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
402}
403
404static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
405 int front_porch)
406{
407 u32 reg;
408
409 reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
Darren Etheridge83edd732013-08-23 16:52:51 -0500410 reg |= (((back_porch-1) & 0xff) << 24)
411 | (((front_porch-1) & 0xff) << 16)
412 | (((pulse_width-1) & 0x3f) << 10);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700413 lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
Darren Etheridge2645ad12013-08-23 16:52:52 -0500414
415 /*
416 * LCDC Version 2 adds some extra bits that increase the allowable
417 * size of the horizontal timing registers.
418 * remember that the registers use 0 to represent 1 so all values
419 * that get set into register need to be decremented by 1
420 */
421 if (lcd_revision == LCD_VERSION_2) {
422 /* Mask off the bits we want to change */
423 reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & ~0x780000ff;
424 reg |= ((front_porch-1) & 0x300) >> 8;
425 reg |= ((back_porch-1) & 0x300) >> 4;
426 reg |= ((pulse_width-1) & 0x3c0) << 21;
427 lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
428 }
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700429}
430
431static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
432 int front_porch)
433{
434 u32 reg;
435
436 reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
437 reg |= ((back_porch & 0xff) << 24)
438 | ((front_porch & 0xff) << 16)
Darren Etheridge83edd732013-08-23 16:52:51 -0500439 | (((pulse_width-1) & 0x3f) << 10);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700440 lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
441}
442
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530443static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
444 struct fb_videomode *panel)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700445{
446 u32 reg;
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530447 u32 reg_int;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700448
449 reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
450 LCD_MONO_8BIT_MODE |
451 LCD_MONOCHROME_MODE);
452
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530453 switch (cfg->panel_shade) {
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700454 case MONOCHROME:
455 reg |= LCD_MONOCHROME_MODE;
456 if (cfg->mono_8bit_mode)
457 reg |= LCD_MONO_8BIT_MODE;
458 break;
459 case COLOR_ACTIVE:
460 reg |= LCD_TFT_MODE;
461 if (cfg->tft_alt_mode)
462 reg |= LCD_TFT_ALT_ENABLE;
463 break;
464
465 case COLOR_PASSIVE:
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530466 /* AC bias applicable only for Pasive panels */
467 lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
468 if (cfg->bpp == 12 && cfg->stn_565_mode)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700469 reg |= LCD_STN_565_ENABLE;
470 break;
471
472 default:
473 return -EINVAL;
474 }
475
476 /* enable additional interrupts here */
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530477 if (lcd_revision == LCD_VERSION_1) {
478 reg |= LCD_V1_UNDERFLOW_INT_ENA;
479 } else {
480 reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
481 LCD_V2_UNDERFLOW_INT_ENA;
482 lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
483 }
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700484
485 lcdc_write(reg, LCD_RASTER_CTRL_REG);
486
487 reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
488
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530489 reg |= LCD_SYNC_CTRL;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700490
491 if (cfg->sync_edge)
492 reg |= LCD_SYNC_EDGE;
493 else
494 reg &= ~LCD_SYNC_EDGE;
495
Darren Etheridge028cd862013-08-23 16:52:53 -0500496 if ((panel->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700497 reg |= LCD_INVERT_LINE_CLOCK;
498 else
499 reg &= ~LCD_INVERT_LINE_CLOCK;
500
Darren Etheridge028cd862013-08-23 16:52:53 -0500501 if ((panel->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700502 reg |= LCD_INVERT_FRAME_CLOCK;
503 else
504 reg &= ~LCD_INVERT_FRAME_CLOCK;
505
506 lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
507
508 return 0;
509}
510
511static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
512 u32 bpp, u32 raster_order)
513{
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700514 u32 reg;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700515
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530516 if (bpp > 16 && lcd_revision == LCD_VERSION_1)
517 return -EINVAL;
518
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700519 /* Set the Panel Width */
520 /* Pixels per line = (PPL + 1)*16 */
Manjunathappa, Prakash4d740802011-07-18 09:58:53 +0530521 if (lcd_revision == LCD_VERSION_1) {
522 /*
523 * 0x3F in bits 4..9 gives max horizontal resolution = 1024
524 * pixels.
525 */
526 width &= 0x3f0;
527 } else {
528 /*
529 * 0x7F in bits 4..10 gives max horizontal resolution = 2048
530 * pixels.
531 */
532 width &= 0x7f0;
533 }
534
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700535 reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
536 reg &= 0xfffffc00;
Manjunathappa, Prakash4d740802011-07-18 09:58:53 +0530537 if (lcd_revision == LCD_VERSION_1) {
538 reg |= ((width >> 4) - 1) << 4;
539 } else {
540 width = (width >> 4) - 1;
541 reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
542 }
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700543 lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
544
545 /* Set the Panel Height */
Manjunathappa, Prakash4d740802011-07-18 09:58:53 +0530546 /* Set bits 9:0 of Lines Per Pixel */
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700547 reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
548 reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
549 lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
550
Manjunathappa, Prakash4d740802011-07-18 09:58:53 +0530551 /* Set bit 10 of Lines Per Pixel */
552 if (lcd_revision == LCD_VERSION_2) {
553 reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
554 reg |= ((height - 1) & 0x400) << 16;
555 lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
556 }
557
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700558 /* Set the Raster Order of the Frame Buffer */
559 reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
560 if (raster_order)
561 reg |= LCD_RASTER_ORDER;
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530562
563 par->palette_sz = 16 * 2;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700564
565 switch (bpp) {
566 case 1:
567 case 2:
568 case 4:
569 case 16:
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530570 break;
571 case 24:
572 reg |= LCD_V2_TFT_24BPP_MODE;
Darren Etheridgefa8a00c2013-08-05 17:02:31 -0500573 break;
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530574 case 32:
Darren Etheridgefa8a00c2013-08-05 17:02:31 -0500575 reg |= LCD_V2_TFT_24BPP_MODE;
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530576 reg |= LCD_V2_TFT_24BPP_UNPACK;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700577 break;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700578 case 8:
579 par->palette_sz = 256 * 2;
580 break;
581
582 default:
583 return -EINVAL;
584 }
585
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530586 lcdc_write(reg, LCD_RASTER_CTRL_REG);
587
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700588 return 0;
589}
590
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530591#define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700592static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
593 unsigned blue, unsigned transp,
594 struct fb_info *info)
595{
596 struct da8xx_fb_par *par = info->par;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700597 unsigned short *palette = (unsigned short *) par->v_palette_base;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700598 u_short pal;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700599 int update_hw = 0;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700600
601 if (regno > 255)
602 return 1;
603
604 if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
605 return 1;
606
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530607 if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
608 return -EINVAL;
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100609
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530610 switch (info->fix.visual) {
611 case FB_VISUAL_TRUECOLOR:
612 red = CNVT_TOHW(red, info->var.red.length);
613 green = CNVT_TOHW(green, info->var.green.length);
614 blue = CNVT_TOHW(blue, info->var.blue.length);
615 break;
616 case FB_VISUAL_PSEUDOCOLOR:
617 switch (info->var.bits_per_pixel) {
618 case 4:
619 if (regno > 15)
620 return -EINVAL;
621
622 if (info->var.grayscale) {
623 pal = regno;
624 } else {
625 red >>= 4;
626 green >>= 8;
627 blue >>= 12;
628
629 pal = red & 0x0f00;
630 pal |= green & 0x00f0;
631 pal |= blue & 0x000f;
632 }
633 if (regno == 0)
634 pal |= 0x2000;
635 palette[regno] = pal;
636 break;
637
638 case 8:
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100639 red >>= 4;
640 green >>= 8;
641 blue >>= 12;
642
643 pal = (red & 0x0f00);
644 pal |= (green & 0x00f0);
645 pal |= (blue & 0x000f);
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530646
647 if (palette[regno] != pal) {
648 update_hw = 1;
649 palette[regno] = pal;
650 }
651 break;
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100652 }
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530653 break;
654 }
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100655
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530656 /* Truecolor has hardware independent palette */
657 if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
658 u32 v;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700659
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530660 if (regno > 15)
661 return -EINVAL;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700662
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530663 v = (red << info->var.red.offset) |
664 (green << info->var.green.offset) |
665 (blue << info->var.blue.offset);
666
667 switch (info->var.bits_per_pixel) {
668 case 16:
669 ((u16 *) (info->pseudo_palette))[regno] = v;
670 break;
671 case 24:
672 case 32:
673 ((u32 *) (info->pseudo_palette))[regno] = v;
674 break;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700675 }
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700676 if (palette[0] != 0x4000) {
677 update_hw = 1;
678 palette[0] = 0x4000;
679 }
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700680 }
681
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700682 /* Update the palette in the h/w as needed. */
683 if (update_hw)
684 lcd_blit(LOAD_PALETTE, par);
685
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700686 return 0;
687}
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530688#undef CNVT_TOHW
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700689
Afzal Mohammed39c87d42013-08-05 17:02:21 -0500690static void da8xx_fb_lcd_reset(void)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700691{
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700692 /* DMA has to be disabled */
693 lcdc_write(0, LCD_DMA_CTRL_REG);
694 lcdc_write(0, LCD_RASTER_CTRL_REG);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530695
Manjunathappa, Prakash74a0efd2011-11-15 17:32:23 +0530696 if (lcd_revision == LCD_VERSION_2) {
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530697 lcdc_write(0, LCD_INT_ENABLE_SET_REG);
Manjunathappa, Prakash74a0efd2011-11-15 17:32:23 +0530698 /* Write 1 to reset */
699 lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
700 lcdc_write(0, LCD_CLK_RESET_REG);
701 }
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700702}
703
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500704static int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par,
705 unsigned lcdc_clk_div,
706 unsigned lcdc_clk_rate)
Chaithrika U S8097b172009-12-15 16:46:29 -0800707{
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500708 int ret;
Chaithrika U S8097b172009-12-15 16:46:29 -0800709
Darren Etheridge0715c722013-08-05 17:02:37 -0500710 if (par->lcdc_clk_rate != lcdc_clk_rate) {
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500711 ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate);
712 if (IS_ERR_VALUE(ret)) {
713 dev_err(par->dev,
714 "unable to set clock rate at %u\n",
715 lcdc_clk_rate);
716 return ret;
717 }
Darren Etheridge0715c722013-08-05 17:02:37 -0500718 par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500719 }
Afzal Mohammed404fdfe2013-08-05 17:02:28 -0500720
Chaithrika U S8097b172009-12-15 16:46:29 -0800721 /* Configure the LCD clock divisor. */
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500722 lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) |
Chaithrika U S8097b172009-12-15 16:46:29 -0800723 (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530724
725 if (lcd_revision == LCD_VERSION_2)
726 lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
727 LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500728
729 return 0;
Darren Etheridgea6a799f2013-08-05 17:02:26 -0500730}
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530731
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500732static unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
733 unsigned pixclock,
734 unsigned *lcdc_clk_rate)
Darren Etheridgea6a799f2013-08-05 17:02:26 -0500735{
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500736 unsigned lcdc_clk_div;
Darren Etheridgea6a799f2013-08-05 17:02:26 -0500737
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500738 pixclock = PICOS2KHZ(pixclock) * 1000;
739
Darren Etheridge0715c722013-08-05 17:02:37 -0500740 *lcdc_clk_rate = par->lcdc_clk_rate;
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500741
742 if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) {
743 *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
744 pixclock * CLK_MAX_DIV);
745 lcdc_clk_div = CLK_MAX_DIV;
746 } else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) {
747 *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
748 pixclock * CLK_MIN_DIV);
749 lcdc_clk_div = CLK_MIN_DIV;
750 } else {
751 lcdc_clk_div = *lcdc_clk_rate / pixclock;
752 }
753
754 return lcdc_clk_div;
755}
756
757static int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
758 struct fb_videomode *mode)
759{
760 unsigned lcdc_clk_rate;
761 unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock,
762 &lcdc_clk_rate);
763
764 return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate);
765}
766
Darren Etheridgea9cd67c2013-08-05 17:02:38 -0500767static unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500768 unsigned pixclock)
769{
770 unsigned lcdc_clk_div, lcdc_clk_rate;
771
772 lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate);
773 return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div));
Chaithrika U S8097b172009-12-15 16:46:29 -0800774}
775
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700776static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530777 struct fb_videomode *panel)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700778{
779 u32 bpp;
780 int ret = 0;
781
Darren Etheridge2dfa77a2013-08-05 17:02:36 -0500782 ret = da8xx_fb_calc_config_clk_divider(par, panel);
783 if (IS_ERR_VALUE(ret)) {
784 dev_err(par->dev, "unable to configure clock\n");
785 return ret;
786 }
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700787
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530788 if (panel->sync & FB_SYNC_CLK_INVERT)
Sudhakar Rajashekhara2f93e8f2009-09-22 16:47:06 -0700789 lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
790 LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
791 else
792 lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
793 ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
794
Manjunathappa, Prakashfb8fa942012-07-18 21:03:36 +0530795 /* Configure the DMA burst size and fifo threshold. */
796 ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700797 if (ret < 0)
798 return ret;
799
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700800 /* Configure the vertical and horizontal sync properties. */
Darren Etheridgea592d9f2013-08-23 16:52:50 -0500801 lcd_cfg_vertical_sync(panel->upper_margin, panel->vsync_len,
802 panel->lower_margin);
803 lcd_cfg_horizontal_sync(panel->left_margin, panel->hsync_len,
804 panel->right_margin);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700805
806 /* Configure for disply */
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530807 ret = lcd_cfg_display(cfg, panel);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700808 if (ret < 0)
809 return ret;
810
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +0530811 bpp = cfg->bpp;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700812
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700813 if (bpp == 12)
814 bpp = 16;
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +0530815 ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
816 (unsigned int)panel->yres, bpp,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700817 cfg->raster_order);
818 if (ret < 0)
819 return ret;
820
821 /* Configure FDD */
822 lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
823 (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
824
825 return 0;
826}
827
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530828/* IRQ handler for version 2 of LCDC */
829static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
830{
831 struct da8xx_fb_par *par = arg;
832 u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530833
834 if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
Darren Etheridge26e71642013-08-05 17:02:30 -0500835 lcd_disable_raster(DA8XX_FRAME_NOWAIT);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530836 lcdc_write(stat, LCD_MASKED_STAT_REG);
837 lcd_enable_raster();
838 } else if (stat & LCD_PL_LOAD_DONE) {
839 /*
840 * Must disable raster before changing state of any control bit.
841 * And also must be disabled before clearing the PL loading
842 * interrupt via the following write to the status register. If
843 * this is done after then one gets multiple PL done interrupts.
844 */
Darren Etheridge26e71642013-08-05 17:02:30 -0500845 lcd_disable_raster(DA8XX_FRAME_NOWAIT);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530846
847 lcdc_write(stat, LCD_MASKED_STAT_REG);
848
Manjunathappa, Prakash8a81dcc2012-07-18 20:51:11 +0530849 /* Disable PL completion interrupt */
850 lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530851
852 /* Setup and start data loading mode */
853 lcd_blit(LOAD_DATA, par);
854 } else {
855 lcdc_write(stat, LCD_MASKED_STAT_REG);
856
857 if (stat & LCD_END_OF_FRAME0) {
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +0530858 par->which_dma_channel_done = 0;
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530859 lcdc_write(par->dma_start,
860 LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
861 lcdc_write(par->dma_end,
862 LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
863 par->vsync_flag = 1;
864 wake_up_interruptible(&par->vsync_wait);
865 }
866
867 if (stat & LCD_END_OF_FRAME1) {
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +0530868 par->which_dma_channel_done = 1;
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530869 lcdc_write(par->dma_start,
870 LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
871 lcdc_write(par->dma_end,
872 LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
873 par->vsync_flag = 1;
874 wake_up_interruptible(&par->vsync_wait);
875 }
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +0530876
877 /* Set only when controller is disabled and at the end of
878 * active frame
879 */
880 if (stat & BIT(0)) {
881 frame_done_flag = 1;
882 wake_up_interruptible(&frame_done_wq);
883 }
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530884 }
885
886 lcdc_write(0, LCD_END_OF_INT_IND_REG);
887 return IRQ_HANDLED;
888}
889
890/* IRQ handler for version 1 LCDC */
891static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700892{
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700893 struct da8xx_fb_par *par = arg;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700894 u32 stat = lcdc_read(LCD_STAT_REG);
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700895 u32 reg_ras;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700896
897 if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
Darren Etheridge26e71642013-08-05 17:02:30 -0500898 lcd_disable_raster(DA8XX_FRAME_NOWAIT);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700899 lcdc_write(stat, LCD_STAT_REG);
Chaithrika U S36113802009-12-15 16:46:38 -0800900 lcd_enable_raster();
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700901 } else if (stat & LCD_PL_LOAD_DONE) {
902 /*
903 * Must disable raster before changing state of any control bit.
904 * And also must be disabled before clearing the PL loading
905 * interrupt via the following write to the status register. If
906 * this is done after then one gets multiple PL done interrupts.
907 */
Darren Etheridge26e71642013-08-05 17:02:30 -0500908 lcd_disable_raster(DA8XX_FRAME_NOWAIT);
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700909
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700910 lcdc_write(stat, LCD_STAT_REG);
911
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700912 /* Disable PL completion inerrupt */
913 reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +0530914 reg_ras &= ~LCD_V1_PL_INT_ENA;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700915 lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
916
917 /* Setup and start data loading mode */
918 lcd_blit(LOAD_DATA, par);
919 } else {
920 lcdc_write(stat, LCD_STAT_REG);
921
922 if (stat & LCD_END_OF_FRAME0) {
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +0530923 par->which_dma_channel_done = 0;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700924 lcdc_write(par->dma_start,
925 LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
926 lcdc_write(par->dma_end,
927 LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
928 par->vsync_flag = 1;
929 wake_up_interruptible(&par->vsync_wait);
930 }
931
932 if (stat & LCD_END_OF_FRAME1) {
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +0530933 par->which_dma_channel_done = 1;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -0700934 lcdc_write(par->dma_start,
935 LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
936 lcdc_write(par->dma_end,
937 LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
938 par->vsync_flag = 1;
939 wake_up_interruptible(&par->vsync_wait);
940 }
941 }
942
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700943 return IRQ_HANDLED;
944}
945
946static int fb_check_var(struct fb_var_screeninfo *var,
947 struct fb_info *info)
948{
949 int err = 0;
Afzal Mohammed87dac712013-08-05 17:02:20 -0500950 struct da8xx_fb_par *par = info->par;
951 int bpp = var->bits_per_pixel >> 3;
952 unsigned long line_size = var->xres_virtual * bpp;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700953
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530954 if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
955 return -EINVAL;
956
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700957 switch (var->bits_per_pixel) {
958 case 1:
959 case 8:
960 var->red.offset = 0;
961 var->red.length = 8;
962 var->green.offset = 0;
963 var->green.length = 8;
964 var->blue.offset = 0;
965 var->blue.length = 8;
966 var->transp.offset = 0;
967 var->transp.length = 0;
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100968 var->nonstd = 0;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700969 break;
970 case 4:
971 var->red.offset = 0;
972 var->red.length = 4;
973 var->green.offset = 0;
974 var->green.length = 4;
975 var->blue.offset = 0;
976 var->blue.length = 4;
977 var->transp.offset = 0;
978 var->transp.length = 0;
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100979 var->nonstd = FB_NONSTD_REV_PIX_IN_B;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700980 break;
981 case 16: /* RGB 565 */
Sudhakar Rajashekhara3510b8f2009-12-01 13:17:43 -0800982 var->red.offset = 11;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700983 var->red.length = 5;
984 var->green.offset = 5;
985 var->green.length = 6;
Sudhakar Rajashekhara3510b8f2009-12-01 13:17:43 -0800986 var->blue.offset = 0;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700987 var->blue.length = 5;
988 var->transp.offset = 0;
989 var->transp.length = 0;
Anatolij Gustschinf4130702012-03-13 14:13:57 +0100990 var->nonstd = 0;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -0700991 break;
Manjunathappa, Prakash1a2b7502012-08-14 18:51:42 +0530992 case 24:
993 var->red.offset = 16;
994 var->red.length = 8;
995 var->green.offset = 8;
996 var->green.length = 8;
997 var->blue.offset = 0;
998 var->blue.length = 8;
999 var->nonstd = 0;
1000 break;
1001 case 32:
1002 var->transp.offset = 24;
1003 var->transp.length = 8;
1004 var->red.offset = 16;
1005 var->red.length = 8;
1006 var->green.offset = 8;
1007 var->green.length = 8;
1008 var->blue.offset = 0;
1009 var->blue.length = 8;
1010 var->nonstd = 0;
1011 break;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001012 default:
1013 err = -EINVAL;
1014 }
1015
1016 var->red.msb_right = 0;
1017 var->green.msb_right = 0;
1018 var->blue.msb_right = 0;
1019 var->transp.msb_right = 0;
Afzal Mohammed87dac712013-08-05 17:02:20 -05001020
1021 if (line_size * var->yres_virtual > par->vram_size)
1022 var->yres_virtual = par->vram_size / line_size;
1023
1024 if (var->yres > var->yres_virtual)
1025 var->yres = var->yres_virtual;
1026
1027 if (var->xres > var->xres_virtual)
1028 var->xres = var->xres_virtual;
1029
1030 if (var->xres + var->xoffset > var->xres_virtual)
1031 var->xoffset = var->xres_virtual - var->xres;
1032 if (var->yres + var->yoffset > var->yres_virtual)
1033 var->yoffset = var->yres_virtual - var->yres;
1034
Afzal Mohammed404fdfe2013-08-05 17:02:28 -05001035 var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
1036
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001037 return err;
1038}
1039
Chaithrika U Se04e5482009-12-15 16:46:29 -08001040#ifdef CONFIG_CPU_FREQ
1041static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
1042 unsigned long val, void *data)
1043{
1044 struct da8xx_fb_par *par;
Chaithrika U Se04e5482009-12-15 16:46:29 -08001045
1046 par = container_of(nb, struct da8xx_fb_par, freq_transition);
Manjunathappa, Prakashf8209172012-01-03 18:10:51 +05301047 if (val == CPUFREQ_POSTCHANGE) {
Darren Etheridge0715c722013-08-05 17:02:37 -05001048 if (par->lcdc_clk_rate != clk_get_rate(par->lcdc_clk)) {
1049 par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
Darren Etheridge26e71642013-08-05 17:02:30 -05001050 lcd_disable_raster(DA8XX_FRAME_WAIT);
Darren Etheridgea6a799f2013-08-05 17:02:26 -05001051 da8xx_fb_calc_config_clk_divider(par, &par->mode);
Manjunathappa, Prakash67900812012-08-31 19:48:59 +05301052 if (par->blank == FB_BLANK_UNBLANK)
1053 lcd_enable_raster();
Manjunathappa, Prakashf8209172012-01-03 18:10:51 +05301054 }
Chaithrika U Se04e5482009-12-15 16:46:29 -08001055 }
1056
1057 return 0;
1058}
1059
Darren Etheridgea9cd67c2013-08-05 17:02:38 -05001060static int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
Chaithrika U Se04e5482009-12-15 16:46:29 -08001061{
1062 par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
1063
1064 return cpufreq_register_notifier(&par->freq_transition,
1065 CPUFREQ_TRANSITION_NOTIFIER);
1066}
1067
Darren Etheridgea9cd67c2013-08-05 17:02:38 -05001068static void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
Chaithrika U Se04e5482009-12-15 16:46:29 -08001069{
1070 cpufreq_unregister_notifier(&par->freq_transition,
1071 CPUFREQ_TRANSITION_NOTIFIER);
1072}
1073#endif
1074
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08001075static int fb_remove(struct platform_device *dev)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001076{
1077 struct fb_info *info = dev_get_drvdata(&dev->dev);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001078
1079 if (info) {
1080 struct da8xx_fb_par *par = info->par;
1081
Chaithrika U Se04e5482009-12-15 16:46:29 -08001082#ifdef CONFIG_CPU_FREQ
1083 lcd_da8xx_cpufreq_deregister(par);
1084#endif
Chaithrika U S36113802009-12-15 16:46:38 -08001085 if (par->panel_power_ctrl)
1086 par->panel_power_ctrl(0);
1087
Darren Etheridge26e71642013-08-05 17:02:30 -05001088 lcd_disable_raster(DA8XX_FRAME_WAIT);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001089 lcdc_write(0, LCD_RASTER_CTRL_REG);
1090
1091 /* disable DMA */
1092 lcdc_write(0, LCD_DMA_CTRL_REG);
1093
1094 unregister_framebuffer(info);
1095 fb_dealloc_cmap(&info->cmap);
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001096 dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
1097 par->p_palette_base);
1098 dma_free_coherent(NULL, par->vram_size, par->vram_virt,
1099 par->vram_phys);
Manjunathappa, Prakash9dd44d52012-09-21 21:20:57 +05301100 pm_runtime_put_sync(&dev->dev);
1101 pm_runtime_disable(&dev->dev);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001102 framebuffer_release(info);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001103
1104 }
Sudhakar Rajashekhara2f93e8f2009-09-22 16:47:06 -07001105 return 0;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001106}
1107
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001108/*
1109 * Function to wait for vertical sync which for this LCD peripheral
1110 * translates into waiting for the current raster frame to complete.
1111 */
1112static int fb_wait_for_vsync(struct fb_info *info)
1113{
1114 struct da8xx_fb_par *par = info->par;
1115 int ret;
1116
1117 /*
1118 * Set flag to 0 and wait for isr to set to 1. It would seem there is a
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001119 * race condition here where the ISR could have occurred just before or
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001120 * just after this set. But since we are just coarsely waiting for
1121 * a frame to complete then that's OK. i.e. if the frame completed
1122 * just before this code executed then we have to wait another full
1123 * frame time but there is no way to avoid such a situation. On the
1124 * other hand if the frame completed just after then we don't need
1125 * to wait long at all. Either way we are guaranteed to return to the
1126 * user immediately after a frame completion which is all that is
1127 * required.
1128 */
1129 par->vsync_flag = 0;
1130 ret = wait_event_interruptible_timeout(par->vsync_wait,
1131 par->vsync_flag != 0,
1132 par->vsync_timeout);
1133 if (ret < 0)
1134 return ret;
1135 if (ret == 0)
1136 return -ETIMEDOUT;
1137
1138 return 0;
1139}
1140
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001141static int fb_ioctl(struct fb_info *info, unsigned int cmd,
1142 unsigned long arg)
1143{
1144 struct lcd_sync_arg sync_arg;
1145
1146 switch (cmd) {
1147 case FBIOGET_CONTRAST:
1148 case FBIOPUT_CONTRAST:
1149 case FBIGET_BRIGHTNESS:
1150 case FBIPUT_BRIGHTNESS:
1151 case FBIGET_COLOR:
1152 case FBIPUT_COLOR:
Sudhakar Rajashekhara2f93e8f2009-09-22 16:47:06 -07001153 return -ENOTTY;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001154 case FBIPUT_HSYNC:
1155 if (copy_from_user(&sync_arg, (char *)arg,
1156 sizeof(struct lcd_sync_arg)))
Sudhakar Rajashekhara2f93e8f2009-09-22 16:47:06 -07001157 return -EFAULT;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001158 lcd_cfg_horizontal_sync(sync_arg.back_porch,
1159 sync_arg.pulse_width,
1160 sync_arg.front_porch);
1161 break;
1162 case FBIPUT_VSYNC:
1163 if (copy_from_user(&sync_arg, (char *)arg,
1164 sizeof(struct lcd_sync_arg)))
Sudhakar Rajashekhara2f93e8f2009-09-22 16:47:06 -07001165 return -EFAULT;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001166 lcd_cfg_vertical_sync(sync_arg.back_porch,
1167 sync_arg.pulse_width,
1168 sync_arg.front_porch);
1169 break;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001170 case FBIO_WAITFORVSYNC:
1171 return fb_wait_for_vsync(info);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001172 default:
1173 return -EINVAL;
1174 }
1175 return 0;
1176}
1177
Chaithrika U S312d9712009-12-15 16:46:39 -08001178static int cfb_blank(int blank, struct fb_info *info)
1179{
1180 struct da8xx_fb_par *par = info->par;
1181 int ret = 0;
1182
1183 if (par->blank == blank)
1184 return 0;
1185
1186 par->blank = blank;
1187 switch (blank) {
1188 case FB_BLANK_UNBLANK:
Manjunathappa, Prakashf7c848b2012-07-24 09:45:25 +05301189 lcd_enable_raster();
1190
Chaithrika U S312d9712009-12-15 16:46:39 -08001191 if (par->panel_power_ctrl)
1192 par->panel_power_ctrl(1);
Chaithrika U S312d9712009-12-15 16:46:39 -08001193 break;
Yegor Yefremov99a647d2012-07-06 16:01:28 +02001194 case FB_BLANK_NORMAL:
1195 case FB_BLANK_VSYNC_SUSPEND:
1196 case FB_BLANK_HSYNC_SUSPEND:
Chaithrika U S312d9712009-12-15 16:46:39 -08001197 case FB_BLANK_POWERDOWN:
1198 if (par->panel_power_ctrl)
1199 par->panel_power_ctrl(0);
1200
Darren Etheridge26e71642013-08-05 17:02:30 -05001201 lcd_disable_raster(DA8XX_FRAME_WAIT);
Chaithrika U S312d9712009-12-15 16:46:39 -08001202 break;
1203 default:
1204 ret = -EINVAL;
1205 }
1206
1207 return ret;
1208}
1209
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001210/*
1211 * Set new x,y offsets in the virtual display for the visible area and switch
1212 * to the new mode.
1213 */
1214static int da8xx_pan_display(struct fb_var_screeninfo *var,
1215 struct fb_info *fbi)
1216{
1217 int ret = 0;
1218 struct fb_var_screeninfo new_var;
1219 struct da8xx_fb_par *par = fbi->par;
1220 struct fb_fix_screeninfo *fix = &fbi->fix;
1221 unsigned int end;
1222 unsigned int start;
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +05301223 unsigned long irq_flags;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001224
1225 if (var->xoffset != fbi->var.xoffset ||
1226 var->yoffset != fbi->var.yoffset) {
1227 memcpy(&new_var, &fbi->var, sizeof(new_var));
1228 new_var.xoffset = var->xoffset;
1229 new_var.yoffset = var->yoffset;
1230 if (fb_check_var(&new_var, fbi))
1231 ret = -EINVAL;
1232 else {
1233 memcpy(&fbi->var, &new_var, sizeof(new_var));
1234
1235 start = fix->smem_start +
1236 new_var.yoffset * fix->line_length +
Laurent Pincharte6c4d3d2011-06-14 09:24:45 +00001237 new_var.xoffset * fbi->var.bits_per_pixel / 8;
1238 end = start + fbi->var.yres * fix->line_length - 1;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001239 par->dma_start = start;
1240 par->dma_end = end;
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +05301241 spin_lock_irqsave(&par->lock_for_chan_update,
1242 irq_flags);
1243 if (par->which_dma_channel_done == 0) {
1244 lcdc_write(par->dma_start,
1245 LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
1246 lcdc_write(par->dma_end,
1247 LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
1248 } else if (par->which_dma_channel_done == 1) {
1249 lcdc_write(par->dma_start,
1250 LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
1251 lcdc_write(par->dma_end,
1252 LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
1253 }
1254 spin_unlock_irqrestore(&par->lock_for_chan_update,
1255 irq_flags);
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001256 }
1257 }
1258
1259 return ret;
1260}
1261
Darren Etheridgefe8c98f2013-08-05 17:02:29 -05001262static int da8xxfb_set_par(struct fb_info *info)
1263{
1264 struct da8xx_fb_par *par = info->par;
1265 int ret;
1266 bool raster = da8xx_fb_is_raster_enabled();
1267
1268 if (raster)
Darren Etheridge26e71642013-08-05 17:02:30 -05001269 lcd_disable_raster(DA8XX_FRAME_WAIT);
Darren Etheridgefe8c98f2013-08-05 17:02:29 -05001270
1271 fb_var_to_videomode(&par->mode, &info->var);
1272
1273 par->cfg.bpp = info->var.bits_per_pixel;
1274
1275 info->fix.visual = (par->cfg.bpp <= 8) ?
1276 FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
1277 info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
1278
1279 ret = lcd_init(par, &par->cfg, &par->mode);
1280 if (ret < 0) {
1281 dev_err(par->dev, "lcd init failed\n");
1282 return ret;
1283 }
1284
1285 par->dma_start = info->fix.smem_start +
1286 info->var.yoffset * info->fix.line_length +
1287 info->var.xoffset * info->var.bits_per_pixel / 8;
1288 par->dma_end = par->dma_start +
1289 info->var.yres * info->fix.line_length - 1;
1290
1291 lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
1292 lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
1293 lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
1294 lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
1295
1296 if (raster)
1297 lcd_enable_raster();
1298
1299 return 0;
1300}
1301
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001302static struct fb_ops da8xx_fb_ops = {
1303 .owner = THIS_MODULE,
1304 .fb_check_var = fb_check_var,
Darren Etheridgefe8c98f2013-08-05 17:02:29 -05001305 .fb_set_par = da8xxfb_set_par,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001306 .fb_setcolreg = fb_setcolreg,
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001307 .fb_pan_display = da8xx_pan_display,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001308 .fb_ioctl = fb_ioctl,
1309 .fb_fillrect = cfb_fillrect,
1310 .fb_copyarea = cfb_copyarea,
1311 .fb_imageblit = cfb_imageblit,
Chaithrika U S312d9712009-12-15 16:46:39 -08001312 .fb_blank = cfb_blank,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001313};
1314
Afzal Mohammed2bdff062013-08-05 17:02:35 -05001315static struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev)
1316{
1317 struct da8xx_lcdc_platform_data *fb_pdata = dev->dev.platform_data;
1318 struct fb_videomode *lcdc_info;
1319 int i;
1320
1321 for (i = 0, lcdc_info = known_lcd_panels;
1322 i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) {
1323 if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
1324 break;
1325 }
1326
1327 if (i == ARRAY_SIZE(known_lcd_panels)) {
1328 dev_err(&dev->dev, "no panel found\n");
1329 return NULL;
1330 }
1331 dev_info(&dev->dev, "found %s panel\n", lcdc_info->name);
1332
1333 return lcdc_info;
1334}
1335
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08001336static int fb_probe(struct platform_device *device)
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001337{
1338 struct da8xx_lcdc_platform_data *fb_pdata =
1339 device->dev.platform_data;
Darren Etheridgec45757f2013-08-05 17:02:33 -05001340 static struct resource *lcdc_regs;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001341 struct lcd_ctrl_config *lcd_cfg;
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +05301342 struct fb_videomode *lcdc_info;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001343 struct fb_info *da8xx_fb_info;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001344 struct da8xx_fb_par *par;
Darren Etheridge0715c722013-08-05 17:02:37 -05001345 struct clk *tmp_lcdc_clk;
Afzal Mohammed2bdff062013-08-05 17:02:35 -05001346 int ret;
Aditya Nellutla3b9cc4e2012-05-23 11:36:31 +05301347 unsigned long ulcm;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001348
1349 if (fb_pdata == NULL) {
1350 dev_err(&device->dev, "Can not get platform data\n");
1351 return -ENOENT;
1352 }
1353
Afzal Mohammed2bdff062013-08-05 17:02:35 -05001354 lcdc_info = da8xx_fb_get_videomode(device);
1355 if (lcdc_info == NULL)
1356 return -ENODEV;
1357
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001358 lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
Darren Etheridgec45757f2013-08-05 17:02:33 -05001359 da8xx_fb_reg_base = devm_ioremap_resource(&device->dev, lcdc_regs);
1360 if (IS_ERR(da8xx_fb_reg_base))
1361 return PTR_ERR(da8xx_fb_reg_base);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001362
Darren Etheridge0715c722013-08-05 17:02:37 -05001363 tmp_lcdc_clk = devm_clk_get(&device->dev, "fck");
1364 if (IS_ERR(tmp_lcdc_clk)) {
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001365 dev_err(&device->dev, "Can not get device clock\n");
Darren Etheridge0715c722013-08-05 17:02:37 -05001366 return PTR_ERR(tmp_lcdc_clk);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001367 }
Manjunathappa, Prakash9dd44d52012-09-21 21:20:57 +05301368
1369 pm_runtime_enable(&device->dev);
1370 pm_runtime_get_sync(&device->dev);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001371
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +05301372 /* Determine LCD IP Version */
1373 switch (lcdc_read(LCD_PID_REG)) {
1374 case 0x4C100102:
1375 lcd_revision = LCD_VERSION_1;
1376 break;
1377 case 0x4F200800:
Pantelis Antoniou8f22e8e2012-10-31 17:56:24 +02001378 case 0x4F201000:
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +05301379 lcd_revision = LCD_VERSION_2;
1380 break;
1381 default:
1382 dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
1383 "defaulting to LCD revision 1\n",
1384 lcdc_read(LCD_PID_REG));
1385 lcd_revision = LCD_VERSION_1;
1386 break;
1387 }
1388
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001389 lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
1390
Afzal Mohammed3a581012013-08-05 17:02:34 -05001391 if (!lcd_cfg) {
1392 ret = -EINVAL;
1393 goto err_pm_runtime_disable;
1394 }
1395
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001396 da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
1397 &device->dev);
1398 if (!da8xx_fb_info) {
1399 dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
1400 ret = -ENOMEM;
Manjunathappa, Prakash9dd44d52012-09-21 21:20:57 +05301401 goto err_pm_runtime_disable;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001402 }
1403
1404 par = da8xx_fb_info->par;
Afzal Mohammeddbe8e482013-08-05 17:02:27 -05001405 par->dev = &device->dev;
Darren Etheridge0715c722013-08-05 17:02:37 -05001406 par->lcdc_clk = tmp_lcdc_clk;
1407 par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
Chaithrika U S36113802009-12-15 16:46:38 -08001408 if (fb_pdata->panel_power_ctrl) {
1409 par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
1410 par->panel_power_ctrl(1);
1411 }
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001412
Afzal Mohammedb8664582013-08-05 17:02:22 -05001413 fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
Afzal Mohammedb6dbe8e2013-08-05 17:02:24 -05001414 par->cfg = *lcd_cfg;
Afzal Mohammedb8664582013-08-05 17:02:22 -05001415
Darren Etheridgefe8c98f2013-08-05 17:02:29 -05001416 da8xx_fb_lcd_reset();
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001417
1418 /* allocate frame buffer */
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +05301419 par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
1420 ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
Aditya Nellutla3b9cc4e2012-05-23 11:36:31 +05301421 par->vram_size = roundup(par->vram_size/8, ulcm);
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001422 par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001423
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001424 par->vram_virt = dma_alloc_coherent(NULL,
1425 par->vram_size,
1426 (resource_size_t *) &par->vram_phys,
1427 GFP_KERNEL | GFP_DMA);
1428 if (!par->vram_virt) {
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001429 dev_err(&device->dev,
1430 "GLCD: kmalloc for frame buffer failed\n");
1431 ret = -EINVAL;
1432 goto err_release_fb;
1433 }
1434
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001435 da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
1436 da8xx_fb_fix.smem_start = par->vram_phys;
1437 da8xx_fb_fix.smem_len = par->vram_size;
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +05301438 da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001439
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001440 par->dma_start = par->vram_phys;
Manjunathappa, Prakashf772fab2012-10-16 10:23:15 +05301441 par->dma_end = par->dma_start + lcdc_info->yres *
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001442 da8xx_fb_fix.line_length - 1;
1443
1444 /* allocate palette buffer */
1445 par->v_palette_base = dma_alloc_coherent(NULL,
1446 PALETTE_SIZE,
1447 (resource_size_t *)
1448 &par->p_palette_base,
1449 GFP_KERNEL | GFP_DMA);
1450 if (!par->v_palette_base) {
1451 dev_err(&device->dev,
1452 "GLCD: kmalloc for palette buffer failed\n");
1453 ret = -EINVAL;
1454 goto err_release_fb_mem;
1455 }
1456 memset(par->v_palette_base, 0, PALETTE_SIZE);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001457
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001458 par->irq = platform_get_irq(device, 0);
1459 if (par->irq < 0) {
1460 ret = -ENOENT;
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001461 goto err_release_pl_mem;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001462 }
1463
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001464 da8xx_fb_var.grayscale =
Manjunathappa, Prakash3b43ad22012-10-16 10:23:16 +05301465 lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001466 da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001467
1468 /* Initialize fbinfo */
1469 da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
1470 da8xx_fb_info->fix = da8xx_fb_fix;
1471 da8xx_fb_info->var = da8xx_fb_var;
1472 da8xx_fb_info->fbops = &da8xx_fb_ops;
1473 da8xx_fb_info->pseudo_palette = par->pseudo_palette;
Sudhakar Rajashekhara3510b8f2009-12-01 13:17:43 -08001474 da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
1475 FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001476
1477 ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
1478 if (ret)
Caglar Akyuz93c176f2010-11-30 20:04:14 +00001479 goto err_release_pl_mem;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001480 da8xx_fb_info->cmap.len = par->palette_sz;
1481
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001482 /* initialize var_screeninfo */
1483 da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
1484 fb_set_var(da8xx_fb_info, &da8xx_fb_var);
1485
1486 dev_set_drvdata(&device->dev, da8xx_fb_info);
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001487
1488 /* initialize the vsync wait queue */
1489 init_waitqueue_head(&par->vsync_wait);
1490 par->vsync_timeout = HZ / 5;
Manjunathappa, Prakashdeb95c62012-07-18 21:01:56 +05301491 par->which_dma_channel_done = -1;
1492 spin_lock_init(&par->lock_for_chan_update);
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001493
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001494 /* Register the Frame Buffer */
1495 if (register_framebuffer(da8xx_fb_info) < 0) {
1496 dev_err(&device->dev,
1497 "GLCD: Frame Buffer Registration Failed!\n");
1498 ret = -EINVAL;
1499 goto err_dealloc_cmap;
1500 }
1501
Chaithrika U Se04e5482009-12-15 16:46:29 -08001502#ifdef CONFIG_CPU_FREQ
1503 ret = lcd_da8xx_cpufreq_register(par);
1504 if (ret) {
1505 dev_err(&device->dev, "failed to register cpufreq\n");
1506 goto err_cpu_freq;
1507 }
1508#endif
Caglar Akyuz93c176f2010-11-30 20:04:14 +00001509
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +05301510 if (lcd_revision == LCD_VERSION_1)
1511 lcdc_irq_handler = lcdc_irq_handler_rev01;
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +05301512 else {
1513 init_waitqueue_head(&frame_done_wq);
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +05301514 lcdc_irq_handler = lcdc_irq_handler_rev02;
Manjunathappa, Prakasha481b372012-08-24 18:43:00 +05301515 }
Manjunathappa, Prakashc6daf052011-07-05 15:51:20 +05301516
Darren Etheridgec45757f2013-08-05 17:02:33 -05001517 ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
1518 DRIVER_NAME, par);
Caglar Akyuz93c176f2010-11-30 20:04:14 +00001519 if (ret)
1520 goto irq_freq;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001521 return 0;
1522
Caglar Akyuz93c176f2010-11-30 20:04:14 +00001523irq_freq:
Chaithrika U Se04e5482009-12-15 16:46:29 -08001524#ifdef CONFIG_CPU_FREQ
axel lin360c2022011-01-20 03:50:51 +00001525 lcd_da8xx_cpufreq_deregister(par);
Chaithrika U Se04e5482009-12-15 16:46:29 -08001526err_cpu_freq:
Manjunathappa, Prakash3a844092012-02-09 10:34:38 +05301527#endif
Chaithrika U Se04e5482009-12-15 16:46:29 -08001528 unregister_framebuffer(da8xx_fb_info);
Chaithrika U Se04e5482009-12-15 16:46:29 -08001529
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001530err_dealloc_cmap:
1531 fb_dealloc_cmap(&da8xx_fb_info->cmap);
1532
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001533err_release_pl_mem:
1534 dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
1535 par->p_palette_base);
1536
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001537err_release_fb_mem:
Martin Ambrose1f9c3e12010-05-24 14:34:01 -07001538 dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001539
1540err_release_fb:
1541 framebuffer_release(da8xx_fb_info);
1542
Manjunathappa, Prakash9dd44d52012-09-21 21:20:57 +05301543err_pm_runtime_disable:
1544 pm_runtime_put_sync(&device->dev);
1545 pm_runtime_disable(&device->dev);
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001546
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001547 return ret;
1548}
1549
1550#ifdef CONFIG_PM
Manjunathappa, Prakash7a93cbb2012-09-25 19:41:41 +05301551struct lcdc_context {
1552 u32 clk_enable;
1553 u32 ctrl;
1554 u32 dma_ctrl;
1555 u32 raster_timing_0;
1556 u32 raster_timing_1;
1557 u32 raster_timing_2;
1558 u32 int_enable_set;
1559 u32 dma_frm_buf_base_addr_0;
1560 u32 dma_frm_buf_ceiling_addr_0;
1561 u32 dma_frm_buf_base_addr_1;
1562 u32 dma_frm_buf_ceiling_addr_1;
1563 u32 raster_ctrl;
1564} reg_context;
1565
1566static void lcd_context_save(void)
1567{
1568 if (lcd_revision == LCD_VERSION_2) {
1569 reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
1570 reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
1571 }
1572
1573 reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
1574 reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
1575 reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
1576 reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
1577 reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
1578 reg_context.dma_frm_buf_base_addr_0 =
1579 lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
1580 reg_context.dma_frm_buf_ceiling_addr_0 =
1581 lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
1582 reg_context.dma_frm_buf_base_addr_1 =
1583 lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
1584 reg_context.dma_frm_buf_ceiling_addr_1 =
1585 lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
1586 reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
1587 return;
1588}
1589
1590static void lcd_context_restore(void)
1591{
1592 if (lcd_revision == LCD_VERSION_2) {
1593 lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
1594 lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
1595 }
1596
1597 lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
1598 lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
1599 lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
1600 lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
1601 lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
1602 lcdc_write(reg_context.dma_frm_buf_base_addr_0,
1603 LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
1604 lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
1605 LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
1606 lcdc_write(reg_context.dma_frm_buf_base_addr_1,
1607 LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
1608 lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
1609 LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
1610 lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
1611 return;
1612}
1613
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001614static int fb_suspend(struct platform_device *dev, pm_message_t state)
1615{
Chaithrika U S1d3c6c72009-12-15 16:46:39 -08001616 struct fb_info *info = platform_get_drvdata(dev);
1617 struct da8xx_fb_par *par = info->par;
1618
Torben Hohnac751ef2011-01-25 15:07:35 -08001619 console_lock();
Chaithrika U S1d3c6c72009-12-15 16:46:39 -08001620 if (par->panel_power_ctrl)
1621 par->panel_power_ctrl(0);
1622
1623 fb_set_suspend(info, 1);
Darren Etheridge26e71642013-08-05 17:02:30 -05001624 lcd_disable_raster(DA8XX_FRAME_WAIT);
Manjunathappa, Prakash7a93cbb2012-09-25 19:41:41 +05301625 lcd_context_save();
Manjunathappa, Prakash9dd44d52012-09-21 21:20:57 +05301626 pm_runtime_put_sync(&dev->dev);
Torben Hohnac751ef2011-01-25 15:07:35 -08001627 console_unlock();
Chaithrika U S1d3c6c72009-12-15 16:46:39 -08001628
1629 return 0;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001630}
1631static int fb_resume(struct platform_device *dev)
1632{
Chaithrika U S1d3c6c72009-12-15 16:46:39 -08001633 struct fb_info *info = platform_get_drvdata(dev);
1634 struct da8xx_fb_par *par = info->par;
1635
Torben Hohnac751ef2011-01-25 15:07:35 -08001636 console_lock();
Manjunathappa, Prakash9dd44d52012-09-21 21:20:57 +05301637 pm_runtime_get_sync(&dev->dev);
Manjunathappa, Prakash7a93cbb2012-09-25 19:41:41 +05301638 lcd_context_restore();
Manjunathappa, Prakash67900812012-08-31 19:48:59 +05301639 if (par->blank == FB_BLANK_UNBLANK) {
1640 lcd_enable_raster();
Manjunathappa, Prakashf7c848b2012-07-24 09:45:25 +05301641
Manjunathappa, Prakash67900812012-08-31 19:48:59 +05301642 if (par->panel_power_ctrl)
1643 par->panel_power_ctrl(1);
1644 }
Chaithrika U S1d3c6c72009-12-15 16:46:39 -08001645
Chaithrika U S1d3c6c72009-12-15 16:46:39 -08001646 fb_set_suspend(info, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -08001647 console_unlock();
Chaithrika U S1d3c6c72009-12-15 16:46:39 -08001648
1649 return 0;
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001650}
1651#else
1652#define fb_suspend NULL
1653#define fb_resume NULL
1654#endif
1655
1656static struct platform_driver da8xx_fb_driver = {
1657 .probe = fb_probe,
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08001658 .remove = fb_remove,
Sudhakar Rajashekhara4ed824d2009-09-22 16:47:06 -07001659 .suspend = fb_suspend,
1660 .resume = fb_resume,
1661 .driver = {
1662 .name = DRIVER_NAME,
1663 .owner = THIS_MODULE,
1664 },
1665};
1666
1667static int __init da8xx_fb_init(void)
1668{
1669 return platform_driver_register(&da8xx_fb_driver);
1670}
1671
1672static void __exit da8xx_fb_cleanup(void)
1673{
1674 platform_driver_unregister(&da8xx_fb_driver);
1675}
1676
1677module_init(da8xx_fb_init);
1678module_exit(da8xx_fb_cleanup);
1679
1680MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
1681MODULE_AUTHOR("Texas Instruments");
1682MODULE_LICENSE("GPL");