blob: eda7472ceefa42529cb9c7a3c963162635c1b58a [file] [log] [blame]
Alexander Shiyan161b96c2012-11-07 21:30:29 +04001/*
2 * CLPS711X SPI bus driver
3 *
Alexander Shiyan98984792014-01-10 17:02:05 +04004 * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyan161b96c2012-11-07 21:30:29 +04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11
12#include <linux/io.h>
13#include <linux/clk.h>
14#include <linux/init.h>
15#include <linux/gpio.h>
16#include <linux/delay.h>
17#include <linux/module.h>
18#include <linux/interrupt.h>
19#include <linux/platform_device.h>
20#include <linux/spi/spi.h>
21#include <linux/platform_data/spi-clps711x.h>
22
23#include <mach/hardware.h>
24
25#define DRIVER_NAME "spi-clps711x"
26
27struct spi_clps711x_data {
Alexander Shiyan161b96c2012-11-07 21:30:29 +040028 struct clk *spi_clk;
29 u32 max_speed_hz;
30
31 u8 *tx_buf;
32 u8 *rx_buf;
Alexander Shiyan8dda9d92014-02-02 10:59:49 +040033 unsigned int bpw;
Alexander Shiyan161b96c2012-11-07 21:30:29 +040034 int len;
Alexander Shiyan161b96c2012-11-07 21:30:29 +040035};
36
37static int spi_clps711x_setup(struct spi_device *spi)
38{
Alexander Shiyan161b96c2012-11-07 21:30:29 +040039 /* We are expect that SPI-device is not selected */
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +040040 gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Alexander Shiyan161b96c2012-11-07 21:30:29 +040041
42 return 0;
43}
44
Alexander Shiyan8dda9d92014-02-02 10:59:49 +040045static void spi_clps711x_setup_xfer(struct spi_device *spi,
46 struct spi_transfer *xfer)
Alexander Shiyan161b96c2012-11-07 21:30:29 +040047{
48 u32 speed = xfer->speed_hz ? : spi->max_speed_hz;
Alexander Shiyan161b96c2012-11-07 21:30:29 +040049 struct spi_clps711x_data *hw = spi_master_get_devdata(spi->master);
50
Alexander Shiyan161b96c2012-11-07 21:30:29 +040051 /* Setup SPI frequency divider */
52 if (!speed || (speed >= hw->max_speed_hz))
53 clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) |
54 SYSCON1_ADCKSEL(3), SYSCON1);
55 else if (speed >= (hw->max_speed_hz / 2))
56 clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) |
57 SYSCON1_ADCKSEL(2), SYSCON1);
58 else if (speed >= (hw->max_speed_hz / 8))
59 clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) |
60 SYSCON1_ADCKSEL(1), SYSCON1);
61 else
62 clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) |
63 SYSCON1_ADCKSEL(0), SYSCON1);
Alexander Shiyan161b96c2012-11-07 21:30:29 +040064}
65
Axel Linbf5c2e22014-02-18 17:15:54 +080066static int spi_clps711x_prepare_message(struct spi_master *master,
67 struct spi_message *msg)
Alexander Shiyan161b96c2012-11-07 21:30:29 +040068{
Alexander Shiyan8dda9d92014-02-02 10:59:49 +040069 struct spi_device *spi = msg->spi;
Alexander Shiyan161b96c2012-11-07 21:30:29 +040070
Axel Linbf5c2e22014-02-18 17:15:54 +080071 /* Setup edge for transfer */
72 if (spi->mode & SPI_CPHA)
73 clps_writew(clps_readw(SYSCON3) | SYSCON3_ADCCKNSEN, SYSCON3);
74 else
75 clps_writew(clps_readw(SYSCON3) & ~SYSCON3_ADCCKNSEN, SYSCON3);
Alexander Shiyan161b96c2012-11-07 21:30:29 +040076
77 return 0;
78}
79
Axel Linbf5c2e22014-02-18 17:15:54 +080080static int spi_clps711x_transfer_one(struct spi_master *master,
81 struct spi_device *spi,
82 struct spi_transfer *xfer)
83{
84 struct spi_clps711x_data *hw = spi_master_get_devdata(master);
85 u8 data;
86
87 spi_clps711x_setup_xfer(spi, xfer);
88
89 hw->len = xfer->len;
90 hw->bpw = xfer->bits_per_word ? : spi->bits_per_word;
91 hw->tx_buf = (u8 *)xfer->tx_buf;
92 hw->rx_buf = (u8 *)xfer->rx_buf;
93
94 /* Initiate transfer */
95 data = hw->tx_buf ? *hw->tx_buf++ : 0;
96 clps_writel(data | SYNCIO_FRMLEN(hw->bpw) | SYNCIO_TXFRMEN, SYNCIO);
97 return 1;
98}
99
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400100static irqreturn_t spi_clps711x_isr(int irq, void *dev_id)
101{
Axel Linbf5c2e22014-02-18 17:15:54 +0800102 struct spi_master *master = dev_id;
103 struct spi_clps711x_data *hw = spi_master_get_devdata(master);
Alexander Shiyanc7a26f12014-02-02 10:59:48 +0400104 u8 data;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400105
106 /* Handle RX */
107 data = clps_readb(SYNCIO);
108 if (hw->rx_buf)
Alexander Shiyanc7a26f12014-02-02 10:59:48 +0400109 *hw->rx_buf++ = data;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400110
111 /* Handle TX */
Alexander Shiyanc7a26f12014-02-02 10:59:48 +0400112 if (--hw->len > 0) {
113 data = hw->tx_buf ? *hw->tx_buf++ : 0;
Alexander Shiyan8dda9d92014-02-02 10:59:49 +0400114 clps_writel(data | SYNCIO_FRMLEN(hw->bpw) | SYNCIO_TXFRMEN,
115 SYNCIO);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400116 } else
Axel Linbf5c2e22014-02-18 17:15:54 +0800117 spi_finalize_current_transfer(master);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400118
119 return IRQ_HANDLED;
120}
121
Grant Likelyfd4a3192012-12-07 16:57:14 +0000122static int spi_clps711x_probe(struct platform_device *pdev)
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400123{
124 int i, ret;
125 struct spi_master *master;
126 struct spi_clps711x_data *hw;
127 struct spi_clps711x_pdata *pdata = dev_get_platdata(&pdev->dev);
128
129 if (!pdata) {
130 dev_err(&pdev->dev, "No platform data supplied\n");
131 return -EINVAL;
132 }
133
134 if (pdata->num_chipselect < 1) {
135 dev_err(&pdev->dev, "At least one CS must be defined\n");
136 return -EINVAL;
137 }
138
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +0400139 master = spi_alloc_master(&pdev->dev, sizeof(*hw));
140 if (!master)
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400141 return -ENOMEM;
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +0400142
143 master->cs_gpios = devm_kzalloc(&pdev->dev, sizeof(int) *
144 pdata->num_chipselect, GFP_KERNEL);
145 if (!master->cs_gpios) {
146 ret = -ENOMEM;
147 goto err_out;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400148 }
149
150 master->bus_num = pdev->id;
151 master->mode_bits = SPI_CPHA | SPI_CS_HIGH;
Alexander Shiyan8dda9d92014-02-02 10:59:49 +0400152 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 8);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400153 master->num_chipselect = pdata->num_chipselect;
154 master->setup = spi_clps711x_setup;
Axel Linbf5c2e22014-02-18 17:15:54 +0800155 master->prepare_message = spi_clps711x_prepare_message;
156 master->transfer_one = spi_clps711x_transfer_one;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400157
158 hw = spi_master_get_devdata(master);
159
160 for (i = 0; i < master->num_chipselect; i++) {
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +0400161 master->cs_gpios[i] = pdata->chipselect[i];
162 if (!gpio_is_valid(master->cs_gpios[i])) {
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400163 dev_err(&pdev->dev, "Invalid CS GPIO %i\n", i);
164 ret = -EINVAL;
165 goto err_out;
166 }
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +0400167 if (devm_gpio_request(&pdev->dev, master->cs_gpios[i], NULL)) {
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400168 dev_err(&pdev->dev, "Can't get CS GPIO %i\n", i);
169 ret = -EINVAL;
170 goto err_out;
171 }
172 }
173
174 hw->spi_clk = devm_clk_get(&pdev->dev, "spi");
175 if (IS_ERR(hw->spi_clk)) {
176 dev_err(&pdev->dev, "Can't get clocks\n");
177 ret = PTR_ERR(hw->spi_clk);
178 goto err_out;
179 }
180 hw->max_speed_hz = clk_get_rate(hw->spi_clk);
181
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400182 platform_set_drvdata(pdev, master);
183
184 /* Disable extended mode due hardware problems */
185 clps_writew(clps_readw(SYSCON3) & ~SYSCON3_ADCCON, SYSCON3);
186
187 /* Clear possible pending interrupt */
188 clps_readl(SYNCIO);
189
190 ret = devm_request_irq(&pdev->dev, IRQ_SSEOTI, spi_clps711x_isr, 0,
Axel Linbf5c2e22014-02-18 17:15:54 +0800191 dev_name(&pdev->dev), master);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400192 if (ret) {
193 dev_err(&pdev->dev, "Can't request IRQ\n");
Sachin Kamatc7083792013-09-27 15:32:53 +0530194 goto err_out;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400195 }
196
Jingoo Hanc493fc42013-09-24 13:27:48 +0900197 ret = devm_spi_register_master(&pdev->dev, master);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400198 if (!ret) {
199 dev_info(&pdev->dev,
200 "SPI bus driver initialized. Master clock %u Hz\n",
201 hw->max_speed_hz);
202 return 0;
203 }
204
205 dev_err(&pdev->dev, "Failed to register master\n");
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400206
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400207err_out:
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400208 spi_master_put(master);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400209
210 return ret;
211}
212
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400213static struct platform_driver clps711x_spi_driver = {
214 .driver = {
215 .name = DRIVER_NAME,
216 .owner = THIS_MODULE,
217 },
218 .probe = spi_clps711x_probe,
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400219};
220module_platform_driver(clps711x_spi_driver);
221
222MODULE_LICENSE("GPL");
223MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
224MODULE_DESCRIPTION("CLPS711X SPI bus driver");
Axel Lin350a9b32014-01-14 17:01:54 +0800225MODULE_ALIAS("platform:" DRIVER_NAME);