blob: abbad94e14a1021ed622ef428cbd5a6fee9ed86c [file] [log] [blame]
Sascha Haueraecfbdb2012-09-21 10:07:49 +02001/*
2 * Copyright 2005-2009 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU Lesser General
5 * Public License. You may obtain a copy of the GNU Lesser General
6 * Public License Version 2.1 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/lgpl-license.html
9 * http://www.gnu.org/copyleft/lgpl.html
10 */
11
12#ifndef __DRM_IPU_H__
13#define __DRM_IPU_H__
14
15#include <linux/types.h>
16#include <linux/videodev2.h>
17#include <linux/bitmap.h>
18#include <linux/fb.h>
Philipp Zabel310944d2016-05-12 15:00:44 +020019#include <linux/of.h>
Steve Longerbeam2ffd48f2014-08-19 10:52:40 -070020#include <media/v4l2-mediabus.h>
Jiada Wang6541d712014-12-18 18:00:20 -080021#include <video/videomode.h>
Sascha Haueraecfbdb2012-09-21 10:07:49 +020022
23struct ipu_soc;
24
25enum ipuv3_type {
26 IPUV3EX,
27 IPUV3M,
28 IPUV3H,
29};
30
Philipp Zabel7f4392a2014-02-25 12:43:41 +010031#define IPU_PIX_FMT_GBR24 v4l2_fourcc('G', 'B', 'R', '3')
32
Sascha Haueraecfbdb2012-09-21 10:07:49 +020033/*
34 * Bitfield of Display Interface signal polarities.
35 */
36struct ipu_di_signal_cfg {
Sascha Haueraecfbdb2012-09-21 10:07:49 +020037 unsigned data_pol:1; /* true = inverted */
38 unsigned clk_pol:1; /* true = rising edge */
39 unsigned enable_pol:1;
Sascha Haueraecfbdb2012-09-21 10:07:49 +020040
Steve Longerbeamb6835a72014-12-18 18:00:25 -080041 struct videomode mode;
42
Philipp Zabel2872c802015-02-02 17:25:59 +010043 u32 bus_format;
Sascha Haueraecfbdb2012-09-21 10:07:49 +020044 u32 v_to_h_sync;
Steve Longerbeamb6835a72014-12-18 18:00:25 -080045
Sascha Haueraecfbdb2012-09-21 10:07:49 +020046#define IPU_DI_CLKMODE_SYNC (1 << 0)
47#define IPU_DI_CLKMODE_EXT (1 << 1)
48 unsigned long clkflags;
Philipp Zabel2ea42602013-04-08 18:04:35 +020049
50 u8 hsync_pin;
51 u8 vsync_pin;
Sascha Haueraecfbdb2012-09-21 10:07:49 +020052};
53
Steve Longerbeam2ffd48f2014-08-19 10:52:40 -070054/*
55 * Enumeration of CSI destinations
56 */
57enum ipu_csi_dest {
58 IPU_CSI_DEST_IDMAC, /* to memory via SMFC */
59 IPU_CSI_DEST_IC, /* to Image Converter */
60 IPU_CSI_DEST_VDIC, /* to VDIC */
61};
62
Steve Longerbeam1aa8ea02014-08-11 13:04:50 +020063/*
64 * Enumeration of IPU rotation modes
65 */
Steve Longerbeam8b9c3d52016-09-17 12:33:57 -070066#define IPU_ROT_BIT_VFLIP (1 << 0)
67#define IPU_ROT_BIT_HFLIP (1 << 1)
68#define IPU_ROT_BIT_90 (1 << 2)
69
Steve Longerbeam1aa8ea02014-08-11 13:04:50 +020070enum ipu_rotate_mode {
71 IPU_ROTATE_NONE = 0,
Steve Longerbeam8b9c3d52016-09-17 12:33:57 -070072 IPU_ROTATE_VERT_FLIP = IPU_ROT_BIT_VFLIP,
73 IPU_ROTATE_HORIZ_FLIP = IPU_ROT_BIT_HFLIP,
74 IPU_ROTATE_180 = (IPU_ROT_BIT_VFLIP | IPU_ROT_BIT_HFLIP),
75 IPU_ROTATE_90_RIGHT = IPU_ROT_BIT_90,
76 IPU_ROTATE_90_RIGHT_VFLIP = (IPU_ROT_BIT_90 | IPU_ROT_BIT_VFLIP),
77 IPU_ROTATE_90_RIGHT_HFLIP = (IPU_ROT_BIT_90 | IPU_ROT_BIT_HFLIP),
78 IPU_ROTATE_90_LEFT = (IPU_ROT_BIT_90 |
79 IPU_ROT_BIT_VFLIP | IPU_ROT_BIT_HFLIP),
Steve Longerbeam1aa8ea02014-08-11 13:04:50 +020080};
81
Steve Longerbeam8b9c3d52016-09-17 12:33:57 -070082/* 90-degree rotations require the IRT unit */
83#define ipu_rot_mode_is_irt(m) (((m) & IPU_ROT_BIT_90) != 0)
84
Sascha Haueraecfbdb2012-09-21 10:07:49 +020085enum ipu_color_space {
86 IPUV3_COLORSPACE_RGB,
87 IPUV3_COLORSPACE_YUV,
88 IPUV3_COLORSPACE_UNKNOWN,
89};
90
Steve Longerbeam2d2ead42016-08-17 17:50:16 -070091/*
92 * Enumeration of VDI MOTION select
93 */
94enum ipu_motion_sel {
95 MOTION_NONE = 0,
96 LOW_MOTION,
97 MED_MOTION,
98 HIGH_MOTION,
99};
100
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200101struct ipuv3_channel;
102
103enum ipu_channel_irq {
104 IPU_IRQ_EOF = 0,
105 IPU_IRQ_NFACK = 64,
106 IPU_IRQ_NFB4EOF = 128,
107 IPU_IRQ_EOS = 192,
108};
109
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700110/*
111 * Enumeration of IDMAC channels
112 */
113#define IPUV3_CHANNEL_CSI0 0
114#define IPUV3_CHANNEL_CSI1 1
115#define IPUV3_CHANNEL_CSI2 2
116#define IPUV3_CHANNEL_CSI3 3
117#define IPUV3_CHANNEL_VDI_MEM_IC_VF 5
Steve Longerbeamac4708f2016-08-17 17:50:17 -0700118/*
119 * NOTE: channels 6,7 are unused in the IPU and are not IDMAC channels,
120 * but the direct CSI->VDI linking is handled the same way as IDMAC
121 * channel linking in the FSU via the IPU_FS_PROC_FLOW registers, so
122 * these channel names are used to support the direct CSI->VDI link.
123 */
124#define IPUV3_CHANNEL_CSI_DIRECT 6
125#define IPUV3_CHANNEL_CSI_VDI_PREV 7
Steve Longerbeam97afc252016-07-19 18:11:05 -0700126#define IPUV3_CHANNEL_MEM_VDI_PREV 8
127#define IPUV3_CHANNEL_MEM_VDI_CUR 9
128#define IPUV3_CHANNEL_MEM_VDI_NEXT 10
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700129#define IPUV3_CHANNEL_MEM_IC_PP 11
130#define IPUV3_CHANNEL_MEM_IC_PRP_VF 12
Philipp Zabelbc0a3382014-07-30 14:10:51 +0200131#define IPUV3_CHANNEL_VDI_MEM_RECENT 13
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700132#define IPUV3_CHANNEL_G_MEM_IC_PRP_VF 14
133#define IPUV3_CHANNEL_G_MEM_IC_PP 15
Philipp Zabelbc0a3382014-07-30 14:10:51 +0200134#define IPUV3_CHANNEL_G_MEM_IC_PRP_VF_ALPHA 17
135#define IPUV3_CHANNEL_G_MEM_IC_PP_ALPHA 18
136#define IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB_ALPHA 19
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700137#define IPUV3_CHANNEL_IC_PRP_ENC_MEM 20
138#define IPUV3_CHANNEL_IC_PRP_VF_MEM 21
139#define IPUV3_CHANNEL_IC_PP_MEM 22
140#define IPUV3_CHANNEL_MEM_BG_SYNC 23
141#define IPUV3_CHANNEL_MEM_BG_ASYNC 24
Philipp Zabelbc0a3382014-07-30 14:10:51 +0200142#define IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB 25
143#define IPUV3_CHANNEL_MEM_VDI_PLANE3_COMB 26
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700144#define IPUV3_CHANNEL_MEM_FG_SYNC 27
145#define IPUV3_CHANNEL_MEM_DC_SYNC 28
146#define IPUV3_CHANNEL_MEM_FG_ASYNC 29
147#define IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA 31
Philipp Zabelbc0a3382014-07-30 14:10:51 +0200148#define IPUV3_CHANNEL_MEM_FG_ASYNC_ALPHA 33
149#define IPUV3_CHANNEL_DC_MEM_READ 40
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700150#define IPUV3_CHANNEL_MEM_DC_ASYNC 41
Philipp Zabelbc0a3382014-07-30 14:10:51 +0200151#define IPUV3_CHANNEL_MEM_DC_COMMAND 42
152#define IPUV3_CHANNEL_MEM_DC_COMMAND2 43
153#define IPUV3_CHANNEL_MEM_DC_OUTPUT_MASK 44
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700154#define IPUV3_CHANNEL_MEM_ROT_ENC 45
155#define IPUV3_CHANNEL_MEM_ROT_VF 46
156#define IPUV3_CHANNEL_MEM_ROT_PP 47
157#define IPUV3_CHANNEL_ROT_ENC_MEM 48
158#define IPUV3_CHANNEL_ROT_VF_MEM 49
159#define IPUV3_CHANNEL_ROT_PP_MEM 50
160#define IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA 51
Philipp Zabelbc0a3382014-07-30 14:10:51 +0200161#define IPUV3_CHANNEL_MEM_BG_ASYNC_ALPHA 52
Steve Longerbeamac4708f2016-08-17 17:50:17 -0700162#define IPUV3_NUM_CHANNELS 64
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700163
Philipp Zabele72db3b2015-01-09 11:03:13 +0100164static inline int ipu_channel_alpha_channel(int ch_num)
165{
166 switch (ch_num) {
167 case IPUV3_CHANNEL_G_MEM_IC_PRP_VF:
168 return IPUV3_CHANNEL_G_MEM_IC_PRP_VF_ALPHA;
169 case IPUV3_CHANNEL_G_MEM_IC_PP:
170 return IPUV3_CHANNEL_G_MEM_IC_PP_ALPHA;
171 case IPUV3_CHANNEL_MEM_FG_SYNC:
172 return IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA;
173 case IPUV3_CHANNEL_MEM_FG_ASYNC:
174 return IPUV3_CHANNEL_MEM_FG_ASYNC_ALPHA;
175 case IPUV3_CHANNEL_MEM_BG_SYNC:
176 return IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA;
177 case IPUV3_CHANNEL_MEM_BG_ASYNC:
178 return IPUV3_CHANNEL_MEM_BG_ASYNC_ALPHA;
179 case IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB:
180 return IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB_ALPHA;
181 default:
182 return -EINVAL;
183 }
184}
185
Philipp Zabel861a50c2014-04-14 23:53:16 +0200186int ipu_map_irq(struct ipu_soc *ipu, int irq);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200187int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel,
188 enum ipu_channel_irq irq);
189
190#define IPU_IRQ_DP_SF_START (448 + 2)
191#define IPU_IRQ_DP_SF_END (448 + 3)
192#define IPU_IRQ_BG_SF_END IPU_IRQ_DP_SF_END,
193#define IPU_IRQ_DC_FC_0 (448 + 8)
194#define IPU_IRQ_DC_FC_1 (448 + 9)
195#define IPU_IRQ_DC_FC_2 (448 + 10)
196#define IPU_IRQ_DC_FC_3 (448 + 11)
197#define IPU_IRQ_DC_FC_4 (448 + 12)
198#define IPU_IRQ_DC_FC_6 (448 + 13)
199#define IPU_IRQ_VSYNC_PRE_0 (448 + 14)
200#define IPU_IRQ_VSYNC_PRE_1 (448 + 15)
201
202/*
Steve Longerbeamba079752014-06-25 18:05:30 -0700203 * IPU Common functions
204 */
Steve Longerbeam572a7612016-07-19 18:11:02 -0700205int ipu_get_num(struct ipu_soc *ipu);
Steve Longerbeamba079752014-06-25 18:05:30 -0700206void ipu_set_csi_src_mux(struct ipu_soc *ipu, int csi_id, bool mipi_csi2);
207void ipu_set_ic_src_mux(struct ipu_soc *ipu, int csi_id, bool vdi);
Steve Longerbeam3feb0492014-06-25 18:05:55 -0700208void ipu_dump(struct ipu_soc *ipu);
Steve Longerbeamba079752014-06-25 18:05:30 -0700209
210/*
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200211 * IPU Image DMA Controller (idmac) functions
212 */
213struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned channel);
214void ipu_idmac_put(struct ipuv3_channel *);
215
216int ipu_idmac_enable_channel(struct ipuv3_channel *channel);
217int ipu_idmac_disable_channel(struct ipuv3_channel *channel);
Steve Longerbeam2bcf5772014-06-25 18:05:44 -0700218void ipu_idmac_enable_watermark(struct ipuv3_channel *channel, bool enable);
Steve Longerbeam4fd1a072014-06-25 18:05:45 -0700219int ipu_idmac_lock_enable(struct ipuv3_channel *channel, int num_bursts);
Sascha Hauerfb822a32013-10-10 16:18:41 +0200220int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200221
222void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel,
223 bool doublebuffer);
Philipp Zabele9046092012-05-16 17:28:29 +0200224int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel);
Steve Longerbeamaa52f572014-06-25 18:05:40 -0700225bool ipu_idmac_buffer_is_ready(struct ipuv3_channel *channel, u32 buf_num);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200226void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num);
Steve Longerbeambce6f082014-06-25 18:05:41 -0700227void ipu_idmac_clear_buffer(struct ipuv3_channel *channel, u32 buf_num);
Steve Longerbeamac4708f2016-08-17 17:50:17 -0700228int ipu_fsu_link(struct ipu_soc *ipu, int src_ch, int sink_ch);
229int ipu_fsu_unlink(struct ipu_soc *ipu, int src_ch, int sink_ch);
230int ipu_idmac_link(struct ipuv3_channel *src, struct ipuv3_channel *sink);
231int ipu_idmac_unlink(struct ipuv3_channel *src, struct ipuv3_channel *sink);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200232
233/*
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700234 * IPU Channel Parameter Memory (cpmem) functions
235 */
236struct ipu_rgb {
237 struct fb_bitfield red;
238 struct fb_bitfield green;
239 struct fb_bitfield blue;
240 struct fb_bitfield transp;
241 int bits_per_pixel;
242};
243
244struct ipu_image {
245 struct v4l2_pix_format pix;
246 struct v4l2_rect rect;
Steve Longerbeam2094b602014-06-25 18:05:52 -0700247 dma_addr_t phys0;
248 dma_addr_t phys1;
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700249};
250
251void ipu_cpmem_zero(struct ipuv3_channel *ch);
252void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres);
Philipp Zabele1e97332014-09-17 15:44:54 +0200253void ipu_cpmem_skip_odd_chroma_rows(struct ipuv3_channel *ch);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700254void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride);
255void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch);
256void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf);
Steve Longerbeame5e86902016-07-19 18:11:00 -0700257void ipu_cpmem_set_uv_offset(struct ipuv3_channel *ch, u32 u_off, u32 v_off);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700258void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride);
Steve Longerbeam555f0e62014-06-25 18:05:50 -0700259void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id);
Steve Longerbeam03085912016-07-19 18:11:01 -0700260int ipu_cpmem_get_burstsize(struct ipuv3_channel *ch);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700261void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize);
Steve Longerbeam9b9da0b2014-06-25 18:05:49 -0700262void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch);
Steve Longerbeamc42d37ca2014-06-25 18:05:51 -0700263void ipu_cpmem_set_rotation(struct ipuv3_channel *ch,
264 enum ipu_rotate_mode rot);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700265int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch,
266 const struct ipu_rgb *rgb);
267int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width);
268void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format);
269void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch,
Philipp Zabel90195c32016-02-23 10:22:50 +0100270 unsigned int uv_stride,
271 unsigned int u_offset,
272 unsigned int v_offset);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700273int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc);
274int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image);
Steve Longerbeam60c04452014-06-25 18:05:54 -0700275void ipu_cpmem_dump(struct ipuv3_channel *ch);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700276
277/*
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200278 * IPU Display Controller (dc) functions
279 */
280struct ipu_dc;
281struct ipu_di;
282struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel);
283void ipu_dc_put(struct ipu_dc *dc);
284int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced,
285 u32 pixel_fmt, u32 width);
Philipp Zabel1e6d4862014-04-14 23:53:23 +0200286void ipu_dc_enable(struct ipu_soc *ipu);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200287void ipu_dc_enable_channel(struct ipu_dc *dc);
288void ipu_dc_disable_channel(struct ipu_dc *dc);
Philipp Zabel1e6d4862014-04-14 23:53:23 +0200289void ipu_dc_disable(struct ipu_soc *ipu);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200290
291/*
292 * IPU Display Interface (di) functions
293 */
294struct ipu_di *ipu_di_get(struct ipu_soc *ipu, int disp);
295void ipu_di_put(struct ipu_di *);
296int ipu_di_disable(struct ipu_di *);
297int ipu_di_enable(struct ipu_di *);
298int ipu_di_get_num(struct ipu_di *);
Jiada Wang6541d712014-12-18 18:00:20 -0800299int ipu_di_adjust_videomode(struct ipu_di *di, struct videomode *mode);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200300int ipu_di_init_sync_panel(struct ipu_di *, struct ipu_di_signal_cfg *sig);
301
302/*
303 * IPU Display Multi FIFO Controller (dmfc) functions
304 */
305struct dmfc_channel;
306int ipu_dmfc_enable_channel(struct dmfc_channel *dmfc);
307void ipu_dmfc_disable_channel(struct dmfc_channel *dmfc);
Liu Ying27630c22016-03-14 16:10:10 +0800308void ipu_dmfc_config_wait4eot(struct dmfc_channel *dmfc, int width);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200309struct dmfc_channel *ipu_dmfc_get(struct ipu_soc *ipu, int ipuv3_channel);
310void ipu_dmfc_put(struct dmfc_channel *dmfc);
311
312/*
313 * IPU Display Processor (dp) functions
314 */
315#define IPU_DP_FLOW_SYNC_BG 0
316#define IPU_DP_FLOW_SYNC_FG 1
317#define IPU_DP_FLOW_ASYNC0_BG 2
318#define IPU_DP_FLOW_ASYNC0_FG 3
319#define IPU_DP_FLOW_ASYNC1_BG 4
320#define IPU_DP_FLOW_ASYNC1_FG 5
321
322struct ipu_dp *ipu_dp_get(struct ipu_soc *ipu, unsigned int flow);
323void ipu_dp_put(struct ipu_dp *);
Philipp Zabel285bbb02014-04-14 23:53:20 +0200324int ipu_dp_enable(struct ipu_soc *ipu);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200325int ipu_dp_enable_channel(struct ipu_dp *dp);
Philipp Zabelf9bb7ac2017-02-24 18:23:55 +0100326void ipu_dp_disable_channel(struct ipu_dp *dp, bool sync);
Philipp Zabel285bbb02014-04-14 23:53:20 +0200327void ipu_dp_disable(struct ipu_soc *ipu);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200328int ipu_dp_setup_channel(struct ipu_dp *dp,
329 enum ipu_color_space in, enum ipu_color_space out);
330int ipu_dp_set_window_pos(struct ipu_dp *, u16 x_pos, u16 y_pos);
331int ipu_dp_set_global_alpha(struct ipu_dp *dp, bool enable, u8 alpha,
332 bool bg_chan);
333
Philipp Zabel35de9252012-05-09 16:59:01 +0200334/*
Lucas Stachea9c2602017-03-08 12:13:16 +0100335 * IPU Prefetch Resolve Gasket (prg) functions
336 */
337int ipu_prg_max_active_channels(void);
338bool ipu_prg_present(struct ipu_soc *ipu);
339bool ipu_prg_format_supported(struct ipu_soc *ipu, uint32_t format,
340 uint64_t modifier);
341int ipu_prg_enable(struct ipu_soc *ipu);
342void ipu_prg_disable(struct ipu_soc *ipu);
343void ipu_prg_channel_disable(struct ipuv3_channel *ipu_chan);
344int ipu_prg_channel_configure(struct ipuv3_channel *ipu_chan,
345 unsigned int axi_id, unsigned int width,
346 unsigned int height, unsigned int stride,
Lucas Stacha2ceec52017-11-10 17:09:59 +0100347 u32 format, uint64_t modifier, unsigned long *eba);
Lucas Stachea9c2602017-03-08 12:13:16 +0100348
349/*
Philipp Zabel3f5a8a92012-05-22 17:08:48 +0200350 * IPU CMOS Sensor Interface (csi) functions
351 */
Steve Longerbeam2ffd48f2014-08-19 10:52:40 -0700352struct ipu_csi;
353int ipu_csi_init_interface(struct ipu_csi *csi,
354 struct v4l2_mbus_config *mbus_cfg,
355 struct v4l2_mbus_framefmt *mbus_fmt);
356bool ipu_csi_is_interlaced(struct ipu_csi *csi);
357void ipu_csi_get_window(struct ipu_csi *csi, struct v4l2_rect *w);
358void ipu_csi_set_window(struct ipu_csi *csi, struct v4l2_rect *w);
Philipp Zabel867341b2016-10-05 17:33:45 +0200359void ipu_csi_set_downsize(struct ipu_csi *csi, bool horiz, bool vert);
Steve Longerbeam2ffd48f2014-08-19 10:52:40 -0700360void ipu_csi_set_test_generator(struct ipu_csi *csi, bool active,
361 u32 r_value, u32 g_value, u32 b_value,
362 u32 pix_clk);
363int ipu_csi_set_mipi_datatype(struct ipu_csi *csi, u32 vc,
364 struct v4l2_mbus_framefmt *mbus_fmt);
365int ipu_csi_set_skip_smfc(struct ipu_csi *csi, u32 skip,
366 u32 max_ratio, u32 id);
367int ipu_csi_set_dest(struct ipu_csi *csi, enum ipu_csi_dest csi_dest);
368int ipu_csi_enable(struct ipu_csi *csi);
369int ipu_csi_disable(struct ipu_csi *csi);
370struct ipu_csi *ipu_csi_get(struct ipu_soc *ipu, int id);
371void ipu_csi_put(struct ipu_csi *csi);
372void ipu_csi_dump(struct ipu_csi *csi);
Philipp Zabel3f5a8a92012-05-22 17:08:48 +0200373
374/*
Steve Longerbeam1aa8ea02014-08-11 13:04:50 +0200375 * IPU Image Converter (ic) functions
376 */
377enum ipu_ic_task {
378 IC_TASK_ENCODER,
379 IC_TASK_VIEWFINDER,
380 IC_TASK_POST_PROCESSOR,
381 IC_NUM_TASKS,
382};
383
384struct ipu_ic;
385int ipu_ic_task_init(struct ipu_ic *ic,
386 int in_width, int in_height,
387 int out_width, int out_height,
388 enum ipu_color_space in_cs,
389 enum ipu_color_space out_cs);
390int ipu_ic_task_graphics_init(struct ipu_ic *ic,
391 enum ipu_color_space in_g_cs,
392 bool galpha_en, u32 galpha,
393 bool colorkey_en, u32 colorkey);
394void ipu_ic_task_enable(struct ipu_ic *ic);
395void ipu_ic_task_disable(struct ipu_ic *ic);
396int ipu_ic_task_idma_init(struct ipu_ic *ic, struct ipuv3_channel *channel,
397 u32 width, u32 height, int burst_size,
398 enum ipu_rotate_mode rot);
399int ipu_ic_enable(struct ipu_ic *ic);
400int ipu_ic_disable(struct ipu_ic *ic);
401struct ipu_ic *ipu_ic_get(struct ipu_soc *ipu, enum ipu_ic_task task);
402void ipu_ic_put(struct ipu_ic *ic);
403void ipu_ic_dump(struct ipu_ic *ic);
404
405/*
Steve Longerbeam2d2ead42016-08-17 17:50:16 -0700406 * IPU Video De-Interlacer (vdi) functions
407 */
408struct ipu_vdi;
409void ipu_vdi_set_field_order(struct ipu_vdi *vdi, v4l2_std_id std, u32 field);
410void ipu_vdi_set_motion(struct ipu_vdi *vdi, enum ipu_motion_sel motion_sel);
411void ipu_vdi_setup(struct ipu_vdi *vdi, u32 code, int xres, int yres);
412void ipu_vdi_unsetup(struct ipu_vdi *vdi);
413int ipu_vdi_enable(struct ipu_vdi *vdi);
414int ipu_vdi_disable(struct ipu_vdi *vdi);
415struct ipu_vdi *ipu_vdi_get(struct ipu_soc *ipu);
416void ipu_vdi_put(struct ipu_vdi *vdi);
417
418/*
Philipp Zabel35de9252012-05-09 16:59:01 +0200419 * IPU Sensor Multiple FIFO Controller (SMFC) functions
420 */
Steve Longerbeam7fafa8f2014-06-25 18:05:34 -0700421struct ipu_smfc *ipu_smfc_get(struct ipu_soc *ipu, unsigned int chno);
422void ipu_smfc_put(struct ipu_smfc *smfc);
423int ipu_smfc_enable(struct ipu_smfc *smfc);
424int ipu_smfc_disable(struct ipu_smfc *smfc);
425int ipu_smfc_map_channel(struct ipu_smfc *smfc, int csi_id, int mipi_id);
426int ipu_smfc_set_burstsize(struct ipu_smfc *smfc, int burstsize);
Steve Longerbeama2be35e2014-06-25 18:05:35 -0700427int ipu_smfc_set_watermark(struct ipu_smfc *smfc, u32 set_level, u32 clr_level);
Philipp Zabel35de9252012-05-09 16:59:01 +0200428
Philipp Zabel7cb17792013-10-10 16:18:38 +0200429enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200430enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat);
Steve Longerbeamae0e9702014-06-25 18:05:36 -0700431enum ipu_color_space ipu_mbus_code_to_colorspace(u32 mbus_code);
Steve Longerbeam6930afd2014-06-25 18:05:43 -0700432int ipu_stride_to_bytes(u32 pixel_stride, u32 pixelformat);
Steve Longerbeam4cea9402014-06-25 18:05:38 -0700433bool ipu_pixelformat_is_planar(u32 pixelformat);
Steve Longerbeamf835f382014-06-25 18:05:37 -0700434int ipu_degrees_to_rot_mode(enum ipu_rotate_mode *mode, int degrees,
435 bool hflip, bool vflip);
436int ipu_rot_mode_to_degrees(int *degrees, enum ipu_rotate_mode mode,
437 bool hflip, bool vflip);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200438
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200439struct ipu_client_platformdata {
Philipp Zabeld6ca8ca2012-05-23 17:08:19 +0200440 int csi;
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200441 int di;
442 int dc;
443 int dp;
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200444 int dma[2];
Philipp Zabel310944d2016-05-12 15:00:44 +0200445 struct device_node *of_node;
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200446};
447
448#endif /* __DRM_IPU_H__ */