blob: fbb48fb138e752ecd5415d4716857d208d1f748e [file] [log] [blame]
Baruch Siach1ab52cf2009-06-22 16:36:29 +03001/*
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +09002 * Synopsys DesignWare I2C adapter driver (master only).
Baruch Siach1ab52cf2009-06-22 16:36:29 +03003 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
Baruch Siach1ab52cf2009-06-22 16:36:29 +030021 * ----------------------------------------------------------------------------
22 *
23 */
Axel Line68bb912012-09-10 10:14:02 +020024#include <linux/export.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030025#include <linux/errno.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030026#include <linux/err.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010027#include <linux/i2c.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030028#include <linux/interrupt.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030029#include <linux/io.h>
Dirk Brandewie18dbdda2011-10-06 11:26:36 -070030#include <linux/pm_runtime.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010031#include <linux/delay.h>
Mika Westerberg9dd31622013-01-17 12:31:04 +020032#include <linux/module.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010033#include "i2c-designware-core.h"
Shinya Kuribayashice6eb572009-11-06 21:51:57 +090034
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070035/*
36 * Registers offset
37 */
38#define DW_IC_CON 0x0
39#define DW_IC_TAR 0x4
40#define DW_IC_DATA_CMD 0x10
41#define DW_IC_SS_SCL_HCNT 0x14
42#define DW_IC_SS_SCL_LCNT 0x18
43#define DW_IC_FS_SCL_HCNT 0x1c
44#define DW_IC_FS_SCL_LCNT 0x20
45#define DW_IC_INTR_STAT 0x2c
46#define DW_IC_INTR_MASK 0x30
47#define DW_IC_RAW_INTR_STAT 0x34
48#define DW_IC_RX_TL 0x38
49#define DW_IC_TX_TL 0x3c
50#define DW_IC_CLR_INTR 0x40
51#define DW_IC_CLR_RX_UNDER 0x44
52#define DW_IC_CLR_RX_OVER 0x48
53#define DW_IC_CLR_TX_OVER 0x4c
54#define DW_IC_CLR_RD_REQ 0x50
55#define DW_IC_CLR_TX_ABRT 0x54
56#define DW_IC_CLR_RX_DONE 0x58
57#define DW_IC_CLR_ACTIVITY 0x5c
58#define DW_IC_CLR_STOP_DET 0x60
59#define DW_IC_CLR_START_DET 0x64
60#define DW_IC_CLR_GEN_CALL 0x68
61#define DW_IC_ENABLE 0x6c
62#define DW_IC_STATUS 0x70
63#define DW_IC_TXFLR 0x74
64#define DW_IC_RXFLR 0x78
Christian Ruppert9803f862013-06-26 10:55:06 +020065#define DW_IC_SDA_HOLD 0x7c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070066#define DW_IC_TX_ABRT_SOURCE 0x80
Mika Westerberg3ca4ed82013-04-10 00:36:40 +000067#define DW_IC_ENABLE_STATUS 0x9c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070068#define DW_IC_COMP_PARAM_1 0xf4
Christian Ruppert9803f862013-06-26 10:55:06 +020069#define DW_IC_COMP_VERSION 0xf8
70#define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070071#define DW_IC_COMP_TYPE 0xfc
72#define DW_IC_COMP_TYPE_VALUE 0x44570140
73
74#define DW_IC_INTR_RX_UNDER 0x001
75#define DW_IC_INTR_RX_OVER 0x002
76#define DW_IC_INTR_RX_FULL 0x004
77#define DW_IC_INTR_TX_OVER 0x008
78#define DW_IC_INTR_TX_EMPTY 0x010
79#define DW_IC_INTR_RD_REQ 0x020
80#define DW_IC_INTR_TX_ABRT 0x040
81#define DW_IC_INTR_RX_DONE 0x080
82#define DW_IC_INTR_ACTIVITY 0x100
83#define DW_IC_INTR_STOP_DET 0x200
84#define DW_IC_INTR_START_DET 0x400
85#define DW_IC_INTR_GEN_CALL 0x800
86
87#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
88 DW_IC_INTR_TX_EMPTY | \
89 DW_IC_INTR_TX_ABRT | \
90 DW_IC_INTR_STOP_DET)
91
92#define DW_IC_STATUS_ACTIVITY 0x1
93
94#define DW_IC_ERR_TX_ABRT 0x1
95
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +080096#define DW_IC_TAR_10BITADDR_MASTER BIT(12)
97
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070098/*
99 * status codes
100 */
101#define STATUS_IDLE 0x0
102#define STATUS_WRITE_IN_PROGRESS 0x1
103#define STATUS_READ_IN_PROGRESS 0x2
104
105#define TIMEOUT 20 /* ms */
106
107/*
108 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
109 *
110 * only expected abort codes are listed here
111 * refer to the datasheet for the full list
112 */
113#define ABRT_7B_ADDR_NOACK 0
114#define ABRT_10ADDR1_NOACK 1
115#define ABRT_10ADDR2_NOACK 2
116#define ABRT_TXDATA_NOACK 3
117#define ABRT_GCALL_NOACK 4
118#define ABRT_GCALL_READ 5
119#define ABRT_SBYTE_ACKDET 7
120#define ABRT_SBYTE_NORSTRT 9
121#define ABRT_10B_RD_NORSTRT 10
122#define ABRT_MASTER_DIS 11
123#define ARB_LOST 12
124
125#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
126#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
127#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
128#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
129#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
130#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
131#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
132#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
133#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
134#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
135#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
136
137#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
138 DW_IC_TX_ABRT_10ADDR1_NOACK | \
139 DW_IC_TX_ABRT_10ADDR2_NOACK | \
140 DW_IC_TX_ABRT_TXDATA_NOACK | \
141 DW_IC_TX_ABRT_GCALL_NOACK)
142
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300143static char *abort_sources[] = {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900144 [ABRT_7B_ADDR_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300145 "slave address not acknowledged (7bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900146 [ABRT_10ADDR1_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300147 "first address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900148 [ABRT_10ADDR2_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300149 "second address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900150 [ABRT_TXDATA_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300151 "data not acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900152 [ABRT_GCALL_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300153 "no acknowledgement for a general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900154 [ABRT_GCALL_READ] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300155 "read after general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900156 [ABRT_SBYTE_ACKDET] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300157 "start byte acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900158 [ABRT_SBYTE_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300159 "trying to send start byte when restart is disabled",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900160 [ABRT_10B_RD_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300161 "trying to read when restart is disabled (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900162 [ABRT_MASTER_DIS] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300163 "trying to use disabled adapter",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900164 [ARB_LOST] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300165 "lost arbitration",
166};
167
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100168u32 dw_readl(struct dw_i2c_dev *dev, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700169{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200170 u32 value;
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700171
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200172 if (dev->accessor_flags & ACCESS_16BIT)
Jisheng Zhang67105c52014-12-11 14:26:41 +0800173 value = readw_relaxed(dev->base + offset) |
174 (readw_relaxed(dev->base + offset + 2) << 16);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200175 else
Jisheng Zhang67105c52014-12-11 14:26:41 +0800176 value = readl_relaxed(dev->base + offset);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200177
178 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700179 return swab32(value);
180 else
181 return value;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700182}
183
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100184void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700185{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200186 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700187 b = swab32(b);
188
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200189 if (dev->accessor_flags & ACCESS_16BIT) {
Jisheng Zhang67105c52014-12-11 14:26:41 +0800190 writew_relaxed((u16)b, dev->base + offset);
191 writew_relaxed((u16)(b >> 16), dev->base + offset + 2);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200192 } else {
Jisheng Zhang67105c52014-12-11 14:26:41 +0800193 writel_relaxed(b, dev->base + offset);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200194 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700195}
196
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900197static u32
198i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
199{
200 /*
201 * DesignWare I2C core doesn't seem to have solid strategy to meet
202 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
203 * will result in violation of the tHD;STA spec.
204 */
205 if (cond)
206 /*
207 * Conditional expression:
208 *
209 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
210 *
211 * This is based on the DW manuals, and represents an ideal
212 * configuration. The resulting I2C bus speed will be
213 * faster than any of the others.
214 *
215 * If your hardware is free from tHD;STA issue, try this one.
216 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100217 return (ic_clk * tSYMBOL + 500000) / 1000000 - 8 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900218 else
219 /*
220 * Conditional expression:
221 *
222 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
223 *
224 * This is just experimental rule; the tHD;STA period turned
225 * out to be proportinal to (_HCNT + 3). With this setting,
226 * we could meet both tHIGH and tHD;STA timing specs.
227 *
228 * If unsure, you'd better to take this alternative.
229 *
230 * The reason why we need to take into account "tf" here,
231 * is the same as described in i2c_dw_scl_lcnt().
232 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100233 return (ic_clk * (tSYMBOL + tf) + 500000) / 1000000
234 - 3 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900235}
236
237static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
238{
239 /*
240 * Conditional expression:
241 *
242 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
243 *
244 * DW I2C core starts counting the SCL CNTs for the LOW period
245 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
246 * In order to meet the tLOW timing spec, we need to take into
247 * account the fall time of SCL signal (tf). Default tf value
248 * should be 0.3 us, for safety.
249 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100250 return ((ic_clk * (tLOW + tf) + 500000) / 1000000) - 1 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900251}
252
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000253static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
254{
255 int timeout = 100;
256
257 do {
258 dw_writel(dev, enable, DW_IC_ENABLE);
259 if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
260 return;
261
262 /*
263 * Wait 10 times the signaling period of the highest I2C
264 * transfer supported by the driver (for 400KHz this is
265 * 25us) as described in the DesignWare I2C databook.
266 */
267 usleep_range(25, 250);
268 } while (timeout--);
269
270 dev_warn(dev->dev, "timeout in %sabling adapter\n",
271 enable ? "en" : "dis");
272}
273
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300274/**
275 * i2c_dw_init() - initialize the designware i2c master hardware
276 * @dev: device private data
277 *
278 * This functions configures and enables the I2C master.
279 * This function is called during I2C init function, and in case of timeout at
280 * run time.
281 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100282int i2c_dw_init(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300283{
Dirk Brandewie1d31b582011-10-06 11:26:30 -0700284 u32 input_clock_khz;
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700285 u32 hcnt, lcnt;
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700286 u32 reg;
Romain Baeriswyl64682762014-01-20 17:43:43 +0100287 u32 sda_falling_time, scl_falling_time;
David Boxc0601d22015-01-15 01:12:16 -0800288 int ret;
289
290 if (dev->acquire_lock) {
291 ret = dev->acquire_lock(dev);
292 if (ret) {
293 dev_err(dev->dev, "couldn't acquire bus ownership\n");
294 return ret;
295 }
296 }
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700297
Dirk Brandewie1d31b582011-10-06 11:26:30 -0700298 input_clock_khz = dev->get_clk_rate_khz(dev);
299
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700300 reg = dw_readl(dev, DW_IC_COMP_TYPE);
301 if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200302 /* Configure register endianess access */
303 dev->accessor_flags |= ACCESS_SWAP;
304 } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
305 /* Configure register access mode 16bit */
306 dev->accessor_flags |= ACCESS_16BIT;
307 } else if (reg != DW_IC_COMP_TYPE_VALUE) {
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700308 dev_err(dev->dev, "Unknown Synopsys component type: "
309 "0x%08x\n", reg);
David Boxc0601d22015-01-15 01:12:16 -0800310 if (dev->release_lock)
311 dev->release_lock(dev);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700312 return -ENODEV;
313 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300314
315 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000316 __i2c_dw_enable(dev, false);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300317
318 /* set standard and fast speed deviders for high/low periods */
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900319
Romain Baeriswyl64682762014-01-20 17:43:43 +0100320 sda_falling_time = dev->sda_falling_time ?: 300; /* ns */
321 scl_falling_time = dev->scl_falling_time ?: 300; /* ns */
322
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900323 /* Standard-mode */
324 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
Romain Baeriswyl64682762014-01-20 17:43:43 +0100325 4000, /* tHD;STA = tHIGH = 4.0 us */
326 sda_falling_time,
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900327 0, /* 0: DW default, 1: Ideal */
328 0); /* No offset */
329 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
Romain Baeriswyl64682762014-01-20 17:43:43 +0100330 4700, /* tLOW = 4.7 us */
331 scl_falling_time,
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900332 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300333
334 /* Allow platforms to specify the ideal HCNT and LCNT values */
335 if (dev->ss_hcnt && dev->ss_lcnt) {
336 hcnt = dev->ss_hcnt;
337 lcnt = dev->ss_lcnt;
338 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700339 dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
340 dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900341 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
342
343 /* Fast-mode */
344 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
Romain Baeriswyl64682762014-01-20 17:43:43 +0100345 600, /* tHD;STA = tHIGH = 0.6 us */
346 sda_falling_time,
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900347 0, /* 0: DW default, 1: Ideal */
348 0); /* No offset */
349 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
Romain Baeriswyl64682762014-01-20 17:43:43 +0100350 1300, /* tLOW = 1.3 us */
351 scl_falling_time,
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900352 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300353
354 if (dev->fs_hcnt && dev->fs_lcnt) {
355 hcnt = dev->fs_hcnt;
356 lcnt = dev->fs_lcnt;
357 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700358 dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
359 dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900360 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300361
Christian Ruppert9803f862013-06-26 10:55:06 +0200362 /* Configure SDA Hold Time if required */
363 if (dev->sda_hold_time) {
364 reg = dw_readl(dev, DW_IC_COMP_VERSION);
365 if (reg >= DW_IC_SDA_HOLD_MIN_VERS)
366 dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
367 else
368 dev_warn(dev->dev,
369 "Hardware too old to adjust SDA hold time.");
370 }
371
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900372 /* Configure Tx/Rx FIFO threshold levels */
Andrew Jacksond39f77b2014-11-07 12:10:44 +0000373 dw_writel(dev, dev->tx_fifo_depth / 2, DW_IC_TX_TL);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700374 dw_writel(dev, 0, DW_IC_RX_TL);
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900375
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300376 /* configure the i2c master */
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700377 dw_writel(dev, dev->master_cfg , DW_IC_CON);
David Boxc0601d22015-01-15 01:12:16 -0800378
379 if (dev->release_lock)
380 dev->release_lock(dev);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700381 return 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300382}
Axel Line68bb912012-09-10 10:14:02 +0200383EXPORT_SYMBOL_GPL(i2c_dw_init);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300384
385/*
386 * Waiting for bus not busy
387 */
388static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
389{
390 int timeout = TIMEOUT;
391
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700392 while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300393 if (timeout <= 0) {
394 dev_warn(dev->dev, "timeout waiting for bus ready\n");
395 return -ETIMEDOUT;
396 }
397 timeout--;
Mika Westerberg1451b912013-04-10 00:36:41 +0000398 usleep_range(1000, 1100);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300399 }
400
401 return 0;
402}
403
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900404static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
405{
406 struct i2c_msg *msgs = dev->msgs;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800407 u32 ic_con, ic_tar = 0;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900408
409 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000410 __i2c_dw_enable(dev, false);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900411
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900412 /* if the slave address is ten bit address, enable 10BITADDR */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700413 ic_con = dw_readl(dev, DW_IC_CON);
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800414 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN) {
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900415 ic_con |= DW_IC_CON_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800416 /*
417 * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
418 * mode has to be enabled via bit 12 of IC_TAR register.
419 * We set it always as I2C_DYNAMIC_TAR_UPDATE can't be
420 * detected from registers.
421 */
422 ic_tar = DW_IC_TAR_10BITADDR_MASTER;
423 } else {
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900424 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800425 }
426
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700427 dw_writel(dev, ic_con, DW_IC_CON);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900428
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800429 /*
430 * Set the slave (target) address and enable 10-bit addressing mode
431 * if applicable.
432 */
433 dw_writel(dev, msgs[dev->msg_write_idx].addr | ic_tar, DW_IC_TAR);
434
Du, Wenkai47bb27e2014-04-10 23:03:19 +0000435 /* enforce disabled interrupts (due to HW issues) */
436 i2c_dw_disable_int(dev);
437
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900438 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000439 __i2c_dw_enable(dev, true);
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900440
Mika Westerberg2a2d95e2013-05-13 00:54:30 +0000441 /* Clear and enable interrupts */
442 i2c_dw_clear_int(dev);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700443 dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900444}
445
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300446/*
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900447 * Initiate (and continue) low level master read/write transaction.
448 * This function is only called from i2c_dw_isr, and pumping i2c_msg
449 * messages into the tx buffer. Even if the size of i2c_msg data is
450 * longer than the size of the tx buffer, it handles everything.
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300451 */
Jean Delvarebccd7802012-10-05 22:23:53 +0200452static void
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900453i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300454{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300455 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900456 u32 intr_mask;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900457 int tx_limit, rx_limit;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900458 u32 addr = msgs[dev->msg_write_idx].addr;
459 u32 buf_len = dev->tx_buf_len;
Justin P. Mattock69932482011-07-26 23:06:29 -0700460 u8 *buf = dev->tx_buf;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800461 bool need_restart = false;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300462
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900463 intr_mask = DW_IC_INTR_DEFAULT_MASK;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900464
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900465 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900466 /*
467 * if target address has changed, we need to
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300468 * reprogram the target address in the i2c
469 * adapter when we are done with this transfer
470 */
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900471 if (msgs[dev->msg_write_idx].addr != addr) {
472 dev_err(dev->dev,
473 "%s: invalid target address\n", __func__);
474 dev->msg_err = -EINVAL;
475 break;
476 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300477
478 if (msgs[dev->msg_write_idx].len == 0) {
479 dev_err(dev->dev,
480 "%s: invalid message length\n", __func__);
481 dev->msg_err = -EINVAL;
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900482 break;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300483 }
484
485 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
486 /* new i2c_msg */
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900487 buf = msgs[dev->msg_write_idx].buf;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300488 buf_len = msgs[dev->msg_write_idx].len;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800489
490 /* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
491 * IC_RESTART_EN are set, we must manually
492 * set restart bit between messages.
493 */
494 if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
495 (dev->msg_write_idx > 0))
496 need_restart = true;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300497 }
498
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700499 tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
500 rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900501
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300502 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
Mika Westerberg17a76b42013-01-17 12:31:05 +0200503 u32 cmd = 0;
504
505 /*
506 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
507 * manually set the stop bit. However, it cannot be
508 * detected from the registers so we set it always
509 * when writing/reading the last byte.
510 */
511 if (dev->msg_write_idx == dev->msgs_num - 1 &&
512 buf_len == 1)
513 cmd |= BIT(9);
514
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800515 if (need_restart) {
516 cmd |= BIT(10);
517 need_restart = false;
518 }
519
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300520 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100521
522 /* avoid rx buffer overrun */
523 if (rx_limit - dev->rx_outstanding <= 0)
524 break;
525
Mika Westerberg17a76b42013-01-17 12:31:05 +0200526 dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300527 rx_limit--;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100528 dev->rx_outstanding++;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300529 } else
Mika Westerberg17a76b42013-01-17 12:31:05 +0200530 dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300531 tx_limit--; buf_len--;
532 }
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900533
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900534 dev->tx_buf = buf;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900535 dev->tx_buf_len = buf_len;
536
537 if (buf_len > 0) {
538 /* more bytes to be written */
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900539 dev->status |= STATUS_WRITE_IN_PROGRESS;
540 break;
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900541 } else
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900542 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300543 }
544
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900545 /*
546 * If i2c_msg index search is completed, we don't need TX_EMPTY
547 * interrupt any more.
548 */
549 if (dev->msg_write_idx == dev->msgs_num)
550 intr_mask &= ~DW_IC_INTR_TX_EMPTY;
551
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900552 if (dev->msg_err)
553 intr_mask = 0;
554
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100555 dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300556}
557
558static void
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900559i2c_dw_read(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300560{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300561 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900562 int rx_valid;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300563
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900564 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900565 u32 len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300566 u8 *buf;
567
568 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
569 continue;
570
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300571 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
572 len = msgs[dev->msg_read_idx].len;
573 buf = msgs[dev->msg_read_idx].buf;
574 } else {
575 len = dev->rx_buf_len;
576 buf = dev->rx_buf;
577 }
578
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700579 rx_valid = dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900580
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100581 for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700582 *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100583 dev->rx_outstanding--;
584 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300585
586 if (len > 0) {
587 dev->status |= STATUS_READ_IN_PROGRESS;
588 dev->rx_buf_len = len;
589 dev->rx_buf = buf;
590 return;
591 } else
592 dev->status &= ~STATUS_READ_IN_PROGRESS;
593 }
594}
595
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900596static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
597{
598 unsigned long abort_source = dev->abort_source;
599 int i;
600
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900601 if (abort_source & DW_IC_TX_ABRT_NOACK) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800602 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900603 dev_dbg(dev->dev,
604 "%s: %s\n", __func__, abort_sources[i]);
605 return -EREMOTEIO;
606 }
607
Akinobu Mita984b3f52010-03-05 13:41:37 -0800608 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900609 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
610
611 if (abort_source & DW_IC_TX_ARB_LOST)
612 return -EAGAIN;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900613 else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
614 return -EINVAL; /* wrong msgs[] data */
615 else
616 return -EIO;
617}
618
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300619/*
620 * Prepare controller for a transaction and call i2c_dw_xfer_msg
621 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100622int
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300623i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
624{
625 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
626 int ret;
627
628 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
629
630 mutex_lock(&dev->lock);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700631 pm_runtime_get_sync(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300632
Wolfram Sang16735d02013-11-14 14:32:02 -0800633 reinit_completion(&dev->cmd_complete);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300634 dev->msgs = msgs;
635 dev->msgs_num = num;
636 dev->cmd_err = 0;
637 dev->msg_write_idx = 0;
638 dev->msg_read_idx = 0;
639 dev->msg_err = 0;
640 dev->status = STATUS_IDLE;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900641 dev->abort_source = 0;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100642 dev->rx_outstanding = 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300643
David Boxc0601d22015-01-15 01:12:16 -0800644 if (dev->acquire_lock) {
645 ret = dev->acquire_lock(dev);
646 if (ret) {
647 dev_err(dev->dev, "couldn't acquire bus ownership\n");
648 goto done_nolock;
649 }
650 }
651
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300652 ret = i2c_dw_wait_bus_not_busy(dev);
653 if (ret < 0)
654 goto done;
655
656 /* start the transfers */
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900657 i2c_dw_xfer_init(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300658
659 /* wait for tx to complete */
Mika Westerberge42dba52013-05-22 13:03:11 +0300660 ret = wait_for_completion_timeout(&dev->cmd_complete, HZ);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300661 if (ret == 0) {
662 dev_err(dev->dev, "controller timed out\n");
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200663 /* i2c_dw_init implicitly disables the adapter */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300664 i2c_dw_init(dev);
665 ret = -ETIMEDOUT;
666 goto done;
Mika Westerberge42dba52013-05-22 13:03:11 +0300667 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300668
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200669 /*
670 * We must disable the adapter before unlocking the &dev->lock mutex
671 * below. Otherwise the hardware might continue generating interrupts
672 * which in turn causes a race condition with the following transfer.
673 * Needs some more investigation if the additional interrupts are
674 * a hardware bug or this driver doesn't handle them correctly yet.
675 */
676 __i2c_dw_enable(dev, false);
677
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300678 if (dev->msg_err) {
679 ret = dev->msg_err;
680 goto done;
681 }
682
683 /* no error */
684 if (likely(!dev->cmd_err)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300685 ret = num;
686 goto done;
687 }
688
689 /* We have an error */
690 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900691 ret = i2c_dw_handle_tx_abort(dev);
692 goto done;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300693 }
694 ret = -EIO;
695
696done:
David Boxc0601d22015-01-15 01:12:16 -0800697 if (dev->release_lock)
698 dev->release_lock(dev);
699
700done_nolock:
Mika Westerberg43452332013-04-10 00:36:42 +0000701 pm_runtime_mark_last_busy(dev->dev);
702 pm_runtime_put_autosuspend(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300703 mutex_unlock(&dev->lock);
704
705 return ret;
706}
Axel Line68bb912012-09-10 10:14:02 +0200707EXPORT_SYMBOL_GPL(i2c_dw_xfer);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300708
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100709u32 i2c_dw_func(struct i2c_adapter *adap)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300710{
Dirk Brandewie2fa83262011-10-06 11:26:31 -0700711 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
712 return dev->functionality;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300713}
Axel Line68bb912012-09-10 10:14:02 +0200714EXPORT_SYMBOL_GPL(i2c_dw_func);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300715
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900716static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
717{
718 u32 stat;
719
720 /*
721 * The IC_INTR_STAT register just indicates "enabled" interrupts.
722 * Ths unmasked raw version of interrupt status bits are available
723 * in the IC_RAW_INTR_STAT register.
724 *
725 * That is,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100726 * stat = dw_readl(IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900727 * equals to,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100728 * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900729 *
730 * The raw version might be useful for debugging purposes.
731 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700732 stat = dw_readl(dev, DW_IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900733
734 /*
735 * Do not use the IC_CLR_INTR register to clear interrupts, or
736 * you'll miss some interrupts, triggered during the period from
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100737 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900738 *
739 * Instead, use the separately-prepared IC_CLR_* registers.
740 */
741 if (stat & DW_IC_INTR_RX_UNDER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700742 dw_readl(dev, DW_IC_CLR_RX_UNDER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900743 if (stat & DW_IC_INTR_RX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700744 dw_readl(dev, DW_IC_CLR_RX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900745 if (stat & DW_IC_INTR_TX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700746 dw_readl(dev, DW_IC_CLR_TX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900747 if (stat & DW_IC_INTR_RD_REQ)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700748 dw_readl(dev, DW_IC_CLR_RD_REQ);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900749 if (stat & DW_IC_INTR_TX_ABRT) {
750 /*
751 * The IC_TX_ABRT_SOURCE register is cleared whenever
752 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
753 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700754 dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
755 dw_readl(dev, DW_IC_CLR_TX_ABRT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900756 }
757 if (stat & DW_IC_INTR_RX_DONE)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700758 dw_readl(dev, DW_IC_CLR_RX_DONE);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900759 if (stat & DW_IC_INTR_ACTIVITY)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700760 dw_readl(dev, DW_IC_CLR_ACTIVITY);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900761 if (stat & DW_IC_INTR_STOP_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700762 dw_readl(dev, DW_IC_CLR_STOP_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900763 if (stat & DW_IC_INTR_START_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700764 dw_readl(dev, DW_IC_CLR_START_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900765 if (stat & DW_IC_INTR_GEN_CALL)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700766 dw_readl(dev, DW_IC_CLR_GEN_CALL);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900767
768 return stat;
769}
770
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300771/*
772 * Interrupt service routine. This gets called whenever an I2C interrupt
773 * occurs.
774 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100775irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300776{
777 struct dw_i2c_dev *dev = dev_id;
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700778 u32 stat, enabled;
779
780 enabled = dw_readl(dev, DW_IC_ENABLE);
781 stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
782 dev_dbg(dev->dev, "%s: %s enabled= 0x%x stat=0x%x\n", __func__,
783 dev->adapter.name, enabled, stat);
784 if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
785 return IRQ_NONE;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300786
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900787 stat = i2c_dw_read_clear_intrbits(dev);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900788
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300789 if (stat & DW_IC_INTR_TX_ABRT) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300790 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
791 dev->status = STATUS_IDLE;
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900792
793 /*
794 * Anytime TX_ABRT is set, the contents of the tx/rx
795 * buffers are flushed. Make sure to skip them.
796 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700797 dw_writel(dev, 0, DW_IC_INTR_MASK);
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900798 goto tx_aborted;
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900799 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300800
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900801 if (stat & DW_IC_INTR_RX_FULL)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900802 i2c_dw_read(dev);
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900803
804 if (stat & DW_IC_INTR_TX_EMPTY)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900805 i2c_dw_xfer_msg(dev);
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900806
807 /*
808 * No need to modify or disable the interrupt mask here.
809 * i2c_dw_xfer_msg() will take care of it according to
810 * the current transmit status.
811 */
812
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900813tx_aborted:
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900814 if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300815 complete(&dev->cmd_complete);
816
817 return IRQ_HANDLED;
818}
Axel Line68bb912012-09-10 10:14:02 +0200819EXPORT_SYMBOL_GPL(i2c_dw_isr);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700820
821void i2c_dw_enable(struct dw_i2c_dev *dev)
822{
823 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000824 __i2c_dw_enable(dev, true);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700825}
Axel Line68bb912012-09-10 10:14:02 +0200826EXPORT_SYMBOL_GPL(i2c_dw_enable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700827
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700828u32 i2c_dw_is_enabled(struct dw_i2c_dev *dev)
829{
830 return dw_readl(dev, DW_IC_ENABLE);
831}
Axel Line68bb912012-09-10 10:14:02 +0200832EXPORT_SYMBOL_GPL(i2c_dw_is_enabled);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700833
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700834void i2c_dw_disable(struct dw_i2c_dev *dev)
835{
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700836 /* Disable controller */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000837 __i2c_dw_enable(dev, false);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700838
839 /* Disable all interupts */
840 dw_writel(dev, 0, DW_IC_INTR_MASK);
841 dw_readl(dev, DW_IC_CLR_INTR);
842}
Axel Line68bb912012-09-10 10:14:02 +0200843EXPORT_SYMBOL_GPL(i2c_dw_disable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700844
845void i2c_dw_clear_int(struct dw_i2c_dev *dev)
846{
847 dw_readl(dev, DW_IC_CLR_INTR);
848}
Axel Line68bb912012-09-10 10:14:02 +0200849EXPORT_SYMBOL_GPL(i2c_dw_clear_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700850
851void i2c_dw_disable_int(struct dw_i2c_dev *dev)
852{
853 dw_writel(dev, 0, DW_IC_INTR_MASK);
854}
Axel Line68bb912012-09-10 10:14:02 +0200855EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700856
857u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
858{
859 return dw_readl(dev, DW_IC_COMP_PARAM_1);
860}
Axel Line68bb912012-09-10 10:14:02 +0200861EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
Mika Westerberg9dd31622013-01-17 12:31:04 +0200862
863MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
864MODULE_LICENSE("GPL");