blob: 9321d4a5b4e67ee4d2eb51820fdf7ab85041ac8d [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Corneliu Doban85cc1c32015-02-09 16:06:29 -080031#include <linux/mmc/sdio.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080032#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080033
Pierre Ossmand129bce2006-03-24 03:18:17 -080034#include "sdhci.h"
35
36#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080037
Pierre Ossmand129bce2006-03-24 03:18:17 -080038#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010039 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080040
Pierre Ossmanf9134312008-12-21 17:01:48 +010041#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
42 defined(CONFIG_MMC_SDHCI_MODULE))
43#define SDHCI_USE_LEDS_CLASS
44#endif
45
Arindam Nathb513ea22011-05-05 12:19:04 +053046#define MAX_TUNING_LOOP 40
47
Pierre Ossmandf673b22006-06-30 02:22:31 -070048static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030049static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070050
Pierre Ossmand129bce2006-03-24 03:18:17 -080051static void sdhci_finish_data(struct sdhci_host *);
52
Pierre Ossmand129bce2006-03-24 03:18:17 -080053static void sdhci_finish_command(struct sdhci_host *);
Girish K S069c9f12012-01-06 09:56:39 +053054static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
Kevin Liu52983382013-01-31 11:31:37 +080055static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Scott Branden04e079c2015-03-10 11:35:10 -070056static int sdhci_do_get_cd(struct sdhci_host *host);
Pierre Ossmand129bce2006-03-24 03:18:17 -080057
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +010058#ifdef CONFIG_PM
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030059static int sdhci_runtime_pm_get(struct sdhci_host *host);
60static int sdhci_runtime_pm_put(struct sdhci_host *host);
Adrian Hunterf0710a52013-05-06 12:17:32 +030061static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
62static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030063#else
64static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
65{
66 return 0;
67}
68static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
69{
70 return 0;
71}
Adrian Hunterf0710a52013-05-06 12:17:32 +030072static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
73{
74}
75static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
76{
77}
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030078#endif
79
Pierre Ossmand129bce2006-03-24 03:18:17 -080080static void sdhci_dumpregs(struct sdhci_host *host)
81{
Girish K Sa3c76eb2011-10-11 11:44:09 +053082 pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
Philip Rakity412ab652010-09-22 15:25:13 -070083 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080084
Girish K Sa3c76eb2011-10-11 11:44:09 +053085 pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030086 sdhci_readl(host, SDHCI_DMA_ADDRESS),
87 sdhci_readw(host, SDHCI_HOST_VERSION));
Girish K Sa3c76eb2011-10-11 11:44:09 +053088 pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030089 sdhci_readw(host, SDHCI_BLOCK_SIZE),
90 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Girish K Sa3c76eb2011-10-11 11:44:09 +053091 pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030092 sdhci_readl(host, SDHCI_ARGUMENT),
93 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Girish K Sa3c76eb2011-10-11 11:44:09 +053094 pr_debug(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030095 sdhci_readl(host, SDHCI_PRESENT_STATE),
96 sdhci_readb(host, SDHCI_HOST_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053097 pr_debug(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030098 sdhci_readb(host, SDHCI_POWER_CONTROL),
99 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530100 pr_debug(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300101 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
102 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530103 pr_debug(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300104 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
105 sdhci_readl(host, SDHCI_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530106 pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300107 sdhci_readl(host, SDHCI_INT_ENABLE),
108 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530109 pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300110 sdhci_readw(host, SDHCI_ACMD12_ERR),
111 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530112 pr_debug(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300113 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -0500114 sdhci_readl(host, SDHCI_CAPABILITIES_1));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530115 pr_debug(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
Philip Rakitye8120ad2010-11-30 00:55:23 -0500116 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300117 sdhci_readl(host, SDHCI_MAX_CURRENT));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530118 pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
Arindam Nathf2119df2011-05-05 12:18:57 +0530119 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800120
Adrian Huntere57a5f62014-11-04 12:42:46 +0200121 if (host->flags & SDHCI_USE_ADMA) {
122 if (host->flags & SDHCI_USE_64_BIT_DMA)
123 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
124 readl(host->ioaddr + SDHCI_ADMA_ERROR),
125 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
126 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
127 else
128 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
129 readl(host->ioaddr + SDHCI_ADMA_ERROR),
130 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
131 }
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100132
Girish K Sa3c76eb2011-10-11 11:44:09 +0530133 pr_debug(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800134}
135
136/*****************************************************************************\
137 * *
138 * Low level functions *
139 * *
140\*****************************************************************************/
141
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300142static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
143{
Russell King5b4f1f62014-04-25 12:57:02 +0100144 u32 present;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300145
Adrian Hunterc79396c2011-12-27 15:48:42 +0200146 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Daniel Drake87b87a32012-04-10 00:14:20 +0100147 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300148 return;
149
Russell King5b4f1f62014-04-25 12:57:02 +0100150 if (enable) {
151 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
152 SDHCI_CARD_PRESENT;
Shawn Guod25928d2011-06-21 22:41:48 +0800153
Russell King5b4f1f62014-04-25 12:57:02 +0100154 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
155 SDHCI_INT_CARD_INSERT;
156 } else {
157 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
158 }
Russell Kingb537f942014-04-25 12:56:01 +0100159
160 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
161 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300162}
163
164static void sdhci_enable_card_detection(struct sdhci_host *host)
165{
166 sdhci_set_card_detection(host, true);
167}
168
169static void sdhci_disable_card_detection(struct sdhci_host *host)
170{
171 sdhci_set_card_detection(host, false);
172}
173
Russell King03231f92014-04-25 12:57:12 +0100174void sdhci_reset(struct sdhci_host *host, u8 mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800175{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700176 unsigned long timeout;
Philip Rakity393c1a32011-01-21 11:26:40 -0800177
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300178 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800179
Adrian Hunterf0710a52013-05-06 12:17:32 +0300180 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800181 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300182 /* Reset-all turns off SD Bus Power */
183 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
184 sdhci_runtime_pm_bus_off(host);
185 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800186
Pierre Ossmane16514d82006-06-30 02:22:24 -0700187 /* Wait max 100 ms */
188 timeout = 100;
189
190 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300191 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700192 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530193 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700194 mmc_hostname(host->mmc), (int)mask);
195 sdhci_dumpregs(host);
196 return;
197 }
198 timeout--;
199 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800200 }
Russell King03231f92014-04-25 12:57:12 +0100201}
202EXPORT_SYMBOL_GPL(sdhci_reset);
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300203
Russell King03231f92014-04-25 12:57:12 +0100204static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
205{
206 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Ivan T. Ivanov135b0a22015-07-06 15:16:21 +0300207 if (!sdhci_do_get_cd(host))
Russell King03231f92014-04-25 12:57:12 +0100208 return;
209 }
210
211 host->ops->reset(host, mask);
Philip Rakity393c1a32011-01-21 11:26:40 -0800212
Russell Kingda91a8f2014-04-25 13:00:12 +0100213 if (mask & SDHCI_RESET_ALL) {
214 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
215 if (host->ops->enable_dma)
216 host->ops->enable_dma(host);
217 }
218
219 /* Resetting the controller clears many */
220 host->preset_enabled = false;
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800221 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800222}
223
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800224static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
225
226static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800227{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800228 if (soft)
Russell King03231f92014-04-25 12:57:12 +0100229 sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800230 else
Russell King03231f92014-04-25 12:57:12 +0100231 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800232
Russell Kingb537f942014-04-25 12:56:01 +0100233 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
234 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
235 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
236 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
237 SDHCI_INT_RESPONSE;
238
239 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
240 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800241
242 if (soft) {
243 /* force clock reconfiguration */
244 host->clock = 0;
245 sdhci_set_ios(host->mmc, &host->mmc->ios);
246 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300247}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800248
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300249static void sdhci_reinit(struct sdhci_host *host)
250{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800251 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300252 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800253}
254
255static void sdhci_activate_led(struct sdhci_host *host)
256{
257 u8 ctrl;
258
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300259 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800260 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300261 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800262}
263
264static void sdhci_deactivate_led(struct sdhci_host *host)
265{
266 u8 ctrl;
267
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300268 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800269 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300270 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800271}
272
Pierre Ossmanf9134312008-12-21 17:01:48 +0100273#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100274static void sdhci_led_control(struct led_classdev *led,
275 enum led_brightness brightness)
276{
277 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
278 unsigned long flags;
279
280 spin_lock_irqsave(&host->lock, flags);
281
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300282 if (host->runtime_suspended)
283 goto out;
284
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100285 if (brightness == LED_OFF)
286 sdhci_deactivate_led(host);
287 else
288 sdhci_activate_led(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300289out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100290 spin_unlock_irqrestore(&host->lock, flags);
291}
292#endif
293
Pierre Ossmand129bce2006-03-24 03:18:17 -0800294/*****************************************************************************\
295 * *
296 * Core functions *
297 * *
298\*****************************************************************************/
299
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100300static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800301{
Pierre Ossman76591502008-07-21 00:32:11 +0200302 unsigned long flags;
303 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700304 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200305 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800306
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100307 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800308
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100309 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200310 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800311
Pierre Ossman76591502008-07-21 00:32:11 +0200312 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800313
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100314 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300315 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800316
Pierre Ossman76591502008-07-21 00:32:11 +0200317 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800318
Pierre Ossman76591502008-07-21 00:32:11 +0200319 blksize -= len;
320 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200321
Pierre Ossman76591502008-07-21 00:32:11 +0200322 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800323
Pierre Ossman76591502008-07-21 00:32:11 +0200324 while (len) {
325 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300326 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200327 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800328 }
Pierre Ossman76591502008-07-21 00:32:11 +0200329
330 *buf = scratch & 0xFF;
331
332 buf++;
333 scratch >>= 8;
334 chunk--;
335 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800336 }
337 }
Pierre Ossman76591502008-07-21 00:32:11 +0200338
339 sg_miter_stop(&host->sg_miter);
340
341 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100342}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800343
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100344static void sdhci_write_block_pio(struct sdhci_host *host)
345{
Pierre Ossman76591502008-07-21 00:32:11 +0200346 unsigned long flags;
347 size_t blksize, len, chunk;
348 u32 scratch;
349 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100350
351 DBG("PIO writing\n");
352
353 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200354 chunk = 0;
355 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100356
Pierre Ossman76591502008-07-21 00:32:11 +0200357 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100358
359 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300360 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100361
Pierre Ossman76591502008-07-21 00:32:11 +0200362 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200363
Pierre Ossman76591502008-07-21 00:32:11 +0200364 blksize -= len;
365 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100366
Pierre Ossman76591502008-07-21 00:32:11 +0200367 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100368
Pierre Ossman76591502008-07-21 00:32:11 +0200369 while (len) {
370 scratch |= (u32)*buf << (chunk * 8);
371
372 buf++;
373 chunk++;
374 len--;
375
376 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300377 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200378 chunk = 0;
379 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100380 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100381 }
382 }
Pierre Ossman76591502008-07-21 00:32:11 +0200383
384 sg_miter_stop(&host->sg_miter);
385
386 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100387}
388
389static void sdhci_transfer_pio(struct sdhci_host *host)
390{
391 u32 mask;
392
393 BUG_ON(!host->data);
394
Pierre Ossman76591502008-07-21 00:32:11 +0200395 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100396 return;
397
398 if (host->data->flags & MMC_DATA_READ)
399 mask = SDHCI_DATA_AVAILABLE;
400 else
401 mask = SDHCI_SPACE_AVAILABLE;
402
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200403 /*
404 * Some controllers (JMicron JMB38x) mess up the buffer bits
405 * for transfers < 4 bytes. As long as it is just one block,
406 * we can ignore the bits.
407 */
408 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
409 (host->data->blocks == 1))
410 mask = ~0;
411
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300412 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300413 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
414 udelay(100);
415
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100416 if (host->data->flags & MMC_DATA_READ)
417 sdhci_read_block_pio(host);
418 else
419 sdhci_write_block_pio(host);
420
Pierre Ossman76591502008-07-21 00:32:11 +0200421 host->blocks--;
422 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100423 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100424 }
425
426 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800427}
428
Russell King48857d92016-01-26 13:40:16 +0000429static int sdhci_pre_dma_transfer(struct sdhci_host *host,
Russell Kingc0999b72016-01-26 13:40:27 +0000430 struct mmc_data *data, int cookie)
Russell King48857d92016-01-26 13:40:16 +0000431{
432 int sg_count;
433
434 if (data->host_cookie == COOKIE_MAPPED) {
435 data->host_cookie = COOKIE_GIVEN;
436 return data->sg_count;
437 }
438
439 WARN_ON(data->host_cookie == COOKIE_GIVEN);
440
441 sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
442 data->flags & MMC_DATA_WRITE ?
443 DMA_TO_DEVICE : DMA_FROM_DEVICE);
444
445 if (sg_count == 0)
446 return -ENOSPC;
447
448 data->sg_count = sg_count;
Russell Kingc0999b72016-01-26 13:40:27 +0000449 data->host_cookie = cookie;
Russell King48857d92016-01-26 13:40:16 +0000450
451 return sg_count;
452}
453
Pierre Ossman2134a922008-06-28 18:28:51 +0200454static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
455{
456 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800457 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200458}
459
460static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
461{
Cong Wang482fce92011-11-27 13:27:00 +0800462 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200463 local_irq_restore(*flags);
464}
465
Adrian Huntere57a5f62014-11-04 12:42:46 +0200466static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
467 dma_addr_t addr, int len, unsigned cmd)
Ben Dooks118cd172010-03-05 13:43:26 -0800468{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200469 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800470
Adrian Huntere57a5f62014-11-04 12:42:46 +0200471 /* 32-bit and 64-bit descriptors have these members in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200472 dma_desc->cmd = cpu_to_le16(cmd);
473 dma_desc->len = cpu_to_le16(len);
Adrian Huntere57a5f62014-11-04 12:42:46 +0200474 dma_desc->addr_lo = cpu_to_le32((u32)addr);
475
476 if (host->flags & SDHCI_USE_64_BIT_DMA)
477 dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
Ben Dooks118cd172010-03-05 13:43:26 -0800478}
479
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200480static void sdhci_adma_mark_end(void *desc)
481{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200482 struct sdhci_adma2_64_desc *dma_desc = desc;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200483
Adrian Huntere57a5f62014-11-04 12:42:46 +0200484 /* 32-bit and 64-bit descriptors have 'cmd' in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200485 dma_desc->cmd |= cpu_to_le16(ADMA2_END);
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200486}
487
Russell King60c64762016-01-26 13:40:22 +0000488static void sdhci_adma_table_pre(struct sdhci_host *host,
489 struct mmc_data *data, int sg_count)
Pierre Ossman2134a922008-06-28 18:28:51 +0200490{
Pierre Ossman2134a922008-06-28 18:28:51 +0200491 struct scatterlist *sg;
Pierre Ossman2134a922008-06-28 18:28:51 +0200492 unsigned long flags;
Russell Kingacc3ad12016-01-26 13:40:00 +0000493 dma_addr_t addr, align_addr;
494 void *desc, *align;
495 char *buffer;
496 int len, offset, i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200497
498 /*
499 * The spec does not specify endianness of descriptor table.
500 * We currently guess that it is LE.
501 */
502
Russell King60c64762016-01-26 13:40:22 +0000503 host->sg_count = sg_count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200504
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200505 desc = host->adma_table;
Pierre Ossman2134a922008-06-28 18:28:51 +0200506 align = host->align_buffer;
507
508 align_addr = host->align_addr;
509
510 for_each_sg(data->sg, sg, host->sg_count, i) {
511 addr = sg_dma_address(sg);
512 len = sg_dma_len(sg);
513
514 /*
Russell Kingacc3ad12016-01-26 13:40:00 +0000515 * The SDHCI specification states that ADMA addresses must
516 * be 32-bit aligned. If they aren't, then we use a bounce
517 * buffer for the (up to three) bytes that screw up the
Pierre Ossman2134a922008-06-28 18:28:51 +0200518 * alignment.
519 */
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200520 offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
521 SDHCI_ADMA2_MASK;
Pierre Ossman2134a922008-06-28 18:28:51 +0200522 if (offset) {
523 if (data->flags & MMC_DATA_WRITE) {
524 buffer = sdhci_kmap_atomic(sg, &flags);
525 memcpy(align, buffer, offset);
526 sdhci_kunmap_atomic(buffer, &flags);
527 }
528
Ben Dooks118cd172010-03-05 13:43:26 -0800529 /* tran, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200530 sdhci_adma_write_desc(host, desc, align_addr, offset,
Adrian Hunter739d46d2014-11-04 12:42:44 +0200531 ADMA2_TRAN_VALID);
Pierre Ossman2134a922008-06-28 18:28:51 +0200532
533 BUG_ON(offset > 65536);
534
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200535 align += SDHCI_ADMA2_ALIGN;
536 align_addr += SDHCI_ADMA2_ALIGN;
Pierre Ossman2134a922008-06-28 18:28:51 +0200537
Adrian Hunter76fe3792014-11-04 12:42:42 +0200538 desc += host->desc_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200539
540 addr += offset;
541 len -= offset;
542 }
543
Pierre Ossman2134a922008-06-28 18:28:51 +0200544 BUG_ON(len > 65536);
545
Adrian Hunter347ea322015-11-26 14:00:48 +0200546 if (len) {
547 /* tran, valid */
548 sdhci_adma_write_desc(host, desc, addr, len,
549 ADMA2_TRAN_VALID);
550 desc += host->desc_sz;
551 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200552
553 /*
554 * If this triggers then we have a calculation bug
555 * somewhere. :/
556 */
Adrian Hunter76fe3792014-11-04 12:42:42 +0200557 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
Pierre Ossman2134a922008-06-28 18:28:51 +0200558 }
559
Thomas Abraham70764a92010-05-26 14:42:04 -0700560 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
Russell Kingacc3ad12016-01-26 13:40:00 +0000561 /* Mark the last descriptor as the terminating descriptor */
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200562 if (desc != host->adma_table) {
Adrian Hunter76fe3792014-11-04 12:42:42 +0200563 desc -= host->desc_sz;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200564 sdhci_adma_mark_end(desc);
Thomas Abraham70764a92010-05-26 14:42:04 -0700565 }
566 } else {
Russell Kingacc3ad12016-01-26 13:40:00 +0000567 /* Add a terminating entry - nop, end, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200568 sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
Thomas Abraham70764a92010-05-26 14:42:04 -0700569 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200570}
571
572static void sdhci_adma_table_post(struct sdhci_host *host,
573 struct mmc_data *data)
574{
Pierre Ossman2134a922008-06-28 18:28:51 +0200575 struct scatterlist *sg;
576 int i, size;
Adrian Hunter1c3d5f62014-11-04 12:42:41 +0200577 void *align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200578 char *buffer;
579 unsigned long flags;
580
Russell King47fa9612016-01-26 13:40:06 +0000581 if (data->flags & MMC_DATA_READ) {
582 bool has_unaligned = false;
Russell Kingde0b65a2014-04-25 12:58:29 +0100583
Russell King47fa9612016-01-26 13:40:06 +0000584 /* Do a quick scan of the SG list for any unaligned mappings */
585 for_each_sg(data->sg, sg, host->sg_count, i)
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200586 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
Russell King47fa9612016-01-26 13:40:06 +0000587 has_unaligned = true;
588 break;
589 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200590
Russell King47fa9612016-01-26 13:40:06 +0000591 if (has_unaligned) {
592 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
Russell Kingf55c98f2016-01-26 13:40:11 +0000593 data->sg_len, DMA_FROM_DEVICE);
Pierre Ossman2134a922008-06-28 18:28:51 +0200594
Russell King47fa9612016-01-26 13:40:06 +0000595 align = host->align_buffer;
596
597 for_each_sg(data->sg, sg, host->sg_count, i) {
598 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
599 size = SDHCI_ADMA2_ALIGN -
600 (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
601
602 buffer = sdhci_kmap_atomic(sg, &flags);
603 memcpy(buffer, align, size);
604 sdhci_kunmap_atomic(buffer, &flags);
605
606 align += SDHCI_ADMA2_ALIGN;
607 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200608 }
609 }
610 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200611}
612
Andrei Warkentina3c77782011-04-11 16:13:42 -0500613static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800614{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700615 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500616 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700617 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800618
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200619 /*
620 * If the host controller provides us with an incorrect timeout
621 * value, just skip the check and use 0xE. The hardware may take
622 * longer to time out, but that's much better than having a too-short
623 * timeout value.
624 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200625 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200626 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200627
Andrei Warkentina3c77782011-04-11 16:13:42 -0500628 /* Unspecified timeout, assume max */
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100629 if (!data && !cmd->busy_timeout)
Andrei Warkentina3c77782011-04-11 16:13:42 -0500630 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800631
Andrei Warkentina3c77782011-04-11 16:13:42 -0500632 /* timeout in us */
633 if (!data)
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100634 target_timeout = cmd->busy_timeout * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300635 else {
Russell Kingfafcfda2016-01-26 13:40:58 +0000636 target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
Russell King7f055382016-01-26 13:41:04 +0000637 if (host->clock && data->timeout_clks) {
638 unsigned long long val;
639
640 /*
641 * data->timeout_clks is in units of clock cycles.
642 * host->clock is in Hz. target_timeout is in us.
643 * Hence, us = 1000000 * cycles / Hz. Round up.
644 */
645 val = 1000000 * data->timeout_clks;
646 if (do_div(val, host->clock))
647 target_timeout++;
648 target_timeout += val;
649 }
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300650 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700651
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700652 /*
653 * Figure out needed cycles.
654 * We do this in steps in order to fit inside a 32 bit int.
655 * The first step is the minimum timeout, which will have a
656 * minimum resolution of 6 bits:
657 * (1) 2^13*1000 > 2^22,
658 * (2) host->timeout_clk < 2^16
659 * =>
660 * (1) / (2) > 2^6
661 */
662 count = 0;
663 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
664 while (current_timeout < target_timeout) {
665 count++;
666 current_timeout <<= 1;
667 if (count >= 0xF)
668 break;
669 }
670
671 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400672 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
673 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700674 count = 0xE;
675 }
676
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200677 return count;
678}
679
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300680static void sdhci_set_transfer_irqs(struct sdhci_host *host)
681{
682 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
683 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
684
685 if (host->flags & SDHCI_REQ_USE_DMA)
Russell Kingb537f942014-04-25 12:56:01 +0100686 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300687 else
Russell Kingb537f942014-04-25 12:56:01 +0100688 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
689
690 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
691 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300692}
693
Aisheng Dongb45e6682014-08-27 15:26:29 +0800694static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200695{
696 u8 count;
Aisheng Dongb45e6682014-08-27 15:26:29 +0800697
698 if (host->ops->set_timeout) {
699 host->ops->set_timeout(host, cmd);
700 } else {
701 count = sdhci_calc_timeout(host, cmd);
702 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
703 }
704}
705
706static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
707{
Pierre Ossman2134a922008-06-28 18:28:51 +0200708 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500709 struct mmc_data *data = cmd->data;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200710
711 WARN_ON(host->data);
712
Aisheng Dongb45e6682014-08-27 15:26:29 +0800713 if (data || (cmd->flags & MMC_RSP_BUSY))
714 sdhci_set_timeout(host, cmd);
Andrei Warkentina3c77782011-04-11 16:13:42 -0500715
716 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200717 return;
718
719 /* Sanity checks */
720 BUG_ON(data->blksz * data->blocks > 524288);
721 BUG_ON(data->blksz > host->mmc->max_blk_size);
722 BUG_ON(data->blocks > 65535);
723
724 host->data = data;
725 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400726 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200727
Richard Röjforsa13abc72009-09-22 16:45:30 -0700728 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100729 host->flags |= SDHCI_REQ_USE_DMA;
730
Pierre Ossman2134a922008-06-28 18:28:51 +0200731 /*
732 * FIXME: This doesn't account for merging when mapping the
733 * scatterlist.
734 */
735 if (host->flags & SDHCI_REQ_USE_DMA) {
736 int broken, i;
737 struct scatterlist *sg;
738
739 broken = 0;
740 if (host->flags & SDHCI_USE_ADMA) {
741 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
742 broken = 1;
743 } else {
744 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
745 broken = 1;
746 }
747
748 if (unlikely(broken)) {
749 for_each_sg(data->sg, sg, data->sg_len, i) {
750 if (sg->length & 0x3) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100751 DBG("Reverting to PIO because of transfer size (%d)\n",
Pierre Ossman2134a922008-06-28 18:28:51 +0200752 sg->length);
753 host->flags &= ~SDHCI_REQ_USE_DMA;
754 break;
755 }
756 }
757 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100758 }
759
760 /*
761 * The assumption here being that alignment is the same after
762 * translation to device address space.
763 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200764 if (host->flags & SDHCI_REQ_USE_DMA) {
765 int broken, i;
766 struct scatterlist *sg;
767
768 broken = 0;
769 if (host->flags & SDHCI_USE_ADMA) {
770 /*
771 * As we use 3 byte chunks to work around
772 * alignment problems, we need to check this
773 * quirk.
774 */
775 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
776 broken = 1;
777 } else {
778 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
779 broken = 1;
780 }
781
782 if (unlikely(broken)) {
783 for_each_sg(data->sg, sg, data->sg_len, i) {
784 if (sg->offset & 0x3) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100785 DBG("Reverting to PIO because of bad alignment\n");
Pierre Ossman2134a922008-06-28 18:28:51 +0200786 host->flags &= ~SDHCI_REQ_USE_DMA;
787 break;
788 }
789 }
790 }
791 }
792
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200793 if (host->flags & SDHCI_REQ_USE_DMA) {
Russell Kingc0999b72016-01-26 13:40:27 +0000794 int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200795
Russell King60c64762016-01-26 13:40:22 +0000796 if (sg_cnt <= 0) {
797 /*
798 * This only happens when someone fed
799 * us an invalid request.
800 */
801 WARN_ON(1);
802 host->flags &= ~SDHCI_REQ_USE_DMA;
803 } else if (host->flags & SDHCI_USE_ADMA) {
804 sdhci_adma_table_pre(host, data, sg_cnt);
805
806 sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
807 if (host->flags & SDHCI_USE_64_BIT_DMA)
808 sdhci_writel(host,
809 (u64)host->adma_addr >> 32,
810 SDHCI_ADMA_ADDRESS_HI);
811 } else {
812 WARN_ON(sg_cnt != 1);
813 sdhci_writel(host, sg_dma_address(data->sg),
814 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200815 }
816 }
817
Pierre Ossman2134a922008-06-28 18:28:51 +0200818 /*
819 * Always adjust the DMA selection as some controllers
820 * (e.g. JMicron) can't do PIO properly when the selection
821 * is ADMA.
822 */
823 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300824 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200825 ctrl &= ~SDHCI_CTRL_DMA_MASK;
826 if ((host->flags & SDHCI_REQ_USE_DMA) &&
Adrian Huntere57a5f62014-11-04 12:42:46 +0200827 (host->flags & SDHCI_USE_ADMA)) {
828 if (host->flags & SDHCI_USE_64_BIT_DMA)
829 ctrl |= SDHCI_CTRL_ADMA64;
830 else
831 ctrl |= SDHCI_CTRL_ADMA32;
832 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +0200833 ctrl |= SDHCI_CTRL_SDMA;
Adrian Huntere57a5f62014-11-04 12:42:46 +0200834 }
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300835 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100836 }
837
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200838 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200839 int flags;
840
841 flags = SG_MITER_ATOMIC;
842 if (host->data->flags & MMC_DATA_READ)
843 flags |= SG_MITER_TO_SG;
844 else
845 flags |= SG_MITER_FROM_SG;
846 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200847 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800848 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700849
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300850 sdhci_set_transfer_irqs(host);
851
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400852 /* Set the DMA boundary value and block size */
853 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
854 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300855 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700856}
857
858static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500859 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700860{
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800861 u16 mode = 0;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500862 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700863
Dong Aisheng2b558c12013-10-30 22:09:48 +0800864 if (data == NULL) {
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800865 if (host->quirks2 &
866 SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
867 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
868 } else {
Dong Aisheng2b558c12013-10-30 22:09:48 +0800869 /* clear Auto CMD settings for no data CMDs */
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800870 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
871 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
Dong Aisheng2b558c12013-10-30 22:09:48 +0800872 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800873 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700874 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800875 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700876
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200877 WARN_ON(!host->data);
878
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800879 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
880 mode = SDHCI_TRNS_BLK_CNT_EN;
881
Andrei Warkentine89d4562011-05-23 15:06:37 -0500882 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800883 mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500884 /*
885 * If we are sending CMD23, CMD12 never gets sent
886 * on successful completion (so no Auto-CMD12).
887 */
Corneliu Doban85cc1c32015-02-09 16:06:29 -0800888 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
889 (cmd->opcode != SD_IO_RW_EXTENDED))
Andrei Warkentine89d4562011-05-23 15:06:37 -0500890 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500891 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
892 mode |= SDHCI_TRNS_AUTO_CMD23;
893 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
894 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700895 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500896
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700897 if (data->flags & MMC_DATA_READ)
898 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100899 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700900 mode |= SDHCI_TRNS_DMA;
901
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300902 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800903}
904
905static void sdhci_finish_data(struct sdhci_host *host)
906{
907 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800908
909 BUG_ON(!host->data);
910
911 data = host->data;
912 host->data = NULL;
913
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100914 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200915 if (host->flags & SDHCI_USE_ADMA)
916 sdhci_adma_table_post(host, data);
Russell Kingf55c98f2016-01-26 13:40:11 +0000917
918 if (data->host_cookie == COOKIE_MAPPED) {
919 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
920 (data->flags & MMC_DATA_READ) ?
921 DMA_FROM_DEVICE : DMA_TO_DEVICE);
922 data->host_cookie = COOKIE_UNMAPPED;
Pierre Ossman2134a922008-06-28 18:28:51 +0200923 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800924 }
925
926 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200927 * The specification states that the block count register must
928 * be updated, but it does not specify at what point in the
929 * data flow. That makes the register entirely useless to read
930 * back so we have to assume that nothing made it to the card
931 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800932 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200933 if (data->error)
934 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800935 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200936 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800937
Andrei Warkentine89d4562011-05-23 15:06:37 -0500938 /*
939 * Need to send CMD12 if -
940 * a) open-ended multiblock transfer (no CMD23)
941 * b) error in multiblock transfer
942 */
943 if (data->stop &&
944 (data->error ||
945 !host->mrq->sbc)) {
946
Pierre Ossmand129bce2006-03-24 03:18:17 -0800947 /*
948 * The controller needs a reset of internal state machines
949 * upon error conditions.
950 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200951 if (data->error) {
Russell King03231f92014-04-25 12:57:12 +0100952 sdhci_do_reset(host, SDHCI_RESET_CMD);
953 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800954 }
955
956 sdhci_send_command(host, data->stop);
957 } else
958 tasklet_schedule(&host->finish_tasklet);
959}
960
Dong Aishengc0e551292013-09-13 19:11:31 +0800961void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800962{
963 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700964 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700965 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800966
967 WARN_ON(host->cmd);
968
Russell King96776202016-01-26 13:39:34 +0000969 /* Initially, a command has no error */
970 cmd->error = 0;
971
Pierre Ossmand129bce2006-03-24 03:18:17 -0800972 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700973 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700974
975 mask = SDHCI_CMD_INHIBIT;
976 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
977 mask |= SDHCI_DATA_INHIBIT;
978
979 /* We shouldn't wait for data inihibit for stop commands, even
980 though they might use busy signaling */
981 if (host->mrq->data && (cmd == host->mrq->data->stop))
982 mask &= ~SDHCI_DATA_INHIBIT;
983
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300984 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700985 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100986 pr_err("%s: Controller never released inhibit bit(s).\n",
987 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800988 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +0200989 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800990 tasklet_schedule(&host->finish_tasklet);
991 return;
992 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700993 timeout--;
994 mdelay(1);
995 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800996
Adrian Hunter3e1a6892013-11-14 10:16:20 +0200997 timeout = jiffies;
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100998 if (!cmd->data && cmd->busy_timeout > 9000)
999 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001000 else
1001 timeout += 10 * HZ;
1002 mod_timer(&host->timer, timeout);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001003
1004 host->cmd = cmd;
Chanho Mine99783a2014-08-30 12:40:40 +09001005 host->busy_handle = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001006
Andrei Warkentina3c77782011-04-11 16:13:42 -05001007 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001008
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001009 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001010
Andrei Warkentine89d4562011-05-23 15:06:37 -05001011 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001012
Pierre Ossmand129bce2006-03-24 03:18:17 -08001013 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301014 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001015 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001016 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001017 tasklet_schedule(&host->finish_tasklet);
1018 return;
1019 }
1020
1021 if (!(cmd->flags & MMC_RSP_PRESENT))
1022 flags = SDHCI_CMD_RESP_NONE;
1023 else if (cmd->flags & MMC_RSP_136)
1024 flags = SDHCI_CMD_RESP_LONG;
1025 else if (cmd->flags & MMC_RSP_BUSY)
1026 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1027 else
1028 flags = SDHCI_CMD_RESP_SHORT;
1029
1030 if (cmd->flags & MMC_RSP_CRC)
1031 flags |= SDHCI_CMD_CRC;
1032 if (cmd->flags & MMC_RSP_OPCODE)
1033 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301034
1035 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301036 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1037 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001038 flags |= SDHCI_CMD_DATA;
1039
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001040 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001041}
Dong Aishengc0e551292013-09-13 19:11:31 +08001042EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001043
1044static void sdhci_finish_command(struct sdhci_host *host)
1045{
1046 int i;
1047
1048 BUG_ON(host->cmd == NULL);
1049
1050 if (host->cmd->flags & MMC_RSP_PRESENT) {
1051 if (host->cmd->flags & MMC_RSP_136) {
1052 /* CRC is stripped so we need to do some shifting. */
1053 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001054 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001055 SDHCI_RESPONSE + (3-i)*4) << 8;
1056 if (i != 3)
1057 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001058 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001059 SDHCI_RESPONSE + (3-i)*4-1);
1060 }
1061 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001062 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001063 }
1064 }
1065
Andrei Warkentine89d4562011-05-23 15:06:37 -05001066 /* Finished CMD23, now send actual command. */
1067 if (host->cmd == host->mrq->sbc) {
1068 host->cmd = NULL;
1069 sdhci_send_command(host, host->mrq->cmd);
1070 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001071
Andrei Warkentine89d4562011-05-23 15:06:37 -05001072 /* Processed actual command. */
1073 if (host->data && host->data_early)
1074 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001075
Andrei Warkentine89d4562011-05-23 15:06:37 -05001076 if (!host->cmd->data)
1077 tasklet_schedule(&host->finish_tasklet);
1078
1079 host->cmd = NULL;
1080 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001081}
1082
Kevin Liu52983382013-01-31 11:31:37 +08001083static u16 sdhci_get_preset_value(struct sdhci_host *host)
1084{
Russell Kingd975f122014-04-25 12:59:31 +01001085 u16 preset = 0;
Kevin Liu52983382013-01-31 11:31:37 +08001086
Russell Kingd975f122014-04-25 12:59:31 +01001087 switch (host->timing) {
1088 case MMC_TIMING_UHS_SDR12:
Kevin Liu52983382013-01-31 11:31:37 +08001089 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1090 break;
Russell Kingd975f122014-04-25 12:59:31 +01001091 case MMC_TIMING_UHS_SDR25:
Kevin Liu52983382013-01-31 11:31:37 +08001092 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1093 break;
Russell Kingd975f122014-04-25 12:59:31 +01001094 case MMC_TIMING_UHS_SDR50:
Kevin Liu52983382013-01-31 11:31:37 +08001095 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1096 break;
Russell Kingd975f122014-04-25 12:59:31 +01001097 case MMC_TIMING_UHS_SDR104:
1098 case MMC_TIMING_MMC_HS200:
Kevin Liu52983382013-01-31 11:31:37 +08001099 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1100 break;
Russell Kingd975f122014-04-25 12:59:31 +01001101 case MMC_TIMING_UHS_DDR50:
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001102 case MMC_TIMING_MMC_DDR52:
Kevin Liu52983382013-01-31 11:31:37 +08001103 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1104 break;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001105 case MMC_TIMING_MMC_HS400:
1106 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1107 break;
Kevin Liu52983382013-01-31 11:31:37 +08001108 default:
1109 pr_warn("%s: Invalid UHS-I mode selected\n",
1110 mmc_hostname(host->mmc));
1111 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1112 break;
1113 }
1114 return preset;
1115}
1116
Russell King17710592014-04-25 12:58:55 +01001117void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001118{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301119 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001120 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301121 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001122 unsigned long timeout;
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001123 bool switch_base_clk = false;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001124
Russell King1650d0c2014-04-25 12:58:50 +01001125 host->mmc->actual_clock = 0;
1126
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001127 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
ludovic.desroches@atmel.comaf951762015-09-17 10:16:19 +02001128 if (host->quirks2 & SDHCI_QUIRK2_NEED_DELAY_AFTER_INT_CLK_RST)
1129 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001130
1131 if (clock == 0)
Russell King373073e2014-04-25 12:58:45 +01001132 return;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001133
Zhangfei Gao85105c52010-08-06 07:10:01 +08001134 if (host->version >= SDHCI_SPEC_300) {
Russell Kingda91a8f2014-04-25 13:00:12 +01001135 if (host->preset_enabled) {
Kevin Liu52983382013-01-31 11:31:37 +08001136 u16 pre_val;
1137
1138 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1139 pre_val = sdhci_get_preset_value(host);
1140 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1141 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1142 if (host->clk_mul &&
1143 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1144 clk = SDHCI_PROG_CLOCK_MODE;
1145 real_div = div + 1;
1146 clk_mul = host->clk_mul;
1147 } else {
1148 real_div = max_t(int, 1, div << 1);
1149 }
1150 goto clock_set;
1151 }
1152
Arindam Nathc3ed3872011-05-05 12:19:06 +05301153 /*
1154 * Check if the Host Controller supports Programmable Clock
1155 * Mode.
1156 */
1157 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001158 for (div = 1; div <= 1024; div++) {
1159 if ((host->max_clk * host->clk_mul / div)
1160 <= clock)
1161 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001162 }
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001163 if ((host->max_clk * host->clk_mul / div) <= clock) {
1164 /*
1165 * Set Programmable Clock Mode in the Clock
1166 * Control register.
1167 */
1168 clk = SDHCI_PROG_CLOCK_MODE;
1169 real_div = div;
1170 clk_mul = host->clk_mul;
1171 div--;
1172 } else {
1173 /*
1174 * Divisor can be too small to reach clock
1175 * speed requirement. Then use the base clock.
1176 */
1177 switch_base_clk = true;
1178 }
1179 }
1180
1181 if (!host->clk_mul || switch_base_clk) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301182 /* Version 3.00 divisors must be a multiple of 2. */
1183 if (host->max_clk <= clock)
1184 div = 1;
1185 else {
1186 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1187 div += 2) {
1188 if ((host->max_clk / div) <= clock)
1189 break;
1190 }
1191 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001192 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301193 div >>= 1;
Suneel Garapatid1955c32015-06-09 13:01:50 +05301194 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1195 && !div && host->max_clk <= 25000000)
1196 div = 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001197 }
1198 } else {
1199 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001200 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001201 if ((host->max_clk / div) <= clock)
1202 break;
1203 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001204 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301205 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001206 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001207
Kevin Liu52983382013-01-31 11:31:37 +08001208clock_set:
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001209 if (real_div)
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001210 host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301211 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001212 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1213 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001214 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001215 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001216
Chris Ball27f6cb12009-09-22 16:45:31 -07001217 /* Wait max 20 ms */
1218 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001219 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001220 & SDHCI_CLOCK_INT_STABLE)) {
1221 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001222 pr_err("%s: Internal clock never stabilised.\n",
1223 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001224 sdhci_dumpregs(host);
1225 return;
1226 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001227 timeout--;
1228 mdelay(1);
1229 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001230
1231 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001232 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001233}
Russell King17710592014-04-25 12:58:55 +01001234EXPORT_SYMBOL_GPL(sdhci_set_clock);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001235
Russell King24fbb3c2014-04-25 13:00:06 +01001236static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1237 unsigned short vdd)
Pierre Ossman146ad662006-06-30 02:22:23 -07001238{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001239 struct mmc_host *mmc = host->mmc;
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001240 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001241
Russell King24fbb3c2014-04-25 13:00:06 +01001242 if (mode != MMC_POWER_OFF) {
1243 switch (1 << vdd) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001244 case MMC_VDD_165_195:
1245 pwr = SDHCI_POWER_180;
1246 break;
1247 case MMC_VDD_29_30:
1248 case MMC_VDD_30_31:
1249 pwr = SDHCI_POWER_300;
1250 break;
1251 case MMC_VDD_32_33:
1252 case MMC_VDD_33_34:
1253 pwr = SDHCI_POWER_330;
1254 break;
1255 default:
Adrian Hunter9d5de932015-11-26 14:00:46 +02001256 WARN(1, "%s: Invalid vdd %#x\n",
1257 mmc_hostname(host->mmc), vdd);
1258 break;
Pierre Ossmanae628902009-05-03 20:45:03 +02001259 }
1260 }
1261
1262 if (host->pwr == pwr)
Russell Kinge921a8b2014-04-25 13:00:01 +01001263 return;
Pierre Ossman146ad662006-06-30 02:22:23 -07001264
Pierre Ossmanae628902009-05-03 20:45:03 +02001265 host->pwr = pwr;
1266
1267 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001268 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001269 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1270 sdhci_runtime_pm_bus_off(host);
Russell King24fbb3c2014-04-25 13:00:06 +01001271 vdd = 0;
Russell Kinge921a8b2014-04-25 13:00:01 +01001272 } else {
1273 /*
1274 * Spec says that we should clear the power reg before setting
1275 * a new value. Some controllers don't seem to like this though.
1276 */
1277 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1278 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001279
Russell Kinge921a8b2014-04-25 13:00:01 +01001280 /*
1281 * At least the Marvell CaFe chip gets confused if we set the
1282 * voltage and set turn on power at the same time, so set the
1283 * voltage first.
1284 */
1285 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1286 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001287
Russell Kinge921a8b2014-04-25 13:00:01 +01001288 pwr |= SDHCI_POWER_ON;
1289
Pierre Ossmanae628902009-05-03 20:45:03 +02001290 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1291
Russell Kinge921a8b2014-04-25 13:00:01 +01001292 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1293 sdhci_runtime_pm_bus_on(host);
Andres Salomone08c1692008-07-04 10:00:03 -07001294
Russell Kinge921a8b2014-04-25 13:00:01 +01001295 /*
1296 * Some controllers need an extra 10ms delay of 10ms before
1297 * they can apply clock after applying power
1298 */
1299 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1300 mdelay(10);
1301 }
Jisheng Zhang918f4cb2015-12-11 21:36:29 +08001302
1303 if (!IS_ERR(mmc->supply.vmmc)) {
1304 spin_unlock_irq(&host->lock);
1305 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1306 spin_lock_irq(&host->lock);
1307 }
Pierre Ossman146ad662006-06-30 02:22:23 -07001308}
1309
Pierre Ossmand129bce2006-03-24 03:18:17 -08001310/*****************************************************************************\
1311 * *
1312 * MMC callbacks *
1313 * *
1314\*****************************************************************************/
1315
1316static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1317{
1318 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001319 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001320 unsigned long flags;
1321
1322 host = mmc_priv(mmc);
1323
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001324 sdhci_runtime_pm_get(host);
1325
Scott Branden04e079c2015-03-10 11:35:10 -07001326 /* Firstly check card presence */
Adrian Hunter8d28b7a2016-02-09 16:12:36 +02001327 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01001328
Pierre Ossmand129bce2006-03-24 03:18:17 -08001329 spin_lock_irqsave(&host->lock, flags);
1330
1331 WARN_ON(host->mrq != NULL);
1332
Pierre Ossmanf9134312008-12-21 17:01:48 +01001333#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001334 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001335#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001336
1337 /*
1338 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1339 * requests if Auto-CMD12 is enabled.
1340 */
1341 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001342 if (mrq->stop) {
1343 mrq->data->stop = NULL;
1344 mrq->stop = NULL;
1345 }
1346 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001347
1348 host->mrq = mrq;
1349
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001350 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001351 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001352 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301353 } else {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001354 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001355 sdhci_send_command(host, mrq->sbc);
1356 else
1357 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301358 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001359
Pierre Ossman5f25a662006-10-04 02:15:39 -07001360 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001361 spin_unlock_irqrestore(&host->lock, flags);
1362}
1363
Russell King2317f562014-04-25 12:57:07 +01001364void sdhci_set_bus_width(struct sdhci_host *host, int width)
1365{
1366 u8 ctrl;
1367
1368 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1369 if (width == MMC_BUS_WIDTH_8) {
1370 ctrl &= ~SDHCI_CTRL_4BITBUS;
1371 if (host->version >= SDHCI_SPEC_300)
1372 ctrl |= SDHCI_CTRL_8BITBUS;
1373 } else {
1374 if (host->version >= SDHCI_SPEC_300)
1375 ctrl &= ~SDHCI_CTRL_8BITBUS;
1376 if (width == MMC_BUS_WIDTH_4)
1377 ctrl |= SDHCI_CTRL_4BITBUS;
1378 else
1379 ctrl &= ~SDHCI_CTRL_4BITBUS;
1380 }
1381 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1382}
1383EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1384
Russell King96d7b782014-04-25 12:59:26 +01001385void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1386{
1387 u16 ctrl_2;
1388
1389 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1390 /* Select Bus Speed Mode for host */
1391 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1392 if ((timing == MMC_TIMING_MMC_HS200) ||
1393 (timing == MMC_TIMING_UHS_SDR104))
1394 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1395 else if (timing == MMC_TIMING_UHS_SDR12)
1396 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1397 else if (timing == MMC_TIMING_UHS_SDR25)
1398 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1399 else if (timing == MMC_TIMING_UHS_SDR50)
1400 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1401 else if ((timing == MMC_TIMING_UHS_DDR50) ||
1402 (timing == MMC_TIMING_MMC_DDR52))
1403 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001404 else if (timing == MMC_TIMING_MMC_HS400)
1405 ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
Russell King96d7b782014-04-25 12:59:26 +01001406 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1407}
1408EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1409
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001410static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001411{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001412 unsigned long flags;
1413 u8 ctrl;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001414 struct mmc_host *mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001415
Pierre Ossmand129bce2006-03-24 03:18:17 -08001416 spin_lock_irqsave(&host->lock, flags);
1417
Adrian Hunterceb61432011-12-27 15:48:41 +02001418 if (host->flags & SDHCI_DEVICE_DEAD) {
1419 spin_unlock_irqrestore(&host->lock, flags);
Tim Kryger3a48edc2014-06-13 10:13:56 -07001420 if (!IS_ERR(mmc->supply.vmmc) &&
1421 ios->power_mode == MMC_POWER_OFF)
Markus Mayer4e743f12014-07-03 13:27:42 -07001422 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Adrian Hunterceb61432011-12-27 15:48:41 +02001423 return;
1424 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001425
Pierre Ossmand129bce2006-03-24 03:18:17 -08001426 /*
1427 * Reset the chip on each power off.
1428 * Should clear out any weird states.
1429 */
1430 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001431 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001432 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001433 }
1434
Kevin Liu52983382013-01-31 11:31:37 +08001435 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001436 (ios->power_mode == MMC_POWER_UP) &&
1437 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001438 sdhci_enable_preset_value(host, false);
1439
Russell King373073e2014-04-25 12:58:45 +01001440 if (!ios->clock || ios->clock != host->clock) {
Russell King17710592014-04-25 12:58:55 +01001441 host->ops->set_clock(host, ios->clock);
Russell King373073e2014-04-25 12:58:45 +01001442 host->clock = ios->clock;
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001443
1444 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1445 host->clock) {
1446 host->timeout_clk = host->mmc->actual_clock ?
1447 host->mmc->actual_clock / 1000 :
1448 host->clock / 1000;
1449 host->mmc->max_busy_timeout =
1450 host->ops->get_max_timeout_count ?
1451 host->ops->get_max_timeout_count(host) :
1452 1 << 27;
1453 host->mmc->max_busy_timeout /= host->timeout_clk;
1454 }
Russell King373073e2014-04-25 12:58:45 +01001455 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001456
Russell King24fbb3c2014-04-25 13:00:06 +01001457 sdhci_set_power(host, ios->power_mode, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001458
Philip Rakity643a81f2010-09-23 08:24:32 -07001459 if (host->ops->platform_send_init_74_clocks)
1460 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1461
Russell King2317f562014-04-25 12:57:07 +01001462 host->ops->set_bus_width(host, ios->bus_width);
Philip Rakity15ec4462010-11-19 16:48:39 -05001463
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001464 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001465
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001466 if ((ios->timing == MMC_TIMING_SD_HS ||
1467 ios->timing == MMC_TIMING_MMC_HS)
1468 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001469 ctrl |= SDHCI_CTRL_HISPD;
1470 else
1471 ctrl &= ~SDHCI_CTRL_HISPD;
1472
Arindam Nathd6d50a12011-05-05 12:18:59 +05301473 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301474 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301475
1476 /* In case of UHS-I modes, set High Speed Enable */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001477 if ((ios->timing == MMC_TIMING_MMC_HS400) ||
1478 (ios->timing == MMC_TIMING_MMC_HS200) ||
Seungwon Jeonbb8175a2014-03-14 21:12:48 +09001479 (ios->timing == MMC_TIMING_MMC_DDR52) ||
Girish K S069c9f12012-01-06 09:56:39 +05301480 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301481 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1482 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001483 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301484 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301485
Russell Kingda91a8f2014-04-25 13:00:12 +01001486 if (!host->preset_enabled) {
Arindam Nath758535c2011-05-05 12:19:00 +05301487 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301488 /*
1489 * We only need to set Driver Strength if the
1490 * preset value enable is not set.
1491 */
Russell Kingda91a8f2014-04-25 13:00:12 +01001492 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301493 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1494 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1495 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
Petri Gynther43e943a2015-05-20 14:35:00 -07001496 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
1497 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301498 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1499 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
Petri Gynther43e943a2015-05-20 14:35:00 -07001500 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
1501 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
1502 else {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001503 pr_warn("%s: invalid driver type, default to driver type B\n",
1504 mmc_hostname(mmc));
Petri Gynther43e943a2015-05-20 14:35:00 -07001505 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1506 }
Arindam Nathd6d50a12011-05-05 12:18:59 +05301507
1508 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301509 } else {
1510 /*
1511 * According to SDHC Spec v3.00, if the Preset Value
1512 * Enable in the Host Control 2 register is set, we
1513 * need to reset SD Clock Enable before changing High
1514 * Speed Enable to avoid generating clock gliches.
1515 */
Arindam Nath758535c2011-05-05 12:19:00 +05301516
1517 /* Reset SD Clock Enable */
1518 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1519 clk &= ~SDHCI_CLOCK_CARD_EN;
1520 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1521
1522 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1523
1524 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001525 host->ops->set_clock(host, host->clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301526 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301527
Arindam Nath49c468f2011-05-05 12:19:01 +05301528 /* Reset SD Clock Enable */
1529 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1530 clk &= ~SDHCI_CLOCK_CARD_EN;
1531 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1532
Russell King96d7b782014-04-25 12:59:26 +01001533 host->ops->set_uhs_signaling(host, ios->timing);
Russell Kingd975f122014-04-25 12:59:31 +01001534 host->timing = ios->timing;
Arindam Nath49c468f2011-05-05 12:19:01 +05301535
Kevin Liu52983382013-01-31 11:31:37 +08001536 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1537 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1538 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1539 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1540 (ios->timing == MMC_TIMING_UHS_SDR104) ||
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001541 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1542 (ios->timing == MMC_TIMING_MMC_DDR52))) {
Kevin Liu52983382013-01-31 11:31:37 +08001543 u16 preset;
1544
1545 sdhci_enable_preset_value(host, true);
1546 preset = sdhci_get_preset_value(host);
1547 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1548 >> SDHCI_PRESET_DRV_SHIFT;
1549 }
1550
Arindam Nath49c468f2011-05-05 12:19:01 +05301551 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001552 host->ops->set_clock(host, host->clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301553 } else
1554 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301555
Leandro Dorileob8352262007-07-25 23:47:04 +02001556 /*
1557 * Some (ENE) controllers go apeshit on some ios operation,
1558 * signalling timeout and CRC errors even on CMD0. Resetting
1559 * it on each ios seems to solve the problem.
1560 */
Mohammad Jamalc63705e2015-01-13 20:47:24 +05301561 if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Russell King03231f92014-04-25 12:57:12 +01001562 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
Leandro Dorileob8352262007-07-25 23:47:04 +02001563
Pierre Ossman5f25a662006-10-04 02:15:39 -07001564 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001565 spin_unlock_irqrestore(&host->lock, flags);
1566}
1567
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001568static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1569{
1570 struct sdhci_host *host = mmc_priv(mmc);
1571
1572 sdhci_runtime_pm_get(host);
1573 sdhci_do_set_ios(host, ios);
1574 sdhci_runtime_pm_put(host);
1575}
1576
Kevin Liu94144a42013-02-28 17:35:53 +08001577static int sdhci_do_get_cd(struct sdhci_host *host)
1578{
1579 int gpio_cd = mmc_gpio_get_cd(host->mmc);
1580
1581 if (host->flags & SDHCI_DEVICE_DEAD)
1582 return 0;
1583
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001584 /* If nonremovable, assume that the card is always present. */
1585 if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
Kevin Liu94144a42013-02-28 17:35:53 +08001586 return 1;
1587
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001588 /*
1589 * Try slot gpio detect, if defined it take precedence
1590 * over build in controller functionality
1591 */
Kevin Liu94144a42013-02-28 17:35:53 +08001592 if (!IS_ERR_VALUE(gpio_cd))
1593 return !!gpio_cd;
1594
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001595 /* If polling, assume that the card is always present. */
1596 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1597 return 1;
1598
Kevin Liu94144a42013-02-28 17:35:53 +08001599 /* Host native card detect */
1600 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1601}
1602
1603static int sdhci_get_cd(struct mmc_host *mmc)
1604{
1605 struct sdhci_host *host = mmc_priv(mmc);
1606 int ret;
1607
1608 sdhci_runtime_pm_get(host);
1609 ret = sdhci_do_get_cd(host);
1610 sdhci_runtime_pm_put(host);
1611 return ret;
1612}
1613
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001614static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001615{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001616 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001617 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001618
Pierre Ossmand129bce2006-03-24 03:18:17 -08001619 spin_lock_irqsave(&host->lock, flags);
1620
Pierre Ossman1e728592008-04-16 19:13:13 +02001621 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001622 is_readonly = 0;
1623 else if (host->ops->get_ro)
1624 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001625 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001626 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1627 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001628
1629 spin_unlock_irqrestore(&host->lock, flags);
1630
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001631 /* This quirk needs to be replaced by a callback-function later */
1632 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1633 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001634}
1635
Takashi Iwai82b0e232011-04-21 20:26:38 +02001636#define SAMPLE_COUNT 5
1637
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001638static int sdhci_do_get_ro(struct sdhci_host *host)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001639{
Takashi Iwai82b0e232011-04-21 20:26:38 +02001640 int i, ro_count;
1641
Takashi Iwai82b0e232011-04-21 20:26:38 +02001642 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001643 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001644
1645 ro_count = 0;
1646 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001647 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001648 if (++ro_count > SAMPLE_COUNT / 2)
1649 return 1;
1650 }
1651 msleep(30);
1652 }
1653 return 0;
1654}
1655
Adrian Hunter20758b62011-08-29 16:42:12 +03001656static void sdhci_hw_reset(struct mmc_host *mmc)
1657{
1658 struct sdhci_host *host = mmc_priv(mmc);
1659
1660 if (host->ops && host->ops->hw_reset)
1661 host->ops->hw_reset(host);
1662}
1663
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001664static int sdhci_get_ro(struct mmc_host *mmc)
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001665{
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001666 struct sdhci_host *host = mmc_priv(mmc);
1667 int ret;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001668
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001669 sdhci_runtime_pm_get(host);
1670 ret = sdhci_do_get_ro(host);
1671 sdhci_runtime_pm_put(host);
1672 return ret;
1673}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001674
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001675static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1676{
Russell Kingbe138552014-04-25 12:55:56 +01001677 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
Russell Kingef104332014-04-25 12:55:41 +01001678 if (enable)
Russell Kingb537f942014-04-25 12:56:01 +01001679 host->ier |= SDHCI_INT_CARD_INT;
Russell Kingef104332014-04-25 12:55:41 +01001680 else
Russell Kingb537f942014-04-25 12:56:01 +01001681 host->ier &= ~SDHCI_INT_CARD_INT;
1682
1683 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1684 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell Kingef104332014-04-25 12:55:41 +01001685 mmiowb();
1686 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001687}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001688
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001689static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1690{
1691 struct sdhci_host *host = mmc_priv(mmc);
1692 unsigned long flags;
1693
Russell Kingef104332014-04-25 12:55:41 +01001694 sdhci_runtime_pm_get(host);
1695
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001696 spin_lock_irqsave(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001697 if (enable)
1698 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1699 else
1700 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1701
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001702 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001703 spin_unlock_irqrestore(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001704
1705 sdhci_runtime_pm_put(host);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001706}
1707
Philip Rakity6231f3d2012-07-23 15:56:23 -07001708static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
Fabio Estevam21f59982013-02-14 10:35:03 -02001709 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001710{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001711 struct mmc_host *mmc = host->mmc;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001712 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001713 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001714
1715 /*
1716 * Signal Voltage Switching is only applicable for Host Controllers
1717 * v3.00 and above.
1718 */
1719 if (host->version < SDHCI_SPEC_300)
1720 return 0;
1721
Philip Rakity6231f3d2012-07-23 15:56:23 -07001722 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001723
Fabio Estevam21f59982013-02-14 10:35:03 -02001724 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001725 case MMC_SIGNAL_VOLTAGE_330:
1726 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1727 ctrl &= ~SDHCI_CTRL_VDD_180;
1728 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1729
Tim Kryger3a48edc2014-06-13 10:13:56 -07001730 if (!IS_ERR(mmc->supply.vqmmc)) {
1731 ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
1732 3600000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001733 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001734 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
1735 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001736 return -EIO;
1737 }
1738 }
1739 /* Wait for 5ms */
1740 usleep_range(5000, 5500);
1741
1742 /* 3.3V regulator output should be stable within 5 ms */
1743 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1744 if (!(ctrl & SDHCI_CTRL_VDD_180))
1745 return 0;
1746
Joe Perches66061102014-09-12 14:56:56 -07001747 pr_warn("%s: 3.3V regulator output did not became stable\n",
1748 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001749
1750 return -EAGAIN;
1751 case MMC_SIGNAL_VOLTAGE_180:
Tim Kryger3a48edc2014-06-13 10:13:56 -07001752 if (!IS_ERR(mmc->supply.vqmmc)) {
1753 ret = regulator_set_voltage(mmc->supply.vqmmc,
Kevin Liu20b92a32012-12-17 19:29:26 +08001754 1700000, 1950000);
1755 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001756 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
1757 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001758 return -EIO;
1759 }
1760 }
1761
1762 /*
1763 * Enable 1.8V Signal Enable in the Host Control2
1764 * register
1765 */
1766 ctrl |= SDHCI_CTRL_VDD_180;
1767 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1768
Vincent Yang9d967a62015-01-20 16:05:15 +08001769 /* Some controller need to do more when switching */
1770 if (host->ops->voltage_switch)
1771 host->ops->voltage_switch(host);
1772
Kevin Liu20b92a32012-12-17 19:29:26 +08001773 /* 1.8V regulator output should be stable within 5 ms */
1774 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1775 if (ctrl & SDHCI_CTRL_VDD_180)
1776 return 0;
1777
Joe Perches66061102014-09-12 14:56:56 -07001778 pr_warn("%s: 1.8V regulator output did not became stable\n",
1779 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001780
1781 return -EAGAIN;
1782 case MMC_SIGNAL_VOLTAGE_120:
Tim Kryger3a48edc2014-06-13 10:13:56 -07001783 if (!IS_ERR(mmc->supply.vqmmc)) {
1784 ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
1785 1300000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001786 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001787 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
1788 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001789 return -EIO;
1790 }
1791 }
1792 return 0;
1793 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301794 /* No signal voltage switch required */
1795 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001796 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301797}
1798
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001799static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
Fabio Estevam21f59982013-02-14 10:35:03 -02001800 struct mmc_ios *ios)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001801{
1802 struct sdhci_host *host = mmc_priv(mmc);
1803 int err;
1804
1805 if (host->version < SDHCI_SPEC_300)
1806 return 0;
1807 sdhci_runtime_pm_get(host);
Fabio Estevam21f59982013-02-14 10:35:03 -02001808 err = sdhci_do_start_signal_voltage_switch(host, ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001809 sdhci_runtime_pm_put(host);
1810 return err;
1811}
1812
Kevin Liu20b92a32012-12-17 19:29:26 +08001813static int sdhci_card_busy(struct mmc_host *mmc)
1814{
1815 struct sdhci_host *host = mmc_priv(mmc);
1816 u32 present_state;
1817
1818 sdhci_runtime_pm_get(host);
1819 /* Check whether DAT[3:0] is 0000 */
1820 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1821 sdhci_runtime_pm_put(host);
1822
1823 return !(present_state & SDHCI_DATA_LVL_MASK);
1824}
1825
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001826static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
1827{
1828 struct sdhci_host *host = mmc_priv(mmc);
1829 unsigned long flags;
1830
1831 spin_lock_irqsave(&host->lock, flags);
1832 host->flags |= SDHCI_HS400_TUNING;
1833 spin_unlock_irqrestore(&host->lock, flags);
1834
1835 return 0;
1836}
1837
Girish K S069c9f12012-01-06 09:56:39 +05301838static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301839{
Russell King4b6f37d2014-04-25 12:59:36 +01001840 struct sdhci_host *host = mmc_priv(mmc);
Arindam Nathb513ea22011-05-05 12:19:04 +05301841 u16 ctrl;
Arindam Nathb513ea22011-05-05 12:19:04 +05301842 int tuning_loop_counter = MAX_TUNING_LOOP;
Arindam Nathb513ea22011-05-05 12:19:04 +05301843 int err = 0;
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001844 unsigned long flags;
Adrian Hunter38e40bf2014-12-05 19:25:30 +02001845 unsigned int tuning_count = 0;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001846 bool hs400_tuning;
Arindam Nathb513ea22011-05-05 12:19:04 +05301847
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001848 sdhci_runtime_pm_get(host);
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001849 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301850
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001851 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
1852 host->flags &= ~SDHCI_HS400_TUNING;
1853
Adrian Hunter38e40bf2014-12-05 19:25:30 +02001854 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
1855 tuning_count = host->tuning_count;
1856
Arindam Nathb513ea22011-05-05 12:19:04 +05301857 /*
Weijun Yang9faac7b2015-10-04 12:04:12 +00001858 * The Host Controller needs tuning in case of SDR104 and DDR50
1859 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
1860 * the Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301861 * If the Host Controller supports the HS200 mode then the
1862 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301863 */
Russell King4b6f37d2014-04-25 12:59:36 +01001864 switch (host->timing) {
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001865 /* HS400 tuning is done in HS200 mode */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001866 case MMC_TIMING_MMC_HS400:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001867 err = -EINVAL;
1868 goto out_unlock;
1869
Russell King4b6f37d2014-04-25 12:59:36 +01001870 case MMC_TIMING_MMC_HS200:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001871 /*
1872 * Periodic re-tuning for HS400 is not expected to be needed, so
1873 * disable it here.
1874 */
1875 if (hs400_tuning)
1876 tuning_count = 0;
1877 break;
1878
Russell King4b6f37d2014-04-25 12:59:36 +01001879 case MMC_TIMING_UHS_SDR104:
Weijun Yang9faac7b2015-10-04 12:04:12 +00001880 case MMC_TIMING_UHS_DDR50:
Russell King4b6f37d2014-04-25 12:59:36 +01001881 break;
Girish K S069c9f12012-01-06 09:56:39 +05301882
Russell King4b6f37d2014-04-25 12:59:36 +01001883 case MMC_TIMING_UHS_SDR50:
1884 if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
1885 host->flags & SDHCI_SDR104_NEEDS_TUNING)
1886 break;
1887 /* FALLTHROUGH */
1888
1889 default:
Adrian Hunterd519c862014-12-05 19:25:29 +02001890 goto out_unlock;
Arindam Nathb513ea22011-05-05 12:19:04 +05301891 }
1892
Dong Aisheng45251812013-09-13 19:11:30 +08001893 if (host->ops->platform_execute_tuning) {
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001894 spin_unlock_irqrestore(&host->lock, flags);
Dong Aisheng45251812013-09-13 19:11:30 +08001895 err = host->ops->platform_execute_tuning(host, opcode);
1896 sdhci_runtime_pm_put(host);
1897 return err;
1898 }
1899
Russell King4b6f37d2014-04-25 12:59:36 +01001900 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1901 ctrl |= SDHCI_CTRL_EXEC_TUNING;
Vincent Yang67d0d042015-01-20 16:05:16 +08001902 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
1903 ctrl |= SDHCI_CTRL_TUNED_CLK;
Arindam Nathb513ea22011-05-05 12:19:04 +05301904 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1905
1906 /*
1907 * As per the Host Controller spec v3.00, tuning command
1908 * generates Buffer Read Ready interrupt, so enable that.
1909 *
1910 * Note: The spec clearly says that when tuning sequence
1911 * is being performed, the controller does not generate
1912 * interrupts other than Buffer Read Ready interrupt. But
1913 * to make sure we don't hit a controller bug, we _only_
1914 * enable Buffer Read Ready interrupt here.
1915 */
Russell Kingb537f942014-04-25 12:56:01 +01001916 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
1917 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
Arindam Nathb513ea22011-05-05 12:19:04 +05301918
1919 /*
1920 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1921 * of loops reaches 40 times or a timeout of 150ms occurs.
1922 */
Arindam Nathb513ea22011-05-05 12:19:04 +05301923 do {
1924 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001925 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301926
Girish K S069c9f12012-01-06 09:56:39 +05301927 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301928 cmd.arg = 0;
1929 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1930 cmd.retries = 0;
1931 cmd.data = NULL;
1932 cmd.error = 0;
1933
Al Cooper7ce45e92014-05-09 11:34:07 -04001934 if (tuning_loop_counter-- == 0)
1935 break;
1936
Arindam Nathb513ea22011-05-05 12:19:04 +05301937 mrq.cmd = &cmd;
1938 host->mrq = &mrq;
1939
1940 /*
1941 * In response to CMD19, the card sends 64 bytes of tuning
1942 * block to the Host Controller. So we set the block size
1943 * to 64 here.
1944 */
Girish K S069c9f12012-01-06 09:56:39 +05301945 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1946 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1947 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1948 SDHCI_BLOCK_SIZE);
1949 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1950 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1951 SDHCI_BLOCK_SIZE);
1952 } else {
1953 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1954 SDHCI_BLOCK_SIZE);
1955 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301956
1957 /*
1958 * The tuning block is sent by the card to the host controller.
1959 * So we set the TRNS_READ bit in the Transfer Mode register.
1960 * This also takes care of setting DMA Enable and Multi Block
1961 * Select in the same register to 0.
1962 */
1963 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1964
1965 sdhci_send_command(host, &cmd);
1966
1967 host->cmd = NULL;
1968 host->mrq = NULL;
1969
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001970 spin_unlock_irqrestore(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301971 /* Wait for Buffer Read Ready interrupt */
1972 wait_event_interruptible_timeout(host->buf_ready_int,
1973 (host->tuning_done == 1),
1974 msecs_to_jiffies(50));
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001975 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301976
1977 if (!host->tuning_done) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001978 pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
Arindam Nathb513ea22011-05-05 12:19:04 +05301979 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1980 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1981 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1982 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1983
1984 err = -EIO;
1985 goto out;
1986 }
1987
1988 host->tuning_done = 0;
1989
1990 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Nick Sanders197160d2014-05-06 18:52:38 -07001991
1992 /* eMMC spec does not require a delay between tuning cycles */
1993 if (opcode == MMC_SEND_TUNING_BLOCK)
1994 mdelay(1);
Arindam Nathb513ea22011-05-05 12:19:04 +05301995 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1996
1997 /*
1998 * The Host Driver has exhausted the maximum number of loops allowed,
1999 * so use fixed sampling frequency.
2000 */
Al Cooper7ce45e92014-05-09 11:34:07 -04002001 if (tuning_loop_counter < 0) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302002 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2003 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Al Cooper7ce45e92014-05-09 11:34:07 -04002004 }
2005 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002006 pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
Dong Aisheng114f2bf2013-10-18 19:48:45 +08002007 err = -EIO;
Arindam Nathb513ea22011-05-05 12:19:04 +05302008 }
2009
2010out:
Adrian Hunter38e40bf2014-12-05 19:25:30 +02002011 if (tuning_count) {
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002012 /*
2013 * In case tuning fails, host controllers which support
2014 * re-tuning can try tuning again at a later time, when the
2015 * re-tuning timer expires. So for these controllers, we
2016 * return 0. Since there might be other controllers who do not
2017 * have this capability, we return error for them.
2018 */
2019 err = 0;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302020 }
2021
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002022 host->mmc->retune_period = err ? 0 : tuning_count;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302023
Russell Kingb537f942014-04-25 12:56:01 +01002024 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2025 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunterd519c862014-12-05 19:25:29 +02002026out_unlock:
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002027 spin_unlock_irqrestore(&host->lock, flags);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002028 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302029
2030 return err;
2031}
2032
Adrian Huntercb849642015-02-06 14:12:59 +02002033static int sdhci_select_drive_strength(struct mmc_card *card,
2034 unsigned int max_dtr, int host_drv,
2035 int card_drv, int *drv_type)
2036{
2037 struct sdhci_host *host = mmc_priv(card->host);
2038
2039 if (!host->ops->select_drive_strength)
2040 return 0;
2041
2042 return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
2043 card_drv, drv_type);
2044}
Kevin Liu52983382013-01-31 11:31:37 +08002045
2046static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302047{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302048 /* Host Controller v3.00 defines preset value registers */
2049 if (host->version < SDHCI_SPEC_300)
2050 return;
2051
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302052 /*
2053 * We only enable or disable Preset Value if they are not already
2054 * enabled or disabled respectively. Otherwise, we bail out.
2055 */
Russell Kingda91a8f2014-04-25 13:00:12 +01002056 if (host->preset_enabled != enable) {
2057 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2058
2059 if (enable)
2060 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2061 else
2062 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2063
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302064 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Russell Kingda91a8f2014-04-25 13:00:12 +01002065
2066 if (enable)
2067 host->flags |= SDHCI_PV_ENABLED;
2068 else
2069 host->flags &= ~SDHCI_PV_ENABLED;
2070
2071 host->preset_enabled = enable;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302072 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002073}
2074
Haibo Chen348487c2014-12-09 17:04:05 +08002075static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2076 int err)
2077{
2078 struct sdhci_host *host = mmc_priv(mmc);
2079 struct mmc_data *data = mrq->data;
2080
Russell King771a3dc2016-01-26 13:40:53 +00002081 if (data->host_cookie == COOKIE_GIVEN ||
2082 data->host_cookie == COOKIE_MAPPED)
2083 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2084 data->flags & MMC_DATA_WRITE ?
2085 DMA_TO_DEVICE : DMA_FROM_DEVICE);
2086
2087 data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002088}
2089
Haibo Chen348487c2014-12-09 17:04:05 +08002090static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
2091 bool is_first_req)
2092{
2093 struct sdhci_host *host = mmc_priv(mmc);
2094
Haibo Chend31911b2015-08-25 10:02:11 +08002095 mrq->data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002096
2097 if (host->flags & SDHCI_REQ_USE_DMA)
Russell Kingc0999b72016-01-26 13:40:27 +00002098 sdhci_pre_dma_transfer(host, mrq->data, COOKIE_MAPPED);
Haibo Chen348487c2014-12-09 17:04:05 +08002099}
2100
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002101static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002102{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002103 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002104 unsigned long flags;
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002105 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002106
Christian Daudt722e1282013-06-20 14:26:36 -07002107 /* First check if client has provided their own card event */
2108 if (host->ops->card_event)
2109 host->ops->card_event(host);
2110
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002111 present = sdhci_do_get_cd(host);
2112
Pierre Ossmand129bce2006-03-24 03:18:17 -08002113 spin_lock_irqsave(&host->lock, flags);
2114
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002115 /* Check host->mrq first in case we are runtime suspended */
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002116 if (host->mrq && !present) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302117 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002118 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302119 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002120 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002121
Russell King03231f92014-04-25 12:57:12 +01002122 sdhci_do_reset(host, SDHCI_RESET_CMD);
2123 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002124
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002125 host->mrq->cmd->error = -ENOMEDIUM;
2126 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002127 }
2128
2129 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002130}
2131
2132static const struct mmc_host_ops sdhci_ops = {
2133 .request = sdhci_request,
Haibo Chen348487c2014-12-09 17:04:05 +08002134 .post_req = sdhci_post_req,
2135 .pre_req = sdhci_pre_req,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002136 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002137 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002138 .get_ro = sdhci_get_ro,
2139 .hw_reset = sdhci_hw_reset,
2140 .enable_sdio_irq = sdhci_enable_sdio_irq,
2141 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002142 .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002143 .execute_tuning = sdhci_execute_tuning,
Adrian Huntercb849642015-02-06 14:12:59 +02002144 .select_drive_strength = sdhci_select_drive_strength,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002145 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002146 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002147};
2148
2149/*****************************************************************************\
2150 * *
2151 * Tasklets *
2152 * *
2153\*****************************************************************************/
2154
Pierre Ossmand129bce2006-03-24 03:18:17 -08002155static void sdhci_tasklet_finish(unsigned long param)
2156{
2157 struct sdhci_host *host;
2158 unsigned long flags;
2159 struct mmc_request *mrq;
2160
2161 host = (struct sdhci_host*)param;
2162
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002163 spin_lock_irqsave(&host->lock, flags);
2164
Chris Ball0c9c99a2011-04-27 17:35:31 -04002165 /*
2166 * If this tasklet gets rescheduled while running, it will
2167 * be run again afterwards but without any active request.
2168 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002169 if (!host->mrq) {
2170 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002171 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002172 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002173
2174 del_timer(&host->timer);
2175
2176 mrq = host->mrq;
2177
Pierre Ossmand129bce2006-03-24 03:18:17 -08002178 /*
Russell King054cedf2016-01-26 13:40:42 +00002179 * Always unmap the data buffers if they were mapped by
2180 * sdhci_prepare_data() whenever we finish with a request.
2181 * This avoids leaking DMA mappings on error.
2182 */
2183 if (host->flags & SDHCI_REQ_USE_DMA) {
2184 struct mmc_data *data = mrq->data;
2185
2186 if (data && data->host_cookie == COOKIE_MAPPED) {
2187 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2188 (data->flags & MMC_DATA_READ) ?
2189 DMA_FROM_DEVICE : DMA_TO_DEVICE);
2190 data->host_cookie = COOKIE_UNMAPPED;
2191 }
2192 }
2193
2194 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002195 * The controller needs a reset of internal state machines
2196 * upon error conditions.
2197 */
Pierre Ossman1e728592008-04-16 19:13:13 +02002198 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01002199 ((mrq->cmd && mrq->cmd->error) ||
Andrew Gabbasovfce9d332014-10-01 07:14:08 -05002200 (mrq->sbc && mrq->sbc->error) ||
2201 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
2202 (mrq->data->stop && mrq->data->stop->error))) ||
2203 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002204
2205 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002206 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002207 /* This is to force an update */
Russell King17710592014-04-25 12:58:55 +01002208 host->ops->set_clock(host, host->clock);
Pierre Ossman645289d2006-06-30 02:22:33 -07002209
2210 /* Spec says we should do both at the same time, but Ricoh
2211 controllers do not like that. */
Russell King03231f92014-04-25 12:57:12 +01002212 sdhci_do_reset(host, SDHCI_RESET_CMD);
2213 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002214 }
2215
2216 host->mrq = NULL;
2217 host->cmd = NULL;
2218 host->data = NULL;
2219
Pierre Ossmanf9134312008-12-21 17:01:48 +01002220#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08002221 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002222#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08002223
Pierre Ossman5f25a662006-10-04 02:15:39 -07002224 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002225 spin_unlock_irqrestore(&host->lock, flags);
2226
2227 mmc_request_done(host->mmc, mrq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002228 sdhci_runtime_pm_put(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002229}
2230
2231static void sdhci_timeout_timer(unsigned long data)
2232{
2233 struct sdhci_host *host;
2234 unsigned long flags;
2235
2236 host = (struct sdhci_host*)data;
2237
2238 spin_lock_irqsave(&host->lock, flags);
2239
2240 if (host->mrq) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002241 pr_err("%s: Timeout waiting for hardware interrupt.\n",
2242 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002243 sdhci_dumpregs(host);
2244
2245 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002246 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002247 sdhci_finish_data(host);
2248 } else {
2249 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002250 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002251 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002252 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002253
2254 tasklet_schedule(&host->finish_tasklet);
2255 }
2256 }
2257
Pierre Ossman5f25a662006-10-04 02:15:39 -07002258 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002259 spin_unlock_irqrestore(&host->lock, flags);
2260}
2261
2262/*****************************************************************************\
2263 * *
2264 * Interrupt handling *
2265 * *
2266\*****************************************************************************/
2267
Adrian Hunter61541392014-09-24 10:27:27 +03002268static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002269{
2270 BUG_ON(intmask == 0);
2271
2272 if (!host->cmd) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002273 pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
2274 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002275 sdhci_dumpregs(host);
2276 return;
2277 }
2278
Russell Kingec014cb2016-01-26 13:39:39 +00002279 if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
2280 SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
2281 if (intmask & SDHCI_INT_TIMEOUT)
2282 host->cmd->error = -ETIMEDOUT;
2283 else
2284 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002285
Russell King71fcbda2016-01-26 13:39:45 +00002286 /*
2287 * If this command initiates a data phase and a response
2288 * CRC error is signalled, the card can start transferring
2289 * data - the card may have received the command without
2290 * error. We must not terminate the mmc_request early.
2291 *
2292 * If the card did not receive the command or returned an
2293 * error which prevented it sending data, the data phase
2294 * will time out.
2295 */
2296 if (host->cmd->data &&
2297 (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
2298 SDHCI_INT_CRC) {
2299 host->cmd = NULL;
2300 return;
2301 }
2302
Pierre Ossmand129bce2006-03-24 03:18:17 -08002303 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002304 return;
2305 }
2306
2307 /*
2308 * The host can send and interrupt when the busy state has
2309 * ended, allowing us to wait without wasting CPU cycles.
2310 * Unfortunately this is overloaded on the "data complete"
2311 * interrupt, so we need to take some care when handling
2312 * it.
2313 *
2314 * Note: The 1.0 specification is a bit ambiguous about this
2315 * feature so there might be some problems with older
2316 * controllers.
2317 */
2318 if (host->cmd->flags & MMC_RSP_BUSY) {
2319 if (host->cmd->data)
Marek Vasut2e4456f2015-11-18 10:47:02 +01002320 DBG("Cannot wait for busy signal when also doing a data transfer");
Chanho Mine99783a2014-08-30 12:40:40 +09002321 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
2322 && !host->busy_handle) {
2323 /* Mark that command complete before busy is ended */
2324 host->busy_handle = 1;
Pierre Ossmane8095172008-07-25 01:09:08 +02002325 return;
Chanho Mine99783a2014-08-30 12:40:40 +09002326 }
Ben Dooksf9454052009-02-20 20:33:08 +03002327
2328 /* The controller does not support the end-of-busy IRQ,
2329 * fall through and take the SDHCI_INT_RESPONSE */
Adrian Hunter61541392014-09-24 10:27:27 +03002330 } else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
2331 host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
2332 *mask &= ~SDHCI_INT_DATA_END;
Pierre Ossmane8095172008-07-25 01:09:08 +02002333 }
2334
2335 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002336 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002337}
2338
George G. Davis0957c332010-02-18 12:32:12 -05002339#ifdef CONFIG_MMC_DEBUG
Adrian Hunter08621b12014-11-04 12:42:38 +02002340static void sdhci_adma_show_error(struct sdhci_host *host)
Ben Dooks6882a8c2009-06-14 13:52:38 +01002341{
2342 const char *name = mmc_hostname(host->mmc);
Adrian Hunter1c3d5f62014-11-04 12:42:41 +02002343 void *desc = host->adma_table;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002344
2345 sdhci_dumpregs(host);
2346
2347 while (true) {
Adrian Huntere57a5f62014-11-04 12:42:46 +02002348 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002349
Adrian Huntere57a5f62014-11-04 12:42:46 +02002350 if (host->flags & SDHCI_USE_64_BIT_DMA)
2351 DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
2352 name, desc, le32_to_cpu(dma_desc->addr_hi),
2353 le32_to_cpu(dma_desc->addr_lo),
2354 le16_to_cpu(dma_desc->len),
2355 le16_to_cpu(dma_desc->cmd));
2356 else
2357 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2358 name, desc, le32_to_cpu(dma_desc->addr_lo),
2359 le16_to_cpu(dma_desc->len),
2360 le16_to_cpu(dma_desc->cmd));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002361
Adrian Hunter76fe3792014-11-04 12:42:42 +02002362 desc += host->desc_sz;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002363
Adrian Hunter05452302014-11-04 12:42:45 +02002364 if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
Ben Dooks6882a8c2009-06-14 13:52:38 +01002365 break;
2366 }
2367}
2368#else
Adrian Hunter08621b12014-11-04 12:42:38 +02002369static void sdhci_adma_show_error(struct sdhci_host *host) { }
Ben Dooks6882a8c2009-06-14 13:52:38 +01002370#endif
2371
Pierre Ossmand129bce2006-03-24 03:18:17 -08002372static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2373{
Girish K S069c9f12012-01-06 09:56:39 +05302374 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002375 BUG_ON(intmask == 0);
2376
Arindam Nathb513ea22011-05-05 12:19:04 +05302377 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2378 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302379 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2380 if (command == MMC_SEND_TUNING_BLOCK ||
2381 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302382 host->tuning_done = 1;
2383 wake_up(&host->buf_ready_int);
2384 return;
2385 }
2386 }
2387
Pierre Ossmand129bce2006-03-24 03:18:17 -08002388 if (!host->data) {
2389 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002390 * The "data complete" interrupt is also used to
2391 * indicate that a busy state has ended. See comment
2392 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002393 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002394 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002395 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2396 host->cmd->error = -ETIMEDOUT;
2397 tasklet_schedule(&host->finish_tasklet);
2398 return;
2399 }
Pierre Ossmane8095172008-07-25 01:09:08 +02002400 if (intmask & SDHCI_INT_DATA_END) {
Chanho Mine99783a2014-08-30 12:40:40 +09002401 /*
2402 * Some cards handle busy-end interrupt
2403 * before the command completed, so make
2404 * sure we do things in the proper order.
2405 */
2406 if (host->busy_handle)
2407 sdhci_finish_command(host);
2408 else
2409 host->busy_handle = 1;
Pierre Ossmane8095172008-07-25 01:09:08 +02002410 return;
2411 }
2412 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002413
Marek Vasut2e4456f2015-11-18 10:47:02 +01002414 pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
2415 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002416 sdhci_dumpregs(host);
2417
2418 return;
2419 }
2420
2421 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002422 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002423 else if (intmask & SDHCI_INT_DATA_END_BIT)
2424 host->data->error = -EILSEQ;
2425 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2426 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2427 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002428 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002429 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302430 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Adrian Hunter08621b12014-11-04 12:42:38 +02002431 sdhci_adma_show_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002432 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002433 if (host->ops->adma_workaround)
2434 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002435 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002436
Pierre Ossman17b04292007-07-22 22:18:46 +02002437 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002438 sdhci_finish_data(host);
2439 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002440 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002441 sdhci_transfer_pio(host);
2442
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002443 /*
2444 * We currently don't do anything fancy with DMA
2445 * boundaries, but as we can't disable the feature
2446 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002447 *
2448 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2449 * should return a valid address to continue from, but as
2450 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002451 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002452 if (intmask & SDHCI_INT_DMA_END) {
2453 u32 dmastart, dmanow;
2454 dmastart = sg_dma_address(host->data->sg);
2455 dmanow = dmastart + host->data->bytes_xfered;
2456 /*
2457 * Force update to the next DMA block boundary.
2458 */
2459 dmanow = (dmanow &
2460 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2461 SDHCI_DEFAULT_BOUNDARY_SIZE;
2462 host->data->bytes_xfered = dmanow - dmastart;
2463 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2464 " next 0x%08x\n",
2465 mmc_hostname(host->mmc), dmastart,
2466 host->data->bytes_xfered, dmanow);
2467 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2468 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002469
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002470 if (intmask & SDHCI_INT_DATA_END) {
2471 if (host->cmd) {
2472 /*
2473 * Data managed to finish before the
2474 * command completed. Make sure we do
2475 * things in the proper order.
2476 */
2477 host->data_early = 1;
2478 } else {
2479 sdhci_finish_data(host);
2480 }
2481 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002482 }
2483}
2484
David Howells7d12e782006-10-05 14:55:46 +01002485static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002486{
Russell King781e9892014-04-25 12:55:46 +01002487 irqreturn_t result = IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002488 struct sdhci_host *host = dev_id;
Russell King41005002014-04-25 12:55:36 +01002489 u32 intmask, mask, unexpected = 0;
Russell King781e9892014-04-25 12:55:46 +01002490 int max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002491
2492 spin_lock(&host->lock);
2493
Russell Kingbe138552014-04-25 12:55:56 +01002494 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002495 spin_unlock(&host->lock);
Adrian Hunter655bca72014-03-11 10:09:36 +02002496 return IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002497 }
2498
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002499 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Mark Lord62df67a52007-03-06 13:30:13 +01002500 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002501 result = IRQ_NONE;
2502 goto out;
2503 }
2504
Russell King41005002014-04-25 12:55:36 +01002505 do {
2506 /* Clear selected interrupts. */
2507 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2508 SDHCI_INT_BUS_POWER);
2509 sdhci_writel(host, mask, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002510
Russell King41005002014-04-25 12:55:36 +01002511 DBG("*** %s got interrupt: 0x%08x\n",
2512 mmc_hostname(host->mmc), intmask);
2513
2514 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2515 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2516 SDHCI_CARD_PRESENT;
2517
2518 /*
2519 * There is a observation on i.mx esdhc. INSERT
2520 * bit will be immediately set again when it gets
2521 * cleared, if a card is inserted. We have to mask
2522 * the irq to prevent interrupt storm which will
2523 * freeze the system. And the REMOVE gets the
2524 * same situation.
2525 *
2526 * More testing are needed here to ensure it works
2527 * for other platforms though.
2528 */
Russell Kingb537f942014-04-25 12:56:01 +01002529 host->ier &= ~(SDHCI_INT_CARD_INSERT |
2530 SDHCI_INT_CARD_REMOVE);
2531 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
2532 SDHCI_INT_CARD_INSERT;
2533 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2534 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell King41005002014-04-25 12:55:36 +01002535
2536 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2537 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Russell King3560db82014-04-25 12:55:51 +01002538
2539 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2540 SDHCI_INT_CARD_REMOVE);
2541 result = IRQ_WAKE_THREAD;
Russell King41005002014-04-25 12:55:36 +01002542 }
2543
2544 if (intmask & SDHCI_INT_CMD_MASK)
Adrian Hunter61541392014-09-24 10:27:27 +03002545 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
2546 &intmask);
Russell King41005002014-04-25 12:55:36 +01002547
2548 if (intmask & SDHCI_INT_DATA_MASK)
2549 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2550
2551 if (intmask & SDHCI_INT_BUS_POWER)
2552 pr_err("%s: Card is consuming too much power!\n",
2553 mmc_hostname(host->mmc));
2554
Russell King781e9892014-04-25 12:55:46 +01002555 if (intmask & SDHCI_INT_CARD_INT) {
2556 sdhci_enable_sdio_irq_nolock(host, false);
2557 host->thread_isr |= SDHCI_INT_CARD_INT;
2558 result = IRQ_WAKE_THREAD;
2559 }
Russell King41005002014-04-25 12:55:36 +01002560
2561 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2562 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2563 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2564 SDHCI_INT_CARD_INT);
2565
2566 if (intmask) {
2567 unexpected |= intmask;
2568 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2569 }
2570
Russell King781e9892014-04-25 12:55:46 +01002571 if (result == IRQ_NONE)
2572 result = IRQ_HANDLED;
Russell King41005002014-04-25 12:55:36 +01002573
2574 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Russell King41005002014-04-25 12:55:36 +01002575 } while (intmask && --max_loops);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002576out:
2577 spin_unlock(&host->lock);
2578
Alexander Stein6379b232012-03-14 09:52:10 +01002579 if (unexpected) {
2580 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2581 mmc_hostname(host->mmc), unexpected);
2582 sdhci_dumpregs(host);
2583 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002584
Pierre Ossmand129bce2006-03-24 03:18:17 -08002585 return result;
2586}
2587
Russell King781e9892014-04-25 12:55:46 +01002588static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2589{
2590 struct sdhci_host *host = dev_id;
2591 unsigned long flags;
2592 u32 isr;
2593
2594 spin_lock_irqsave(&host->lock, flags);
2595 isr = host->thread_isr;
2596 host->thread_isr = 0;
2597 spin_unlock_irqrestore(&host->lock, flags);
2598
Russell King3560db82014-04-25 12:55:51 +01002599 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2600 sdhci_card_event(host->mmc);
2601 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
2602 }
2603
Russell King781e9892014-04-25 12:55:46 +01002604 if (isr & SDHCI_INT_CARD_INT) {
2605 sdio_run_irqs(host->mmc);
2606
2607 spin_lock_irqsave(&host->lock, flags);
2608 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2609 sdhci_enable_sdio_irq_nolock(host, true);
2610 spin_unlock_irqrestore(&host->lock, flags);
2611 }
2612
2613 return isr ? IRQ_HANDLED : IRQ_NONE;
2614}
2615
Pierre Ossmand129bce2006-03-24 03:18:17 -08002616/*****************************************************************************\
2617 * *
2618 * Suspend/resume *
2619 * *
2620\*****************************************************************************/
2621
2622#ifdef CONFIG_PM
Kevin Liuad080d72013-01-05 17:21:33 +08002623void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2624{
2625 u8 val;
2626 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2627 | SDHCI_WAKE_ON_INT;
2628
2629 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2630 val |= mask ;
2631 /* Avoid fake wake up */
2632 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2633 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2634 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2635}
2636EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2637
Fabio Estevam0b10f472014-08-30 14:53:13 -03002638static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
Kevin Liuad080d72013-01-05 17:21:33 +08002639{
2640 u8 val;
2641 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2642 | SDHCI_WAKE_ON_INT;
2643
2644 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2645 val &= ~mask;
2646 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2647}
Pierre Ossmand129bce2006-03-24 03:18:17 -08002648
Manuel Lauss29495aa2011-11-03 11:09:45 +01002649int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002650{
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002651 sdhci_disable_card_detection(host);
2652
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002653 mmc_retune_timer_stop(host->mmc);
2654 mmc_retune_needed(host->mmc);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302655
Kevin Liuad080d72013-01-05 17:21:33 +08002656 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell Kingb537f942014-04-25 12:56:01 +01002657 host->ier = 0;
2658 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
2659 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002660 free_irq(host->irq, host);
2661 } else {
2662 sdhci_enable_irq_wakeups(host);
2663 enable_irq_wake(host->irq);
2664 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002665 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002666}
2667
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002668EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002669
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002670int sdhci_resume_host(struct sdhci_host *host)
2671{
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002672 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002673
Richard Röjforsa13abc72009-09-22 16:45:30 -07002674 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002675 if (host->ops->enable_dma)
2676 host->ops->enable_dma(host);
2677 }
2678
Adrian Hunter6308d292012-02-07 14:48:54 +02002679 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2680 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2681 /* Card keeps power but host controller does not */
2682 sdhci_init(host, 0);
2683 host->pwr = 0;
2684 host->clock = 0;
2685 sdhci_do_set_ios(host, &host->mmc->ios);
2686 } else {
2687 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2688 mmiowb();
2689 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002690
Haibo Chen14a7b41642015-09-15 18:32:58 +08002691 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2692 ret = request_threaded_irq(host->irq, sdhci_irq,
2693 sdhci_thread_irq, IRQF_SHARED,
2694 mmc_hostname(host->mmc), host);
2695 if (ret)
2696 return ret;
2697 } else {
2698 sdhci_disable_irq_wakeups(host);
2699 disable_irq_wake(host->irq);
2700 }
2701
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002702 sdhci_enable_card_detection(host);
2703
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002704 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002705}
2706
2707EXPORT_SYMBOL_GPL(sdhci_resume_host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002708
2709static int sdhci_runtime_pm_get(struct sdhci_host *host)
2710{
2711 return pm_runtime_get_sync(host->mmc->parent);
2712}
2713
2714static int sdhci_runtime_pm_put(struct sdhci_host *host)
2715{
2716 pm_runtime_mark_last_busy(host->mmc->parent);
2717 return pm_runtime_put_autosuspend(host->mmc->parent);
2718}
2719
Adrian Hunterf0710a52013-05-06 12:17:32 +03002720static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2721{
Adrian Hunter5c671c42015-11-26 14:00:50 +02002722 if (host->bus_on)
Adrian Hunterf0710a52013-05-06 12:17:32 +03002723 return;
2724 host->bus_on = true;
2725 pm_runtime_get_noresume(host->mmc->parent);
2726}
2727
2728static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2729{
Adrian Hunter5c671c42015-11-26 14:00:50 +02002730 if (!host->bus_on)
Adrian Hunterf0710a52013-05-06 12:17:32 +03002731 return;
2732 host->bus_on = false;
2733 pm_runtime_put_noidle(host->mmc->parent);
2734}
2735
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002736int sdhci_runtime_suspend_host(struct sdhci_host *host)
2737{
2738 unsigned long flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002739
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002740 mmc_retune_timer_stop(host->mmc);
2741 mmc_retune_needed(host->mmc);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002742
2743 spin_lock_irqsave(&host->lock, flags);
Russell Kingb537f942014-04-25 12:56:01 +01002744 host->ier &= SDHCI_INT_CARD_INT;
2745 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2746 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002747 spin_unlock_irqrestore(&host->lock, flags);
2748
Russell King781e9892014-04-25 12:55:46 +01002749 synchronize_hardirq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002750
2751 spin_lock_irqsave(&host->lock, flags);
2752 host->runtime_suspended = true;
2753 spin_unlock_irqrestore(&host->lock, flags);
2754
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002755 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002756}
2757EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2758
2759int sdhci_runtime_resume_host(struct sdhci_host *host)
2760{
2761 unsigned long flags;
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002762 int host_flags = host->flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002763
2764 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2765 if (host->ops->enable_dma)
2766 host->ops->enable_dma(host);
2767 }
2768
2769 sdhci_init(host, 0);
2770
2771 /* Force clock and power re-program */
2772 host->pwr = 0;
2773 host->clock = 0;
Jisheng Zhang3396e732015-01-29 17:42:12 +08002774 sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002775 sdhci_do_set_ios(host, &host->mmc->ios);
2776
Kevin Liu52983382013-01-31 11:31:37 +08002777 if ((host_flags & SDHCI_PV_ENABLED) &&
2778 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2779 spin_lock_irqsave(&host->lock, flags);
2780 sdhci_enable_preset_value(host, true);
2781 spin_unlock_irqrestore(&host->lock, flags);
2782 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002783
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002784 spin_lock_irqsave(&host->lock, flags);
2785
2786 host->runtime_suspended = false;
2787
2788 /* Enable SDIO IRQ */
Russell Kingef104332014-04-25 12:55:41 +01002789 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002790 sdhci_enable_sdio_irq_nolock(host, true);
2791
2792 /* Enable Card Detection */
2793 sdhci_enable_card_detection(host);
2794
2795 spin_unlock_irqrestore(&host->lock, flags);
2796
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002797 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002798}
2799EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2800
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01002801#endif /* CONFIG_PM */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002802
Pierre Ossmand129bce2006-03-24 03:18:17 -08002803/*****************************************************************************\
2804 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002805 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002806 * *
2807\*****************************************************************************/
2808
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002809struct sdhci_host *sdhci_alloc_host(struct device *dev,
2810 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002811{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002812 struct mmc_host *mmc;
2813 struct sdhci_host *host;
2814
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002815 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002816
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002817 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002818 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002819 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002820
2821 host = mmc_priv(mmc);
2822 host->mmc = mmc;
Adrian Hunterbf60e592016-02-09 16:12:35 +02002823 host->mmc_host_ops = sdhci_ops;
2824 mmc->ops = &host->mmc_host_ops;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002825
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002826 return host;
2827}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002828
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002829EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002830
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002831int sdhci_add_host(struct sdhci_host *host)
2832{
2833 struct mmc_host *mmc;
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002834 u32 caps[2] = {0, 0};
Arindam Nathf2119df2011-05-05 12:18:57 +05302835 u32 max_current_caps;
2836 unsigned int ocr_avail;
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03002837 unsigned int override_timeout_clk;
Dong Aisheng59241752015-07-22 20:53:07 +08002838 u32 max_clk;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002839 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002840
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002841 WARN_ON(host == NULL);
2842 if (host == NULL)
2843 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002844
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002845 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002846
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002847 if (debug_quirks)
2848 host->quirks = debug_quirks;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002849 if (debug_quirks2)
2850 host->quirks2 = debug_quirks2;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002851
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03002852 override_timeout_clk = host->timeout_clk;
2853
Russell King03231f92014-04-25 12:57:12 +01002854 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand96649e2006-06-30 02:22:30 -07002855
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002856 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002857 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2858 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002859 if (host->version > SDHCI_SPEC_300) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002860 pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
2861 mmc_hostname(mmc), host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002862 }
2863
Arindam Nathf2119df2011-05-05 12:18:57 +05302864 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002865 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002866
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002867 if (host->version >= SDHCI_SPEC_300)
2868 caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2869 host->caps1 :
2870 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Arindam Nathf2119df2011-05-05 12:18:57 +05302871
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002872 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002873 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302874 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002875 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002876 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002877 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002878
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002879 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002880 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002881 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002882 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002883 }
2884
Arindam Nathf2119df2011-05-05 12:18:57 +05302885 if ((host->version >= SDHCI_SPEC_200) &&
2886 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002887 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002888
2889 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2890 (host->flags & SDHCI_USE_ADMA)) {
2891 DBG("Disabling ADMA as it is marked broken\n");
2892 host->flags &= ~SDHCI_USE_ADMA;
2893 }
2894
Adrian Huntere57a5f62014-11-04 12:42:46 +02002895 /*
2896 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
2897 * and *must* do 64-bit DMA. A driver has the opportunity to change
2898 * that during the first call to ->enable_dma(). Similarly
2899 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
2900 * implement.
2901 */
Al Cooper5eaa7472016-02-10 15:25:39 -05002902 if (caps[0] & SDHCI_CAN_64BIT)
Adrian Huntere57a5f62014-11-04 12:42:46 +02002903 host->flags |= SDHCI_USE_64_BIT_DMA;
2904
Richard Röjforsa13abc72009-09-22 16:45:30 -07002905 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002906 if (host->ops->enable_dma) {
2907 if (host->ops->enable_dma(host)) {
Joe Perches66061102014-09-12 14:56:56 -07002908 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002909 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002910 host->flags &=
2911 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002912 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002913 }
2914 }
2915
Adrian Huntere57a5f62014-11-04 12:42:46 +02002916 /* SDMA does not support 64-bit DMA */
2917 if (host->flags & SDHCI_USE_64_BIT_DMA)
2918 host->flags &= ~SDHCI_USE_SDMA;
2919
Pierre Ossman2134a922008-06-28 18:28:51 +02002920 if (host->flags & SDHCI_USE_ADMA) {
Russell Kinge66e61c2016-01-26 13:39:55 +00002921 dma_addr_t dma;
2922 void *buf;
2923
Pierre Ossman2134a922008-06-28 18:28:51 +02002924 /*
Adrian Hunter76fe3792014-11-04 12:42:42 +02002925 * The DMA descriptor table size is calculated as the maximum
2926 * number of segments times 2, to allow for an alignment
2927 * descriptor for each segment, plus 1 for a nop end descriptor,
2928 * all multipled by the descriptor size.
Pierre Ossman2134a922008-06-28 18:28:51 +02002929 */
Adrian Huntere57a5f62014-11-04 12:42:46 +02002930 if (host->flags & SDHCI_USE_64_BIT_DMA) {
2931 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2932 SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002933 host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002934 } else {
2935 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2936 SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002937 host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002938 }
Russell Kinge66e61c2016-01-26 13:39:55 +00002939
Adrian Hunter04a5ae62015-11-26 14:00:49 +02002940 host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
Russell Kinge66e61c2016-01-26 13:39:55 +00002941 buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
2942 host->adma_table_sz, &dma, GFP_KERNEL);
2943 if (!buf) {
Joe Perches66061102014-09-12 14:56:56 -07002944 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
Pierre Ossman2134a922008-06-28 18:28:51 +02002945 mmc_hostname(mmc));
2946 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00002947 } else if ((dma + host->align_buffer_sz) &
2948 (SDHCI_ADMA2_DESC_ALIGN - 1)) {
Joe Perches66061102014-09-12 14:56:56 -07002949 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
2950 mmc_hostname(mmc));
Russell Kingd1e49f72014-04-25 12:58:34 +01002951 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00002952 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
2953 host->adma_table_sz, buf, dma);
2954 } else {
2955 host->align_buffer = buf;
2956 host->align_addr = dma;
Russell Kingedd63fc2016-01-26 13:39:50 +00002957
Russell Kinge66e61c2016-01-26 13:39:55 +00002958 host->adma_table = buf + host->align_buffer_sz;
2959 host->adma_addr = dma + host->align_buffer_sz;
2960 }
Pierre Ossman2134a922008-06-28 18:28:51 +02002961 }
2962
Pierre Ossman76591502008-07-21 00:32:11 +02002963 /*
2964 * If we use DMA, then it's up to the caller to set the DMA
2965 * mask, but PIO does not need the hw shim so we set a new
2966 * mask here in that case.
2967 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002968 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002969 host->dma_mask = DMA_BIT_MASK(64);
Markus Mayer4e743f12014-07-03 13:27:42 -07002970 mmc_dev(mmc)->dma_mask = &host->dma_mask;
Pierre Ossman76591502008-07-21 00:32:11 +02002971 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002972
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002973 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302974 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002975 >> SDHCI_CLOCK_BASE_SHIFT;
2976 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302977 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002978 >> SDHCI_CLOCK_BASE_SHIFT;
2979
Pierre Ossmand129bce2006-03-24 03:18:17 -08002980 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002981 if (host->max_clk == 0 || host->quirks &
2982 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002983 if (!host->ops->get_max_clock) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002984 pr_err("%s: Hardware doesn't specify base clock frequency.\n",
2985 mmc_hostname(mmc));
Ben Dooks4240ff02009-03-17 00:13:57 +03002986 return -ENODEV;
2987 }
2988 host->max_clk = host->ops->get_max_clock(host);
2989 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002990
2991 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302992 * In case of Host Controller v3.00, find out whether clock
2993 * multiplier is supported.
2994 */
2995 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2996 SDHCI_CLOCK_MUL_SHIFT;
2997
2998 /*
2999 * In case the value in Clock Multiplier is 0, then programmable
3000 * clock mode is not supported, otherwise the actual clock
3001 * multiplier is one more than the value of Clock Multiplier
3002 * in the Capabilities Register.
3003 */
3004 if (host->clk_mul)
3005 host->clk_mul += 1;
3006
3007 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003008 * Set host parameters.
3009 */
Dong Aisheng59241752015-07-22 20:53:07 +08003010 max_clk = host->max_clk;
3011
Marek Szyprowskice5f0362010-08-10 18:01:56 -07003012 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07003013 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05303014 else if (host->version >= SDHCI_SPEC_300) {
3015 if (host->clk_mul) {
3016 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
Dong Aisheng59241752015-07-22 20:53:07 +08003017 max_clk = host->max_clk * host->clk_mul;
Arindam Nathc3ed3872011-05-05 12:19:06 +05303018 } else
3019 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
3020 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04003021 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05003022
Dong Aisheng59241752015-07-22 20:53:07 +08003023 if (!mmc->f_max || (mmc->f_max && (mmc->f_max > max_clk)))
3024 mmc->f_max = max_clk;
3025
Aisheng Dong28aab052014-08-27 15:26:31 +08003026 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3027 host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
3028 SDHCI_TIMEOUT_CLK_SHIFT;
3029 if (host->timeout_clk == 0) {
3030 if (host->ops->get_timeout_clock) {
3031 host->timeout_clk =
3032 host->ops->get_timeout_clock(host);
3033 } else {
3034 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
3035 mmc_hostname(mmc));
3036 return -ENODEV;
3037 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003038 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003039
Aisheng Dong28aab052014-08-27 15:26:31 +08003040 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
3041 host->timeout_clk *= 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03003042
Aisheng Dong28aab052014-08-27 15:26:31 +08003043 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
Aisheng Donga6ff5ae2014-08-27 15:26:27 +08003044 host->ops->get_max_timeout_count(host) : 1 << 27;
Aisheng Dong28aab052014-08-27 15:26:31 +08003045 mmc->max_busy_timeout /= host->timeout_clk;
3046 }
Adrian Hunter58d12462011-06-28 17:16:03 +03003047
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03003048 if (override_timeout_clk)
3049 host->timeout_clk = override_timeout_clk;
3050
Andrei Warkentine89d4562011-05-23 15:06:37 -05003051 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
Russell King781e9892014-04-25 12:55:46 +01003052 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
Andrei Warkentine89d4562011-05-23 15:06:37 -05003053
3054 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
3055 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003056
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003057 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04003058 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003059 ((host->flags & SDHCI_USE_ADMA) ||
Scott Branden3bfa6f02015-02-09 16:06:28 -08003060 !(host->flags & SDHCI_USE_SDMA)) &&
3061 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003062 host->flags |= SDHCI_AUTO_CMD23;
3063 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
3064 } else {
3065 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
3066 }
3067
Philip Rakity15ec4462010-11-19 16:48:39 -05003068 /*
3069 * A controller may support 8-bit width, but the board itself
3070 * might not have the pins brought out. Boards that support
3071 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
3072 * their platform code before calling sdhci_add_host(), and we
3073 * won't assume 8-bit width for hosts without that CAP.
3074 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003075 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05003076 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003077
Jerry Huang63ef5d82012-10-25 13:47:19 +08003078 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
3079 mmc->caps &= ~MMC_CAP_CMD23;
3080
Arindam Nathf2119df2011-05-05 12:18:57 +05303081 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04003082 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01003083
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01003084 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Ivan T. Ivanovc31d22e2015-07-06 15:16:20 +03003085 !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
3086 IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03003087 mmc->caps |= MMC_CAP_NEEDS_POLL;
3088
Tim Kryger3a48edc2014-06-13 10:13:56 -07003089 /* If there are external regulators, get them */
3090 if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
3091 return -EPROBE_DEFER;
3092
Philip Rakity6231f3d2012-07-23 15:56:23 -07003093 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003094 if (!IS_ERR(mmc->supply.vqmmc)) {
3095 ret = regulator_enable(mmc->supply.vqmmc);
3096 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3097 1950000))
Kevin Liu8363c372012-11-17 17:55:51 -05003098 caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
3099 SDHCI_SUPPORT_SDR50 |
3100 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04003101 if (ret) {
3102 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3103 mmc_hostname(mmc), ret);
Adrian Hunter4bb74312014-11-06 15:19:04 +02003104 mmc->supply.vqmmc = ERR_PTR(-EINVAL);
Chris Balla3361ab2013-03-11 17:51:53 -04003105 }
Kevin Liu8363c372012-11-17 17:55:51 -05003106 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07003107
Daniel Drake6a661802012-11-25 13:01:19 -05003108 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
3109 caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3110 SDHCI_SUPPORT_DDR50);
3111
Al Cooper4188bba2012-03-16 15:54:17 -04003112 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3113 if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3114 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303115 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3116
3117 /* SDR104 supports also implies SDR50 support */
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003118 if (caps[1] & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303119 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003120 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3121 * field can be promoted to support HS200.
3122 */
Adrian Hunter549c0b12014-11-06 15:19:05 +02003123 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
David Cohen13868bf2013-10-29 10:58:26 -07003124 mmc->caps2 |= MMC_CAP2_HS200;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003125 } else if (caps[1] & SDHCI_SUPPORT_SDR50)
Arindam Nathf2119df2011-05-05 12:18:57 +05303126 mmc->caps |= MMC_CAP_UHS_SDR50;
3127
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003128 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3129 (caps[1] & SDHCI_SUPPORT_HS400))
3130 mmc->caps2 |= MMC_CAP2_HS400;
3131
Adrian Hunter549c0b12014-11-06 15:19:05 +02003132 if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
3133 (IS_ERR(mmc->supply.vqmmc) ||
3134 !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
3135 1300000)))
3136 mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
3137
Micky Ching9107ebb2014-02-21 18:40:35 +08003138 if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
3139 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303140 mmc->caps |= MMC_CAP_UHS_DDR50;
3141
Girish K S069c9f12012-01-06 09:56:39 +05303142 /* Does the host need tuning for SDR50? */
Arindam Nathb513ea22011-05-05 12:19:04 +05303143 if (caps[1] & SDHCI_USE_SDR50_TUNING)
3144 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3145
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003146 /* Does the host need tuning for SDR104 / HS200? */
Girish K S069c9f12012-01-06 09:56:39 +05303147 if (mmc->caps2 & MMC_CAP2_HS200)
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003148 host->flags |= SDHCI_SDR104_NEEDS_TUNING;
Girish K S069c9f12012-01-06 09:56:39 +05303149
Arindam Nathd6d50a12011-05-05 12:18:59 +05303150 /* Driver Type(s) (A, C, D) supported by the host */
3151 if (caps[1] & SDHCI_DRIVER_TYPE_A)
3152 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3153 if (caps[1] & SDHCI_DRIVER_TYPE_C)
3154 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3155 if (caps[1] & SDHCI_DRIVER_TYPE_D)
3156 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3157
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303158 /* Initial value for re-tuning timer count */
3159 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3160 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3161
3162 /*
3163 * In case Re-tuning Timer is not disabled, the actual value of
3164 * re-tuning timer will be 2 ^ (n - 1).
3165 */
3166 if (host->tuning_count)
3167 host->tuning_count = 1 << (host->tuning_count - 1);
3168
3169 /* Re-tuning mode supported by the Host Controller */
3170 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3171 SDHCI_RETUNING_MODE_SHIFT;
3172
Takashi Iwai8f230f42010-12-08 10:04:30 +01003173 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003174
Arindam Nathf2119df2011-05-05 12:18:57 +05303175 /*
3176 * According to SD Host Controller spec v3.00, if the Host System
3177 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3178 * the value is meaningful only if Voltage Support in the Capabilities
3179 * register is set. The actual current value is 4 times the register
3180 * value.
3181 */
3182 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Tim Kryger3a48edc2014-06-13 10:13:56 -07003183 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
Chuanxiao.Dongae906032014-08-01 14:00:13 +08003184 int curr = regulator_get_current_limit(mmc->supply.vmmc);
Philip Rakitybad37e12012-05-27 18:36:44 -07003185 if (curr > 0) {
3186
3187 /* convert to SDHCI_MAX_CURRENT format */
3188 curr = curr/1000; /* convert to mA */
3189 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3190
3191 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3192 max_current_caps =
3193 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3194 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3195 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3196 }
3197 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303198
3199 if (caps[0] & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003200 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303201
Aaron Lu55c46652012-07-04 13:31:48 +08003202 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303203 SDHCI_MAX_CURRENT_330_MASK) >>
3204 SDHCI_MAX_CURRENT_330_SHIFT) *
3205 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303206 }
3207 if (caps[0] & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003208 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303209
Aaron Lu55c46652012-07-04 13:31:48 +08003210 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303211 SDHCI_MAX_CURRENT_300_MASK) >>
3212 SDHCI_MAX_CURRENT_300_SHIFT) *
3213 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303214 }
3215 if (caps[0] & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003216 ocr_avail |= MMC_VDD_165_195;
3217
Aaron Lu55c46652012-07-04 13:31:48 +08003218 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303219 SDHCI_MAX_CURRENT_180_MASK) >>
3220 SDHCI_MAX_CURRENT_180_SHIFT) *
3221 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303222 }
3223
Ulf Hansson5fd26c72015-06-05 11:40:08 +02003224 /* If OCR set by host, use it instead. */
3225 if (host->ocr_mask)
3226 ocr_avail = host->ocr_mask;
3227
3228 /* If OCR set by external regulators, give it highest prio. */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003229 if (mmc->ocr_avail)
Tim Kryger52221612014-06-25 00:25:34 -07003230 ocr_avail = mmc->ocr_avail;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003231
Takashi Iwai8f230f42010-12-08 10:04:30 +01003232 mmc->ocr_avail = ocr_avail;
3233 mmc->ocr_avail_sdio = ocr_avail;
3234 if (host->ocr_avail_sdio)
3235 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3236 mmc->ocr_avail_sd = ocr_avail;
3237 if (host->ocr_avail_sd)
3238 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3239 else /* normal SD controllers don't support 1.8V */
3240 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3241 mmc->ocr_avail_mmc = ocr_avail;
3242 if (host->ocr_avail_mmc)
3243 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003244
3245 if (mmc->ocr_avail == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003246 pr_err("%s: Hardware doesn't report any support voltages.\n",
3247 mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003248 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07003249 }
3250
Pierre Ossmand129bce2006-03-24 03:18:17 -08003251 spin_lock_init(&host->lock);
3252
3253 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003254 * Maximum number of segments. Depends on if the hardware
3255 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003256 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003257 if (host->flags & SDHCI_USE_ADMA)
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003258 mmc->max_segs = SDHCI_MAX_SEGS;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003259 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003260 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003261 else /* PIO */
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003262 mmc->max_segs = SDHCI_MAX_SEGS;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003263
3264 /*
Adrian Hunterac005312014-12-05 19:25:28 +02003265 * Maximum number of sectors in one transfer. Limited by SDMA boundary
3266 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
3267 * is less anyway.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003268 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003269 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003270
3271 /*
3272 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003273 * of bytes. When doing hardware scatter/gather, each entry cannot
3274 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003275 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003276 if (host->flags & SDHCI_USE_ADMA) {
3277 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3278 mmc->max_seg_size = 65535;
3279 else
3280 mmc->max_seg_size = 65536;
3281 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003282 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003283 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003284
3285 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003286 * Maximum block size. This varies from controller to controller and
3287 * is specified in the capabilities register.
3288 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003289 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3290 mmc->max_blk_size = 2;
3291 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05303292 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003293 SDHCI_MAX_BLOCK_SHIFT;
3294 if (mmc->max_blk_size >= 3) {
Joe Perches66061102014-09-12 14:56:56 -07003295 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
3296 mmc_hostname(mmc));
Anton Vorontsov0633f652009-03-17 00:14:03 +03003297 mmc->max_blk_size = 0;
3298 }
3299 }
3300
3301 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003302
3303 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003304 * Maximum block count.
3305 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003306 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003307
3308 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003309 * Init tasklets.
3310 */
Pierre Ossmand129bce2006-03-24 03:18:17 -08003311 tasklet_init(&host->finish_tasklet,
3312 sdhci_tasklet_finish, (unsigned long)host);
3313
Al Viroe4cad1b2006-10-10 22:47:07 +01003314 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003315
Adrian Hunter250fb7b42014-12-05 19:41:10 +02003316 init_waitqueue_head(&host->buf_ready_int);
Arindam Nathb513ea22011-05-05 12:19:04 +05303317
Shawn Guo2af502c2013-07-05 14:38:55 +08003318 sdhci_init(host, 0);
3319
Russell King781e9892014-04-25 12:55:46 +01003320 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3321 IRQF_SHARED, mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003322 if (ret) {
3323 pr_err("%s: Failed to request IRQ %d: %d\n",
3324 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003325 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003326 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003327
Pierre Ossmand129bce2006-03-24 03:18:17 -08003328#ifdef CONFIG_MMC_DEBUG
3329 sdhci_dumpregs(host);
3330#endif
3331
Pierre Ossmanf9134312008-12-21 17:01:48 +01003332#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01003333 snprintf(host->led_name, sizeof(host->led_name),
3334 "%s::", mmc_hostname(mmc));
3335 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003336 host->led.brightness = LED_OFF;
3337 host->led.default_trigger = mmc_hostname(mmc);
3338 host->led.brightness_set = sdhci_led_control;
3339
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003340 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003341 if (ret) {
3342 pr_err("%s: Failed to register LED device: %d\n",
3343 mmc_hostname(mmc), ret);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003344 goto reset;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003345 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003346#endif
3347
Pierre Ossman5f25a662006-10-04 02:15:39 -07003348 mmiowb();
3349
Pierre Ossmand129bce2006-03-24 03:18:17 -08003350 mmc_add_host(mmc);
3351
Girish K Sa3c76eb2011-10-11 11:44:09 +05303352 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003353 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Adrian Huntere57a5f62014-11-04 12:42:46 +02003354 (host->flags & SDHCI_USE_ADMA) ?
3355 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
Richard Röjforsa13abc72009-09-22 16:45:30 -07003356 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003357
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003358 sdhci_enable_card_detection(host);
3359
Pierre Ossmand129bce2006-03-24 03:18:17 -08003360 return 0;
3361
Pierre Ossmanf9134312008-12-21 17:01:48 +01003362#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003363reset:
Russell King03231f92014-04-25 12:57:12 +01003364 sdhci_do_reset(host, SDHCI_RESET_ALL);
Russell Kingb537f942014-04-25 12:56:01 +01003365 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3366 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003367 free_irq(host->irq, host);
3368#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003369untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003370 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003371
3372 return ret;
3373}
3374
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003375EXPORT_SYMBOL_GPL(sdhci_add_host);
3376
Pierre Ossman1e728592008-04-16 19:13:13 +02003377void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003378{
Tim Kryger3a48edc2014-06-13 10:13:56 -07003379 struct mmc_host *mmc = host->mmc;
Pierre Ossman1e728592008-04-16 19:13:13 +02003380 unsigned long flags;
3381
3382 if (dead) {
3383 spin_lock_irqsave(&host->lock, flags);
3384
3385 host->flags |= SDHCI_DEVICE_DEAD;
3386
3387 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303388 pr_err("%s: Controller removed during "
Markus Mayer4e743f12014-07-03 13:27:42 -07003389 " transfer!\n", mmc_hostname(mmc));
Pierre Ossman1e728592008-04-16 19:13:13 +02003390
3391 host->mrq->cmd->error = -ENOMEDIUM;
3392 tasklet_schedule(&host->finish_tasklet);
3393 }
3394
3395 spin_unlock_irqrestore(&host->lock, flags);
3396 }
3397
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003398 sdhci_disable_card_detection(host);
3399
Markus Mayer4e743f12014-07-03 13:27:42 -07003400 mmc_remove_host(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003401
Pierre Ossmanf9134312008-12-21 17:01:48 +01003402#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003403 led_classdev_unregister(&host->led);
3404#endif
3405
Pierre Ossman1e728592008-04-16 19:13:13 +02003406 if (!dead)
Russell King03231f92014-04-25 12:57:12 +01003407 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003408
Russell Kingb537f942014-04-25 12:56:01 +01003409 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3410 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003411 free_irq(host->irq, host);
3412
3413 del_timer_sync(&host->timer);
3414
Pierre Ossmand129bce2006-03-24 03:18:17 -08003415 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003416
Tim Kryger3a48edc2014-06-13 10:13:56 -07003417 if (!IS_ERR(mmc->supply.vqmmc))
3418 regulator_disable(mmc->supply.vqmmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07003419
Russell Kingedd63fc2016-01-26 13:39:50 +00003420 if (host->align_buffer)
Russell Kinge66e61c2016-01-26 13:39:55 +00003421 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3422 host->adma_table_sz, host->align_buffer,
3423 host->align_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02003424
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02003425 host->adma_table = NULL;
Pierre Ossman2134a922008-06-28 18:28:51 +02003426 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003427}
3428
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003429EXPORT_SYMBOL_GPL(sdhci_remove_host);
3430
3431void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003432{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003433 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003434}
3435
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003436EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003437
3438/*****************************************************************************\
3439 * *
3440 * Driver init/exit *
3441 * *
3442\*****************************************************************************/
3443
3444static int __init sdhci_drv_init(void)
3445{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303446 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003447 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303448 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003449
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003450 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003451}
3452
3453static void __exit sdhci_drv_exit(void)
3454{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003455}
3456
3457module_init(sdhci_drv_init);
3458module_exit(sdhci_drv_exit);
3459
Pierre Ossmandf673b22006-06-30 02:22:31 -07003460module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003461module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003462
Pierre Ossman32710e82009-04-08 20:14:54 +02003463MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003464MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003465MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003466
Pierre Ossmandf673b22006-06-30 02:22:31 -07003467MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003468MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");