blob: 52dfaab0ff4af0068c9d6124f52e86591dbe2a6a [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
3 * Copyright (c) 2014-2015 Broadcom Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
40#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
41#include <net/vxlan.h>
42#endif
43#ifdef CONFIG_NET_RX_BUSY_POLL
44#include <net/busy_poll.h>
45#endif
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
53
54#include "bnxt_hsi.h"
55#include "bnxt.h"
56#include "bnxt_sriov.h"
57#include "bnxt_ethtool.h"
58
59#define BNXT_TX_TIMEOUT (5 * HZ)
60
61static const char version[] =
62 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
63
64MODULE_LICENSE("GPL");
65MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
66MODULE_VERSION(DRV_MODULE_VERSION);
67
68#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
69#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
70#define BNXT_RX_COPY_THRESH 256
71
72#define BNXT_TX_PUSH_THRESH 92
73
74enum board_idx {
75 BCM57302,
76 BCM57304,
77 BCM57404,
78 BCM57406,
79 BCM57304_VF,
80 BCM57404_VF,
81};
82
83/* indexed by enum above */
84static const struct {
85 char *name;
86} board_info[] = {
87 { "Broadcom BCM57302 NetXtreme-C Single-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
88 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
89 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
90 { "Broadcom BCM57406 NetXtreme-E Dual-port 10Gb Ethernet" },
91 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
92 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
93};
94
95static const struct pci_device_id bnxt_pci_tbl[] = {
96 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
97 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
98 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
99 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
100#ifdef CONFIG_BNXT_SRIOV
101 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
102 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
103#endif
104 { 0 }
105};
106
107MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
108
109static const u16 bnxt_vf_req_snif[] = {
110 HWRM_FUNC_CFG,
111 HWRM_PORT_PHY_QCFG,
112 HWRM_CFA_L2_FILTER_ALLOC,
113};
114
115static bool bnxt_vf_pciid(enum board_idx idx)
116{
117 return (idx == BCM57304_VF || idx == BCM57404_VF);
118}
119
120#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
121#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
122#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
123
124#define BNXT_CP_DB_REARM(db, raw_cons) \
125 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
126
127#define BNXT_CP_DB(db, raw_cons) \
128 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
129
130#define BNXT_CP_DB_IRQ_DIS(db) \
131 writel(DB_CP_IRQ_DIS_FLAGS, db)
132
133static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
134{
135 /* Tell compiler to fetch tx indices from memory. */
136 barrier();
137
138 return bp->tx_ring_size -
139 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
140}
141
142static const u16 bnxt_lhint_arr[] = {
143 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
144 TX_BD_FLAGS_LHINT_512_TO_1023,
145 TX_BD_FLAGS_LHINT_1024_TO_2047,
146 TX_BD_FLAGS_LHINT_1024_TO_2047,
147 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
148 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
149 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
150 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
151 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
152 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
153 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
154 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
155 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
156 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
157 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
158 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
159 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
160 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
161 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
162};
163
164static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
165{
166 struct bnxt *bp = netdev_priv(dev);
167 struct tx_bd *txbd;
168 struct tx_bd_ext *txbd1;
169 struct netdev_queue *txq;
170 int i;
171 dma_addr_t mapping;
172 unsigned int length, pad = 0;
173 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
174 u16 prod, last_frag;
175 struct pci_dev *pdev = bp->pdev;
176 struct bnxt_napi *bnapi;
177 struct bnxt_tx_ring_info *txr;
178 struct bnxt_sw_tx_bd *tx_buf;
179
180 i = skb_get_queue_mapping(skb);
181 if (unlikely(i >= bp->tx_nr_rings)) {
182 dev_kfree_skb_any(skb);
183 return NETDEV_TX_OK;
184 }
185
186 bnapi = bp->bnapi[i];
187 txr = &bnapi->tx_ring;
188 txq = netdev_get_tx_queue(dev, i);
189 prod = txr->tx_prod;
190
191 free_size = bnxt_tx_avail(bp, txr);
192 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
193 netif_tx_stop_queue(txq);
194 return NETDEV_TX_BUSY;
195 }
196
197 length = skb->len;
198 len = skb_headlen(skb);
199 last_frag = skb_shinfo(skb)->nr_frags;
200
201 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
202
203 txbd->tx_bd_opaque = prod;
204
205 tx_buf = &txr->tx_buf_ring[prod];
206 tx_buf->skb = skb;
207 tx_buf->nr_frags = last_frag;
208
209 vlan_tag_flags = 0;
210 cfa_action = 0;
211 if (skb_vlan_tag_present(skb)) {
212 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
213 skb_vlan_tag_get(skb);
214 /* Currently supports 8021Q, 8021AD vlan offloads
215 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
216 */
217 if (skb->vlan_proto == htons(ETH_P_8021Q))
218 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
219 }
220
221 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
222 struct tx_push_bd *push = txr->tx_push;
223 struct tx_bd *tx_push = &push->txbd1;
224 struct tx_bd_ext *tx_push1 = &push->txbd2;
225 void *pdata = tx_push1 + 1;
226 int j;
227
228 /* Set COAL_NOW to be ready quickly for the next push */
229 tx_push->tx_bd_len_flags_type =
230 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
231 TX_BD_TYPE_LONG_TX_BD |
232 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
233 TX_BD_FLAGS_COAL_NOW |
234 TX_BD_FLAGS_PACKET_END |
235 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
236
237 if (skb->ip_summed == CHECKSUM_PARTIAL)
238 tx_push1->tx_bd_hsize_lflags =
239 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
240 else
241 tx_push1->tx_bd_hsize_lflags = 0;
242
243 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
244 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
245
246 skb_copy_from_linear_data(skb, pdata, len);
247 pdata += len;
248 for (j = 0; j < last_frag; j++) {
249 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
250 void *fptr;
251
252 fptr = skb_frag_address_safe(frag);
253 if (!fptr)
254 goto normal_tx;
255
256 memcpy(pdata, fptr, skb_frag_size(frag));
257 pdata += skb_frag_size(frag);
258 }
259
260 memcpy(txbd, tx_push, sizeof(*txbd));
261 prod = NEXT_TX(prod);
262 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
263 memcpy(txbd, tx_push1, sizeof(*txbd));
264 prod = NEXT_TX(prod);
265 push->doorbell =
266 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
267 txr->tx_prod = prod;
268
269 netdev_tx_sent_queue(txq, skb->len);
270
271 __iowrite64_copy(txr->tx_doorbell, push,
272 (length + sizeof(*push) + 8) / 8);
273
274 tx_buf->is_push = 1;
275
276 goto tx_done;
277 }
278
279normal_tx:
280 if (length < BNXT_MIN_PKT_SIZE) {
281 pad = BNXT_MIN_PKT_SIZE - length;
282 if (skb_pad(skb, pad)) {
283 /* SKB already freed. */
284 tx_buf->skb = NULL;
285 return NETDEV_TX_OK;
286 }
287 length = BNXT_MIN_PKT_SIZE;
288 }
289
290 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
291
292 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
293 dev_kfree_skb_any(skb);
294 tx_buf->skb = NULL;
295 return NETDEV_TX_OK;
296 }
297
298 dma_unmap_addr_set(tx_buf, mapping, mapping);
299 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
300 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
301
302 txbd->tx_bd_haddr = cpu_to_le64(mapping);
303
304 prod = NEXT_TX(prod);
305 txbd1 = (struct tx_bd_ext *)
306 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
307
308 txbd1->tx_bd_hsize_lflags = 0;
309 if (skb_is_gso(skb)) {
310 u32 hdr_len;
311
312 if (skb->encapsulation)
313 hdr_len = skb_inner_network_offset(skb) +
314 skb_inner_network_header_len(skb) +
315 inner_tcp_hdrlen(skb);
316 else
317 hdr_len = skb_transport_offset(skb) +
318 tcp_hdrlen(skb);
319
320 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
321 TX_BD_FLAGS_T_IPID |
322 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
323 length = skb_shinfo(skb)->gso_size;
324 txbd1->tx_bd_mss = cpu_to_le32(length);
325 length += hdr_len;
326 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
327 txbd1->tx_bd_hsize_lflags =
328 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
329 txbd1->tx_bd_mss = 0;
330 }
331
332 length >>= 9;
333 flags |= bnxt_lhint_arr[length];
334 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
335
336 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
337 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
338 for (i = 0; i < last_frag; i++) {
339 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
340
341 prod = NEXT_TX(prod);
342 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
343
344 len = skb_frag_size(frag);
345 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
346 DMA_TO_DEVICE);
347
348 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
349 goto tx_dma_error;
350
351 tx_buf = &txr->tx_buf_ring[prod];
352 dma_unmap_addr_set(tx_buf, mapping, mapping);
353
354 txbd->tx_bd_haddr = cpu_to_le64(mapping);
355
356 flags = len << TX_BD_LEN_SHIFT;
357 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
358 }
359
360 flags &= ~TX_BD_LEN;
361 txbd->tx_bd_len_flags_type =
362 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
363 TX_BD_FLAGS_PACKET_END);
364
365 netdev_tx_sent_queue(txq, skb->len);
366
367 /* Sync BD data before updating doorbell */
368 wmb();
369
370 prod = NEXT_TX(prod);
371 txr->tx_prod = prod;
372
373 writel(DB_KEY_TX | prod, txr->tx_doorbell);
374 writel(DB_KEY_TX | prod, txr->tx_doorbell);
375
376tx_done:
377
378 mmiowb();
379
380 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
381 netif_tx_stop_queue(txq);
382
383 /* netif_tx_stop_queue() must be done before checking
384 * tx index in bnxt_tx_avail() below, because in
385 * bnxt_tx_int(), we update tx index before checking for
386 * netif_tx_queue_stopped().
387 */
388 smp_mb();
389 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
390 netif_tx_wake_queue(txq);
391 }
392 return NETDEV_TX_OK;
393
394tx_dma_error:
395 last_frag = i;
396
397 /* start back at beginning and unmap skb */
398 prod = txr->tx_prod;
399 tx_buf = &txr->tx_buf_ring[prod];
400 tx_buf->skb = NULL;
401 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
402 skb_headlen(skb), PCI_DMA_TODEVICE);
403 prod = NEXT_TX(prod);
404
405 /* unmap remaining mapped pages */
406 for (i = 0; i < last_frag; i++) {
407 prod = NEXT_TX(prod);
408 tx_buf = &txr->tx_buf_ring[prod];
409 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
410 skb_frag_size(&skb_shinfo(skb)->frags[i]),
411 PCI_DMA_TODEVICE);
412 }
413
414 dev_kfree_skb_any(skb);
415 return NETDEV_TX_OK;
416}
417
418static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
419{
420 struct bnxt_tx_ring_info *txr = &bnapi->tx_ring;
421 int index = bnapi->index;
422 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
423 u16 cons = txr->tx_cons;
424 struct pci_dev *pdev = bp->pdev;
425 int i;
426 unsigned int tx_bytes = 0;
427
428 for (i = 0; i < nr_pkts; i++) {
429 struct bnxt_sw_tx_bd *tx_buf;
430 struct sk_buff *skb;
431 int j, last;
432
433 tx_buf = &txr->tx_buf_ring[cons];
434 cons = NEXT_TX(cons);
435 skb = tx_buf->skb;
436 tx_buf->skb = NULL;
437
438 if (tx_buf->is_push) {
439 tx_buf->is_push = 0;
440 goto next_tx_int;
441 }
442
443 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
444 skb_headlen(skb), PCI_DMA_TODEVICE);
445 last = tx_buf->nr_frags;
446
447 for (j = 0; j < last; j++) {
448 cons = NEXT_TX(cons);
449 tx_buf = &txr->tx_buf_ring[cons];
450 dma_unmap_page(
451 &pdev->dev,
452 dma_unmap_addr(tx_buf, mapping),
453 skb_frag_size(&skb_shinfo(skb)->frags[j]),
454 PCI_DMA_TODEVICE);
455 }
456
457next_tx_int:
458 cons = NEXT_TX(cons);
459
460 tx_bytes += skb->len;
461 dev_kfree_skb_any(skb);
462 }
463
464 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
465 txr->tx_cons = cons;
466
467 /* Need to make the tx_cons update visible to bnxt_start_xmit()
468 * before checking for netif_tx_queue_stopped(). Without the
469 * memory barrier, there is a small possibility that bnxt_start_xmit()
470 * will miss it and cause the queue to be stopped forever.
471 */
472 smp_mb();
473
474 if (unlikely(netif_tx_queue_stopped(txq)) &&
475 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
476 __netif_tx_lock(txq, smp_processor_id());
477 if (netif_tx_queue_stopped(txq) &&
478 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
479 txr->dev_state != BNXT_DEV_STATE_CLOSING)
480 netif_tx_wake_queue(txq);
481 __netif_tx_unlock(txq);
482 }
483}
484
485static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
486 gfp_t gfp)
487{
488 u8 *data;
489 struct pci_dev *pdev = bp->pdev;
490
491 data = kmalloc(bp->rx_buf_size, gfp);
492 if (!data)
493 return NULL;
494
495 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
496 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
497
498 if (dma_mapping_error(&pdev->dev, *mapping)) {
499 kfree(data);
500 data = NULL;
501 }
502 return data;
503}
504
505static inline int bnxt_alloc_rx_data(struct bnxt *bp,
506 struct bnxt_rx_ring_info *rxr,
507 u16 prod, gfp_t gfp)
508{
509 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
510 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
511 u8 *data;
512 dma_addr_t mapping;
513
514 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
515 if (!data)
516 return -ENOMEM;
517
518 rx_buf->data = data;
519 dma_unmap_addr_set(rx_buf, mapping, mapping);
520
521 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
522
523 return 0;
524}
525
526static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
527 u8 *data)
528{
529 u16 prod = rxr->rx_prod;
530 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
531 struct rx_bd *cons_bd, *prod_bd;
532
533 prod_rx_buf = &rxr->rx_buf_ring[prod];
534 cons_rx_buf = &rxr->rx_buf_ring[cons];
535
536 prod_rx_buf->data = data;
537
538 dma_unmap_addr_set(prod_rx_buf, mapping,
539 dma_unmap_addr(cons_rx_buf, mapping));
540
541 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
542 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
543
544 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
545}
546
547static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
548{
549 u16 next, max = rxr->rx_agg_bmap_size;
550
551 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
552 if (next >= max)
553 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
554 return next;
555}
556
557static inline int bnxt_alloc_rx_page(struct bnxt *bp,
558 struct bnxt_rx_ring_info *rxr,
559 u16 prod, gfp_t gfp)
560{
561 struct rx_bd *rxbd =
562 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
563 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
564 struct pci_dev *pdev = bp->pdev;
565 struct page *page;
566 dma_addr_t mapping;
567 u16 sw_prod = rxr->rx_sw_agg_prod;
568
569 page = alloc_page(gfp);
570 if (!page)
571 return -ENOMEM;
572
573 mapping = dma_map_page(&pdev->dev, page, 0, PAGE_SIZE,
574 PCI_DMA_FROMDEVICE);
575 if (dma_mapping_error(&pdev->dev, mapping)) {
576 __free_page(page);
577 return -EIO;
578 }
579
580 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
581 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
582
583 __set_bit(sw_prod, rxr->rx_agg_bmap);
584 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
585 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
586
587 rx_agg_buf->page = page;
588 rx_agg_buf->mapping = mapping;
589 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
590 rxbd->rx_bd_opaque = sw_prod;
591 return 0;
592}
593
594static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
595 u32 agg_bufs)
596{
597 struct bnxt *bp = bnapi->bp;
598 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
599 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
600 u16 prod = rxr->rx_agg_prod;
601 u16 sw_prod = rxr->rx_sw_agg_prod;
602 u32 i;
603
604 for (i = 0; i < agg_bufs; i++) {
605 u16 cons;
606 struct rx_agg_cmp *agg;
607 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
608 struct rx_bd *prod_bd;
609 struct page *page;
610
611 agg = (struct rx_agg_cmp *)
612 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
613 cons = agg->rx_agg_cmp_opaque;
614 __clear_bit(cons, rxr->rx_agg_bmap);
615
616 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
617 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
618
619 __set_bit(sw_prod, rxr->rx_agg_bmap);
620 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
621 cons_rx_buf = &rxr->rx_agg_ring[cons];
622
623 /* It is possible for sw_prod to be equal to cons, so
624 * set cons_rx_buf->page to NULL first.
625 */
626 page = cons_rx_buf->page;
627 cons_rx_buf->page = NULL;
628 prod_rx_buf->page = page;
629
630 prod_rx_buf->mapping = cons_rx_buf->mapping;
631
632 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
633
634 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
635 prod_bd->rx_bd_opaque = sw_prod;
636
637 prod = NEXT_RX_AGG(prod);
638 sw_prod = NEXT_RX_AGG(sw_prod);
639 cp_cons = NEXT_CMP(cp_cons);
640 }
641 rxr->rx_agg_prod = prod;
642 rxr->rx_sw_agg_prod = sw_prod;
643}
644
645static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
646 struct bnxt_rx_ring_info *rxr, u16 cons,
647 u16 prod, u8 *data, dma_addr_t dma_addr,
648 unsigned int len)
649{
650 int err;
651 struct sk_buff *skb;
652
653 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
654 if (unlikely(err)) {
655 bnxt_reuse_rx_data(rxr, cons, data);
656 return NULL;
657 }
658
659 skb = build_skb(data, 0);
660 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
661 PCI_DMA_FROMDEVICE);
662 if (!skb) {
663 kfree(data);
664 return NULL;
665 }
666
667 skb_reserve(skb, BNXT_RX_OFFSET);
668 skb_put(skb, len);
669 return skb;
670}
671
672static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
673 struct sk_buff *skb, u16 cp_cons,
674 u32 agg_bufs)
675{
676 struct pci_dev *pdev = bp->pdev;
677 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
678 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
679 u16 prod = rxr->rx_agg_prod;
680 u32 i;
681
682 for (i = 0; i < agg_bufs; i++) {
683 u16 cons, frag_len;
684 struct rx_agg_cmp *agg;
685 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
686 struct page *page;
687 dma_addr_t mapping;
688
689 agg = (struct rx_agg_cmp *)
690 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
691 cons = agg->rx_agg_cmp_opaque;
692 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
693 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
694
695 cons_rx_buf = &rxr->rx_agg_ring[cons];
696 skb_fill_page_desc(skb, i, cons_rx_buf->page, 0, frag_len);
697 __clear_bit(cons, rxr->rx_agg_bmap);
698
699 /* It is possible for bnxt_alloc_rx_page() to allocate
700 * a sw_prod index that equals the cons index, so we
701 * need to clear the cons entry now.
702 */
703 mapping = dma_unmap_addr(cons_rx_buf, mapping);
704 page = cons_rx_buf->page;
705 cons_rx_buf->page = NULL;
706
707 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
708 struct skb_shared_info *shinfo;
709 unsigned int nr_frags;
710
711 shinfo = skb_shinfo(skb);
712 nr_frags = --shinfo->nr_frags;
713 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
714
715 dev_kfree_skb(skb);
716
717 cons_rx_buf->page = page;
718
719 /* Update prod since possibly some pages have been
720 * allocated already.
721 */
722 rxr->rx_agg_prod = prod;
723 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
724 return NULL;
725 }
726
727 dma_unmap_page(&pdev->dev, mapping, PAGE_SIZE,
728 PCI_DMA_FROMDEVICE);
729
730 skb->data_len += frag_len;
731 skb->len += frag_len;
732 skb->truesize += PAGE_SIZE;
733
734 prod = NEXT_RX_AGG(prod);
735 cp_cons = NEXT_CMP(cp_cons);
736 }
737 rxr->rx_agg_prod = prod;
738 return skb;
739}
740
741static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
742 u8 agg_bufs, u32 *raw_cons)
743{
744 u16 last;
745 struct rx_agg_cmp *agg;
746
747 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
748 last = RING_CMP(*raw_cons);
749 agg = (struct rx_agg_cmp *)
750 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
751 return RX_AGG_CMP_VALID(agg, *raw_cons);
752}
753
754static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
755 unsigned int len,
756 dma_addr_t mapping)
757{
758 struct bnxt *bp = bnapi->bp;
759 struct pci_dev *pdev = bp->pdev;
760 struct sk_buff *skb;
761
762 skb = napi_alloc_skb(&bnapi->napi, len);
763 if (!skb)
764 return NULL;
765
766 dma_sync_single_for_cpu(&pdev->dev, mapping,
767 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
768
769 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
770
771 dma_sync_single_for_device(&pdev->dev, mapping,
772 bp->rx_copy_thresh,
773 PCI_DMA_FROMDEVICE);
774
775 skb_put(skb, len);
776 return skb;
777}
778
779static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
780 struct rx_tpa_start_cmp *tpa_start,
781 struct rx_tpa_start_cmp_ext *tpa_start1)
782{
783 u8 agg_id = TPA_START_AGG_ID(tpa_start);
784 u16 cons, prod;
785 struct bnxt_tpa_info *tpa_info;
786 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
787 struct rx_bd *prod_bd;
788 dma_addr_t mapping;
789
790 cons = tpa_start->rx_tpa_start_cmp_opaque;
791 prod = rxr->rx_prod;
792 cons_rx_buf = &rxr->rx_buf_ring[cons];
793 prod_rx_buf = &rxr->rx_buf_ring[prod];
794 tpa_info = &rxr->rx_tpa[agg_id];
795
796 prod_rx_buf->data = tpa_info->data;
797
798 mapping = tpa_info->mapping;
799 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
800
801 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
802
803 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
804
805 tpa_info->data = cons_rx_buf->data;
806 cons_rx_buf->data = NULL;
807 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
808
809 tpa_info->len =
810 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
811 RX_TPA_START_CMP_LEN_SHIFT;
812 if (likely(TPA_START_HASH_VALID(tpa_start))) {
813 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
814
815 tpa_info->hash_type = PKT_HASH_TYPE_L4;
816 tpa_info->gso_type = SKB_GSO_TCPV4;
817 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
818 if (hash_type == 3)
819 tpa_info->gso_type = SKB_GSO_TCPV6;
820 tpa_info->rss_hash =
821 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
822 } else {
823 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
824 tpa_info->gso_type = 0;
825 if (netif_msg_rx_err(bp))
826 netdev_warn(bp->dev, "TPA packet without valid hash\n");
827 }
828 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
829 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
830
831 rxr->rx_prod = NEXT_RX(prod);
832 cons = NEXT_RX(cons);
833 cons_rx_buf = &rxr->rx_buf_ring[cons];
834
835 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
836 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
837 cons_rx_buf->data = NULL;
838}
839
840static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
841 u16 cp_cons, u32 agg_bufs)
842{
843 if (agg_bufs)
844 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
845}
846
847#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
848#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
849
850static inline struct sk_buff *bnxt_gro_skb(struct bnxt_tpa_info *tpa_info,
851 struct rx_tpa_end_cmp *tpa_end,
852 struct rx_tpa_end_cmp_ext *tpa_end1,
853 struct sk_buff *skb)
854{
Michael Chand1611c32015-10-25 22:27:57 -0400855#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -0400856 struct tcphdr *th;
857 int payload_off, tcp_opt_len = 0;
858 int len, nw_off;
Michael Chan27e24182015-12-27 18:19:23 -0500859 u16 segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400860
Michael Chan27e24182015-12-27 18:19:23 -0500861 segs = TPA_END_TPA_SEGS(tpa_end);
862 if (segs == 1)
863 return skb;
864
865 NAPI_GRO_CB(skb)->count = segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400866 skb_shinfo(skb)->gso_size =
867 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
868 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
869 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
870 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
871 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
872 if (TPA_END_GRO_TS(tpa_end))
873 tcp_opt_len = 12;
874
Michael Chanc0c050c2015-10-22 16:01:17 -0400875 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
876 struct iphdr *iph;
877
878 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
879 ETH_HLEN;
880 skb_set_network_header(skb, nw_off);
881 iph = ip_hdr(skb);
882 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
883 len = skb->len - skb_transport_offset(skb);
884 th = tcp_hdr(skb);
885 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
886 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
887 struct ipv6hdr *iph;
888
889 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
890 ETH_HLEN;
891 skb_set_network_header(skb, nw_off);
892 iph = ipv6_hdr(skb);
893 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
894 len = skb->len - skb_transport_offset(skb);
895 th = tcp_hdr(skb);
896 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
897 } else {
898 dev_kfree_skb_any(skb);
899 return NULL;
900 }
901 tcp_gro_complete(skb);
902
903 if (nw_off) { /* tunnel */
904 struct udphdr *uh = NULL;
905
906 if (skb->protocol == htons(ETH_P_IP)) {
907 struct iphdr *iph = (struct iphdr *)skb->data;
908
909 if (iph->protocol == IPPROTO_UDP)
910 uh = (struct udphdr *)(iph + 1);
911 } else {
912 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
913
914 if (iph->nexthdr == IPPROTO_UDP)
915 uh = (struct udphdr *)(iph + 1);
916 }
917 if (uh) {
918 if (uh->check)
919 skb_shinfo(skb)->gso_type |=
920 SKB_GSO_UDP_TUNNEL_CSUM;
921 else
922 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
923 }
924 }
925#endif
926 return skb;
927}
928
929static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
930 struct bnxt_napi *bnapi,
931 u32 *raw_cons,
932 struct rx_tpa_end_cmp *tpa_end,
933 struct rx_tpa_end_cmp_ext *tpa_end1,
934 bool *agg_event)
935{
936 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
937 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
938 u8 agg_id = TPA_END_AGG_ID(tpa_end);
939 u8 *data, agg_bufs;
940 u16 cp_cons = RING_CMP(*raw_cons);
941 unsigned int len;
942 struct bnxt_tpa_info *tpa_info;
943 dma_addr_t mapping;
944 struct sk_buff *skb;
945
946 tpa_info = &rxr->rx_tpa[agg_id];
947 data = tpa_info->data;
948 prefetch(data);
949 len = tpa_info->len;
950 mapping = tpa_info->mapping;
951
952 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
953 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
954
955 if (agg_bufs) {
956 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
957 return ERR_PTR(-EBUSY);
958
959 *agg_event = true;
960 cp_cons = NEXT_CMP(cp_cons);
961 }
962
963 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
964 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
965 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
966 agg_bufs, (int)MAX_SKB_FRAGS);
967 return NULL;
968 }
969
970 if (len <= bp->rx_copy_thresh) {
971 skb = bnxt_copy_skb(bnapi, data, len, mapping);
972 if (!skb) {
973 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
974 return NULL;
975 }
976 } else {
977 u8 *new_data;
978 dma_addr_t new_mapping;
979
980 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
981 if (!new_data) {
982 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
983 return NULL;
984 }
985
986 tpa_info->data = new_data;
987 tpa_info->mapping = new_mapping;
988
989 skb = build_skb(data, 0);
990 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
991 PCI_DMA_FROMDEVICE);
992
993 if (!skb) {
994 kfree(data);
995 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
996 return NULL;
997 }
998 skb_reserve(skb, BNXT_RX_OFFSET);
999 skb_put(skb, len);
1000 }
1001
1002 if (agg_bufs) {
1003 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1004 if (!skb) {
1005 /* Page reuse already handled by bnxt_rx_pages(). */
1006 return NULL;
1007 }
1008 }
1009 skb->protocol = eth_type_trans(skb, bp->dev);
1010
1011 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1012 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1013
1014 if (tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) {
1015 netdev_features_t features = skb->dev->features;
1016 u16 vlan_proto = tpa_info->metadata >>
1017 RX_CMP_FLAGS2_METADATA_TPID_SFT;
1018
1019 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1020 vlan_proto == ETH_P_8021Q) ||
1021 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1022 vlan_proto == ETH_P_8021AD)) {
1023 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1024 tpa_info->metadata &
1025 RX_CMP_FLAGS2_METADATA_VID_MASK);
1026 }
1027 }
1028
1029 skb_checksum_none_assert(skb);
1030 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1031 skb->ip_summed = CHECKSUM_UNNECESSARY;
1032 skb->csum_level =
1033 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1034 }
1035
1036 if (TPA_END_GRO(tpa_end))
1037 skb = bnxt_gro_skb(tpa_info, tpa_end, tpa_end1, skb);
1038
1039 return skb;
1040}
1041
1042/* returns the following:
1043 * 1 - 1 packet successfully received
1044 * 0 - successful TPA_START, packet not completed yet
1045 * -EBUSY - completion ring does not have all the agg buffers yet
1046 * -ENOMEM - packet aborted due to out of memory
1047 * -EIO - packet aborted due to hw error indicated in BD
1048 */
1049static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1050 bool *agg_event)
1051{
1052 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1053 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
1054 struct net_device *dev = bp->dev;
1055 struct rx_cmp *rxcmp;
1056 struct rx_cmp_ext *rxcmp1;
1057 u32 tmp_raw_cons = *raw_cons;
1058 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1059 struct bnxt_sw_rx_bd *rx_buf;
1060 unsigned int len;
1061 u8 *data, agg_bufs, cmp_type;
1062 dma_addr_t dma_addr;
1063 struct sk_buff *skb;
1064 int rc = 0;
1065
1066 rxcmp = (struct rx_cmp *)
1067 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1068
1069 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1070 cp_cons = RING_CMP(tmp_raw_cons);
1071 rxcmp1 = (struct rx_cmp_ext *)
1072 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1073
1074 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1075 return -EBUSY;
1076
1077 cmp_type = RX_CMP_TYPE(rxcmp);
1078
1079 prod = rxr->rx_prod;
1080
1081 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1082 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1083 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1084
1085 goto next_rx_no_prod;
1086
1087 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1088 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1089 (struct rx_tpa_end_cmp *)rxcmp,
1090 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1091 agg_event);
1092
1093 if (unlikely(IS_ERR(skb)))
1094 return -EBUSY;
1095
1096 rc = -ENOMEM;
1097 if (likely(skb)) {
1098 skb_record_rx_queue(skb, bnapi->index);
1099 skb_mark_napi_id(skb, &bnapi->napi);
1100 if (bnxt_busy_polling(bnapi))
1101 netif_receive_skb(skb);
1102 else
1103 napi_gro_receive(&bnapi->napi, skb);
1104 rc = 1;
1105 }
1106 goto next_rx_no_prod;
1107 }
1108
1109 cons = rxcmp->rx_cmp_opaque;
1110 rx_buf = &rxr->rx_buf_ring[cons];
1111 data = rx_buf->data;
1112 prefetch(data);
1113
1114 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1115 RX_CMP_AGG_BUFS_SHIFT;
1116
1117 if (agg_bufs) {
1118 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1119 return -EBUSY;
1120
1121 cp_cons = NEXT_CMP(cp_cons);
1122 *agg_event = true;
1123 }
1124
1125 rx_buf->data = NULL;
1126 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1127 bnxt_reuse_rx_data(rxr, cons, data);
1128 if (agg_bufs)
1129 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1130
1131 rc = -EIO;
1132 goto next_rx;
1133 }
1134
1135 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1136 dma_addr = dma_unmap_addr(rx_buf, mapping);
1137
1138 if (len <= bp->rx_copy_thresh) {
1139 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1140 bnxt_reuse_rx_data(rxr, cons, data);
1141 if (!skb) {
1142 rc = -ENOMEM;
1143 goto next_rx;
1144 }
1145 } else {
1146 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1147 if (!skb) {
1148 rc = -ENOMEM;
1149 goto next_rx;
1150 }
1151 }
1152
1153 if (agg_bufs) {
1154 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1155 if (!skb) {
1156 rc = -ENOMEM;
1157 goto next_rx;
1158 }
1159 }
1160
1161 if (RX_CMP_HASH_VALID(rxcmp)) {
1162 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1163 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1164
1165 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1166 if (hash_type != 1 && hash_type != 3)
1167 type = PKT_HASH_TYPE_L3;
1168 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1169 }
1170
1171 skb->protocol = eth_type_trans(skb, dev);
1172
1173 if (rxcmp1->rx_cmp_flags2 &
1174 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) {
1175 netdev_features_t features = skb->dev->features;
1176 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
1177 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1178
1179 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1180 vlan_proto == ETH_P_8021Q) ||
1181 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1182 vlan_proto == ETH_P_8021AD))
1183 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1184 meta_data &
1185 RX_CMP_FLAGS2_METADATA_VID_MASK);
1186 }
1187
1188 skb_checksum_none_assert(skb);
1189 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1190 if (dev->features & NETIF_F_RXCSUM) {
1191 skb->ip_summed = CHECKSUM_UNNECESSARY;
1192 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1193 }
1194 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001195 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1196 if (dev->features & NETIF_F_RXCSUM)
1197 cpr->rx_l4_csum_errors++;
1198 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001199 }
1200
1201 skb_record_rx_queue(skb, bnapi->index);
1202 skb_mark_napi_id(skb, &bnapi->napi);
1203 if (bnxt_busy_polling(bnapi))
1204 netif_receive_skb(skb);
1205 else
1206 napi_gro_receive(&bnapi->napi, skb);
1207 rc = 1;
1208
1209next_rx:
1210 rxr->rx_prod = NEXT_RX(prod);
1211
1212next_rx_no_prod:
1213 *raw_cons = tmp_raw_cons;
1214
1215 return rc;
1216}
1217
1218static int bnxt_async_event_process(struct bnxt *bp,
1219 struct hwrm_async_event_cmpl *cmpl)
1220{
1221 u16 event_id = le16_to_cpu(cmpl->event_id);
1222
1223 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1224 switch (event_id) {
1225 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1226 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
1227 schedule_work(&bp->sp_task);
1228 break;
1229 default:
1230 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1231 event_id);
1232 break;
1233 }
1234 return 0;
1235}
1236
1237static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1238{
1239 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1240 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1241 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1242 (struct hwrm_fwd_req_cmpl *)txcmp;
1243
1244 switch (cmpl_type) {
1245 case CMPL_BASE_TYPE_HWRM_DONE:
1246 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1247 if (seq_id == bp->hwrm_intr_seq_id)
1248 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1249 else
1250 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1251 break;
1252
1253 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1254 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1255
1256 if ((vf_id < bp->pf.first_vf_id) ||
1257 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1258 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1259 vf_id);
1260 return -EINVAL;
1261 }
1262
1263 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1264 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1265 schedule_work(&bp->sp_task);
1266 break;
1267
1268 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1269 bnxt_async_event_process(bp,
1270 (struct hwrm_async_event_cmpl *)txcmp);
1271
1272 default:
1273 break;
1274 }
1275
1276 return 0;
1277}
1278
1279static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1280{
1281 struct bnxt_napi *bnapi = dev_instance;
1282 struct bnxt *bp = bnapi->bp;
1283 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1284 u32 cons = RING_CMP(cpr->cp_raw_cons);
1285
1286 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1287 napi_schedule(&bnapi->napi);
1288 return IRQ_HANDLED;
1289}
1290
1291static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1292{
1293 u32 raw_cons = cpr->cp_raw_cons;
1294 u16 cons = RING_CMP(raw_cons);
1295 struct tx_cmp *txcmp;
1296
1297 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1298
1299 return TX_CMP_VALID(txcmp, raw_cons);
1300}
1301
Michael Chanc0c050c2015-10-22 16:01:17 -04001302static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1303{
1304 struct bnxt_napi *bnapi = dev_instance;
1305 struct bnxt *bp = bnapi->bp;
1306 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1307 u32 cons = RING_CMP(cpr->cp_raw_cons);
1308 u32 int_status;
1309
1310 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1311
1312 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001313 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001314 /* return if erroneous interrupt */
1315 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1316 return IRQ_NONE;
1317 }
1318
1319 /* disable ring IRQ */
1320 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1321
1322 /* Return here if interrupt is shared and is disabled. */
1323 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1324 return IRQ_HANDLED;
1325
1326 napi_schedule(&bnapi->napi);
1327 return IRQ_HANDLED;
1328}
1329
1330static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1331{
1332 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1333 u32 raw_cons = cpr->cp_raw_cons;
1334 u32 cons;
1335 int tx_pkts = 0;
1336 int rx_pkts = 0;
1337 bool rx_event = false;
1338 bool agg_event = false;
1339 struct tx_cmp *txcmp;
1340
1341 while (1) {
1342 int rc;
1343
1344 cons = RING_CMP(raw_cons);
1345 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1346
1347 if (!TX_CMP_VALID(txcmp, raw_cons))
1348 break;
1349
1350 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1351 tx_pkts++;
1352 /* return full budget so NAPI will complete. */
1353 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1354 rx_pkts = budget;
1355 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1356 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1357 if (likely(rc >= 0))
1358 rx_pkts += rc;
1359 else if (rc == -EBUSY) /* partial completion */
1360 break;
1361 rx_event = true;
1362 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1363 CMPL_BASE_TYPE_HWRM_DONE) ||
1364 (TX_CMP_TYPE(txcmp) ==
1365 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1366 (TX_CMP_TYPE(txcmp) ==
1367 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1368 bnxt_hwrm_handler(bp, txcmp);
1369 }
1370 raw_cons = NEXT_RAW_CMP(raw_cons);
1371
1372 if (rx_pkts == budget)
1373 break;
1374 }
1375
1376 cpr->cp_raw_cons = raw_cons;
1377 /* ACK completion ring before freeing tx ring and producing new
1378 * buffers in rx/agg rings to prevent overflowing the completion
1379 * ring.
1380 */
1381 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1382
1383 if (tx_pkts)
1384 bnxt_tx_int(bp, bnapi, tx_pkts);
1385
1386 if (rx_event) {
1387 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
1388
1389 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1390 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1391 if (agg_event) {
1392 writel(DB_KEY_RX | rxr->rx_agg_prod,
1393 rxr->rx_agg_doorbell);
1394 writel(DB_KEY_RX | rxr->rx_agg_prod,
1395 rxr->rx_agg_doorbell);
1396 }
1397 }
1398 return rx_pkts;
1399}
1400
1401static int bnxt_poll(struct napi_struct *napi, int budget)
1402{
1403 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1404 struct bnxt *bp = bnapi->bp;
1405 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1406 int work_done = 0;
1407
1408 if (!bnxt_lock_napi(bnapi))
1409 return budget;
1410
1411 while (1) {
1412 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1413
1414 if (work_done >= budget)
1415 break;
1416
1417 if (!bnxt_has_work(bp, cpr)) {
1418 napi_complete(napi);
1419 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1420 break;
1421 }
1422 }
1423 mmiowb();
1424 bnxt_unlock_napi(bnapi);
1425 return work_done;
1426}
1427
1428#ifdef CONFIG_NET_RX_BUSY_POLL
1429static int bnxt_busy_poll(struct napi_struct *napi)
1430{
1431 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1432 struct bnxt *bp = bnapi->bp;
1433 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1434 int rx_work, budget = 4;
1435
1436 if (atomic_read(&bp->intr_sem) != 0)
1437 return LL_FLUSH_FAILED;
1438
1439 if (!bnxt_lock_poll(bnapi))
1440 return LL_FLUSH_BUSY;
1441
1442 rx_work = bnxt_poll_work(bp, bnapi, budget);
1443
1444 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1445
1446 bnxt_unlock_poll(bnapi);
1447 return rx_work;
1448}
1449#endif
1450
1451static void bnxt_free_tx_skbs(struct bnxt *bp)
1452{
1453 int i, max_idx;
1454 struct pci_dev *pdev = bp->pdev;
1455
1456 if (!bp->bnapi)
1457 return;
1458
1459 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1460 for (i = 0; i < bp->tx_nr_rings; i++) {
1461 struct bnxt_napi *bnapi = bp->bnapi[i];
1462 struct bnxt_tx_ring_info *txr;
1463 int j;
1464
1465 if (!bnapi)
1466 continue;
1467
1468 txr = &bnapi->tx_ring;
1469 for (j = 0; j < max_idx;) {
1470 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1471 struct sk_buff *skb = tx_buf->skb;
1472 int k, last;
1473
1474 if (!skb) {
1475 j++;
1476 continue;
1477 }
1478
1479 tx_buf->skb = NULL;
1480
1481 if (tx_buf->is_push) {
1482 dev_kfree_skb(skb);
1483 j += 2;
1484 continue;
1485 }
1486
1487 dma_unmap_single(&pdev->dev,
1488 dma_unmap_addr(tx_buf, mapping),
1489 skb_headlen(skb),
1490 PCI_DMA_TODEVICE);
1491
1492 last = tx_buf->nr_frags;
1493 j += 2;
1494 for (k = 0; k < last; k++, j = NEXT_TX(j)) {
1495 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1496
1497 tx_buf = &txr->tx_buf_ring[j];
1498 dma_unmap_page(
1499 &pdev->dev,
1500 dma_unmap_addr(tx_buf, mapping),
1501 skb_frag_size(frag), PCI_DMA_TODEVICE);
1502 }
1503 dev_kfree_skb(skb);
1504 }
1505 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1506 }
1507}
1508
1509static void bnxt_free_rx_skbs(struct bnxt *bp)
1510{
1511 int i, max_idx, max_agg_idx;
1512 struct pci_dev *pdev = bp->pdev;
1513
1514 if (!bp->bnapi)
1515 return;
1516
1517 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1518 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1519 for (i = 0; i < bp->rx_nr_rings; i++) {
1520 struct bnxt_napi *bnapi = bp->bnapi[i];
1521 struct bnxt_rx_ring_info *rxr;
1522 int j;
1523
1524 if (!bnapi)
1525 continue;
1526
1527 rxr = &bnapi->rx_ring;
1528
1529 if (rxr->rx_tpa) {
1530 for (j = 0; j < MAX_TPA; j++) {
1531 struct bnxt_tpa_info *tpa_info =
1532 &rxr->rx_tpa[j];
1533 u8 *data = tpa_info->data;
1534
1535 if (!data)
1536 continue;
1537
1538 dma_unmap_single(
1539 &pdev->dev,
1540 dma_unmap_addr(tpa_info, mapping),
1541 bp->rx_buf_use_size,
1542 PCI_DMA_FROMDEVICE);
1543
1544 tpa_info->data = NULL;
1545
1546 kfree(data);
1547 }
1548 }
1549
1550 for (j = 0; j < max_idx; j++) {
1551 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1552 u8 *data = rx_buf->data;
1553
1554 if (!data)
1555 continue;
1556
1557 dma_unmap_single(&pdev->dev,
1558 dma_unmap_addr(rx_buf, mapping),
1559 bp->rx_buf_use_size,
1560 PCI_DMA_FROMDEVICE);
1561
1562 rx_buf->data = NULL;
1563
1564 kfree(data);
1565 }
1566
1567 for (j = 0; j < max_agg_idx; j++) {
1568 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1569 &rxr->rx_agg_ring[j];
1570 struct page *page = rx_agg_buf->page;
1571
1572 if (!page)
1573 continue;
1574
1575 dma_unmap_page(&pdev->dev,
1576 dma_unmap_addr(rx_agg_buf, mapping),
1577 PAGE_SIZE, PCI_DMA_FROMDEVICE);
1578
1579 rx_agg_buf->page = NULL;
1580 __clear_bit(j, rxr->rx_agg_bmap);
1581
1582 __free_page(page);
1583 }
1584 }
1585}
1586
1587static void bnxt_free_skbs(struct bnxt *bp)
1588{
1589 bnxt_free_tx_skbs(bp);
1590 bnxt_free_rx_skbs(bp);
1591}
1592
1593static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1594{
1595 struct pci_dev *pdev = bp->pdev;
1596 int i;
1597
1598 for (i = 0; i < ring->nr_pages; i++) {
1599 if (!ring->pg_arr[i])
1600 continue;
1601
1602 dma_free_coherent(&pdev->dev, ring->page_size,
1603 ring->pg_arr[i], ring->dma_arr[i]);
1604
1605 ring->pg_arr[i] = NULL;
1606 }
1607 if (ring->pg_tbl) {
1608 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1609 ring->pg_tbl, ring->pg_tbl_map);
1610 ring->pg_tbl = NULL;
1611 }
1612 if (ring->vmem_size && *ring->vmem) {
1613 vfree(*ring->vmem);
1614 *ring->vmem = NULL;
1615 }
1616}
1617
1618static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1619{
1620 int i;
1621 struct pci_dev *pdev = bp->pdev;
1622
1623 if (ring->nr_pages > 1) {
1624 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1625 ring->nr_pages * 8,
1626 &ring->pg_tbl_map,
1627 GFP_KERNEL);
1628 if (!ring->pg_tbl)
1629 return -ENOMEM;
1630 }
1631
1632 for (i = 0; i < ring->nr_pages; i++) {
1633 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1634 ring->page_size,
1635 &ring->dma_arr[i],
1636 GFP_KERNEL);
1637 if (!ring->pg_arr[i])
1638 return -ENOMEM;
1639
1640 if (ring->nr_pages > 1)
1641 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1642 }
1643
1644 if (ring->vmem_size) {
1645 *ring->vmem = vzalloc(ring->vmem_size);
1646 if (!(*ring->vmem))
1647 return -ENOMEM;
1648 }
1649 return 0;
1650}
1651
1652static void bnxt_free_rx_rings(struct bnxt *bp)
1653{
1654 int i;
1655
1656 if (!bp->bnapi)
1657 return;
1658
1659 for (i = 0; i < bp->rx_nr_rings; i++) {
1660 struct bnxt_napi *bnapi = bp->bnapi[i];
1661 struct bnxt_rx_ring_info *rxr;
1662 struct bnxt_ring_struct *ring;
1663
1664 if (!bnapi)
1665 continue;
1666
1667 rxr = &bnapi->rx_ring;
1668
1669 kfree(rxr->rx_tpa);
1670 rxr->rx_tpa = NULL;
1671
1672 kfree(rxr->rx_agg_bmap);
1673 rxr->rx_agg_bmap = NULL;
1674
1675 ring = &rxr->rx_ring_struct;
1676 bnxt_free_ring(bp, ring);
1677
1678 ring = &rxr->rx_agg_ring_struct;
1679 bnxt_free_ring(bp, ring);
1680 }
1681}
1682
1683static int bnxt_alloc_rx_rings(struct bnxt *bp)
1684{
1685 int i, rc, agg_rings = 0, tpa_rings = 0;
1686
1687 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1688 agg_rings = 1;
1689
1690 if (bp->flags & BNXT_FLAG_TPA)
1691 tpa_rings = 1;
1692
1693 for (i = 0; i < bp->rx_nr_rings; i++) {
1694 struct bnxt_napi *bnapi = bp->bnapi[i];
1695 struct bnxt_rx_ring_info *rxr;
1696 struct bnxt_ring_struct *ring;
1697
1698 if (!bnapi)
1699 continue;
1700
1701 rxr = &bnapi->rx_ring;
1702 ring = &rxr->rx_ring_struct;
1703
1704 rc = bnxt_alloc_ring(bp, ring);
1705 if (rc)
1706 return rc;
1707
1708 if (agg_rings) {
1709 u16 mem_size;
1710
1711 ring = &rxr->rx_agg_ring_struct;
1712 rc = bnxt_alloc_ring(bp, ring);
1713 if (rc)
1714 return rc;
1715
1716 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1717 mem_size = rxr->rx_agg_bmap_size / 8;
1718 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1719 if (!rxr->rx_agg_bmap)
1720 return -ENOMEM;
1721
1722 if (tpa_rings) {
1723 rxr->rx_tpa = kcalloc(MAX_TPA,
1724 sizeof(struct bnxt_tpa_info),
1725 GFP_KERNEL);
1726 if (!rxr->rx_tpa)
1727 return -ENOMEM;
1728 }
1729 }
1730 }
1731 return 0;
1732}
1733
1734static void bnxt_free_tx_rings(struct bnxt *bp)
1735{
1736 int i;
1737 struct pci_dev *pdev = bp->pdev;
1738
1739 if (!bp->bnapi)
1740 return;
1741
1742 for (i = 0; i < bp->tx_nr_rings; i++) {
1743 struct bnxt_napi *bnapi = bp->bnapi[i];
1744 struct bnxt_tx_ring_info *txr;
1745 struct bnxt_ring_struct *ring;
1746
1747 if (!bnapi)
1748 continue;
1749
1750 txr = &bnapi->tx_ring;
1751
1752 if (txr->tx_push) {
1753 dma_free_coherent(&pdev->dev, bp->tx_push_size,
1754 txr->tx_push, txr->tx_push_mapping);
1755 txr->tx_push = NULL;
1756 }
1757
1758 ring = &txr->tx_ring_struct;
1759
1760 bnxt_free_ring(bp, ring);
1761 }
1762}
1763
1764static int bnxt_alloc_tx_rings(struct bnxt *bp)
1765{
1766 int i, j, rc;
1767 struct pci_dev *pdev = bp->pdev;
1768
1769 bp->tx_push_size = 0;
1770 if (bp->tx_push_thresh) {
1771 int push_size;
1772
1773 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
1774 bp->tx_push_thresh);
1775
1776 if (push_size > 128) {
1777 push_size = 0;
1778 bp->tx_push_thresh = 0;
1779 }
1780
1781 bp->tx_push_size = push_size;
1782 }
1783
1784 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
1785 struct bnxt_napi *bnapi = bp->bnapi[i];
1786 struct bnxt_tx_ring_info *txr;
1787 struct bnxt_ring_struct *ring;
1788
1789 if (!bnapi)
1790 continue;
1791
1792 txr = &bnapi->tx_ring;
1793 ring = &txr->tx_ring_struct;
1794
1795 rc = bnxt_alloc_ring(bp, ring);
1796 if (rc)
1797 return rc;
1798
1799 if (bp->tx_push_size) {
1800 struct tx_bd *txbd;
1801 dma_addr_t mapping;
1802
1803 /* One pre-allocated DMA buffer to backup
1804 * TX push operation
1805 */
1806 txr->tx_push = dma_alloc_coherent(&pdev->dev,
1807 bp->tx_push_size,
1808 &txr->tx_push_mapping,
1809 GFP_KERNEL);
1810
1811 if (!txr->tx_push)
1812 return -ENOMEM;
1813
1814 txbd = &txr->tx_push->txbd1;
1815
1816 mapping = txr->tx_push_mapping +
1817 sizeof(struct tx_push_bd);
1818 txbd->tx_bd_haddr = cpu_to_le64(mapping);
1819
1820 memset(txbd + 1, 0, sizeof(struct tx_bd_ext));
1821 }
1822 ring->queue_id = bp->q_info[j].queue_id;
1823 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
1824 j++;
1825 }
1826 return 0;
1827}
1828
1829static void bnxt_free_cp_rings(struct bnxt *bp)
1830{
1831 int i;
1832
1833 if (!bp->bnapi)
1834 return;
1835
1836 for (i = 0; i < bp->cp_nr_rings; i++) {
1837 struct bnxt_napi *bnapi = bp->bnapi[i];
1838 struct bnxt_cp_ring_info *cpr;
1839 struct bnxt_ring_struct *ring;
1840
1841 if (!bnapi)
1842 continue;
1843
1844 cpr = &bnapi->cp_ring;
1845 ring = &cpr->cp_ring_struct;
1846
1847 bnxt_free_ring(bp, ring);
1848 }
1849}
1850
1851static int bnxt_alloc_cp_rings(struct bnxt *bp)
1852{
1853 int i, rc;
1854
1855 for (i = 0; i < bp->cp_nr_rings; i++) {
1856 struct bnxt_napi *bnapi = bp->bnapi[i];
1857 struct bnxt_cp_ring_info *cpr;
1858 struct bnxt_ring_struct *ring;
1859
1860 if (!bnapi)
1861 continue;
1862
1863 cpr = &bnapi->cp_ring;
1864 ring = &cpr->cp_ring_struct;
1865
1866 rc = bnxt_alloc_ring(bp, ring);
1867 if (rc)
1868 return rc;
1869 }
1870 return 0;
1871}
1872
1873static void bnxt_init_ring_struct(struct bnxt *bp)
1874{
1875 int i;
1876
1877 for (i = 0; i < bp->cp_nr_rings; i++) {
1878 struct bnxt_napi *bnapi = bp->bnapi[i];
1879 struct bnxt_cp_ring_info *cpr;
1880 struct bnxt_rx_ring_info *rxr;
1881 struct bnxt_tx_ring_info *txr;
1882 struct bnxt_ring_struct *ring;
1883
1884 if (!bnapi)
1885 continue;
1886
1887 cpr = &bnapi->cp_ring;
1888 ring = &cpr->cp_ring_struct;
1889 ring->nr_pages = bp->cp_nr_pages;
1890 ring->page_size = HW_CMPD_RING_SIZE;
1891 ring->pg_arr = (void **)cpr->cp_desc_ring;
1892 ring->dma_arr = cpr->cp_desc_mapping;
1893 ring->vmem_size = 0;
1894
1895 rxr = &bnapi->rx_ring;
1896 ring = &rxr->rx_ring_struct;
1897 ring->nr_pages = bp->rx_nr_pages;
1898 ring->page_size = HW_RXBD_RING_SIZE;
1899 ring->pg_arr = (void **)rxr->rx_desc_ring;
1900 ring->dma_arr = rxr->rx_desc_mapping;
1901 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
1902 ring->vmem = (void **)&rxr->rx_buf_ring;
1903
1904 ring = &rxr->rx_agg_ring_struct;
1905 ring->nr_pages = bp->rx_agg_nr_pages;
1906 ring->page_size = HW_RXBD_RING_SIZE;
1907 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
1908 ring->dma_arr = rxr->rx_agg_desc_mapping;
1909 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
1910 ring->vmem = (void **)&rxr->rx_agg_ring;
1911
1912 txr = &bnapi->tx_ring;
1913 ring = &txr->tx_ring_struct;
1914 ring->nr_pages = bp->tx_nr_pages;
1915 ring->page_size = HW_RXBD_RING_SIZE;
1916 ring->pg_arr = (void **)txr->tx_desc_ring;
1917 ring->dma_arr = txr->tx_desc_mapping;
1918 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
1919 ring->vmem = (void **)&txr->tx_buf_ring;
1920 }
1921}
1922
1923static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
1924{
1925 int i;
1926 u32 prod;
1927 struct rx_bd **rx_buf_ring;
1928
1929 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
1930 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
1931 int j;
1932 struct rx_bd *rxbd;
1933
1934 rxbd = rx_buf_ring[i];
1935 if (!rxbd)
1936 continue;
1937
1938 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
1939 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
1940 rxbd->rx_bd_opaque = prod;
1941 }
1942 }
1943}
1944
1945static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
1946{
1947 struct net_device *dev = bp->dev;
1948 struct bnxt_napi *bnapi = bp->bnapi[ring_nr];
1949 struct bnxt_rx_ring_info *rxr;
1950 struct bnxt_ring_struct *ring;
1951 u32 prod, type;
1952 int i;
1953
1954 if (!bnapi)
1955 return -EINVAL;
1956
1957 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
1958 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
1959
1960 if (NET_IP_ALIGN == 2)
1961 type |= RX_BD_FLAGS_SOP;
1962
1963 rxr = &bnapi->rx_ring;
1964 ring = &rxr->rx_ring_struct;
1965 bnxt_init_rxbd_pages(ring, type);
1966
1967 prod = rxr->rx_prod;
1968 for (i = 0; i < bp->rx_ring_size; i++) {
1969 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
1970 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
1971 ring_nr, i, bp->rx_ring_size);
1972 break;
1973 }
1974 prod = NEXT_RX(prod);
1975 }
1976 rxr->rx_prod = prod;
1977 ring->fw_ring_id = INVALID_HW_RING_ID;
1978
Michael Chanedd0c2c2015-12-27 18:19:19 -05001979 ring = &rxr->rx_agg_ring_struct;
1980 ring->fw_ring_id = INVALID_HW_RING_ID;
1981
Michael Chanc0c050c2015-10-22 16:01:17 -04001982 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
1983 return 0;
1984
Michael Chanc0c050c2015-10-22 16:01:17 -04001985 type = ((u32)PAGE_SIZE << RX_BD_LEN_SHIFT) |
1986 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
1987
1988 bnxt_init_rxbd_pages(ring, type);
1989
1990 prod = rxr->rx_agg_prod;
1991 for (i = 0; i < bp->rx_agg_ring_size; i++) {
1992 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
1993 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
1994 ring_nr, i, bp->rx_ring_size);
1995 break;
1996 }
1997 prod = NEXT_RX_AGG(prod);
1998 }
1999 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002000
2001 if (bp->flags & BNXT_FLAG_TPA) {
2002 if (rxr->rx_tpa) {
2003 u8 *data;
2004 dma_addr_t mapping;
2005
2006 for (i = 0; i < MAX_TPA; i++) {
2007 data = __bnxt_alloc_rx_data(bp, &mapping,
2008 GFP_KERNEL);
2009 if (!data)
2010 return -ENOMEM;
2011
2012 rxr->rx_tpa[i].data = data;
2013 rxr->rx_tpa[i].mapping = mapping;
2014 }
2015 } else {
2016 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2017 return -ENOMEM;
2018 }
2019 }
2020
2021 return 0;
2022}
2023
2024static int bnxt_init_rx_rings(struct bnxt *bp)
2025{
2026 int i, rc = 0;
2027
2028 for (i = 0; i < bp->rx_nr_rings; i++) {
2029 rc = bnxt_init_one_rx_ring(bp, i);
2030 if (rc)
2031 break;
2032 }
2033
2034 return rc;
2035}
2036
2037static int bnxt_init_tx_rings(struct bnxt *bp)
2038{
2039 u16 i;
2040
2041 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2042 MAX_SKB_FRAGS + 1);
2043
2044 for (i = 0; i < bp->tx_nr_rings; i++) {
2045 struct bnxt_napi *bnapi = bp->bnapi[i];
2046 struct bnxt_tx_ring_info *txr = &bnapi->tx_ring;
2047 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2048
2049 ring->fw_ring_id = INVALID_HW_RING_ID;
2050 }
2051
2052 return 0;
2053}
2054
2055static void bnxt_free_ring_grps(struct bnxt *bp)
2056{
2057 kfree(bp->grp_info);
2058 bp->grp_info = NULL;
2059}
2060
2061static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2062{
2063 int i;
2064
2065 if (irq_re_init) {
2066 bp->grp_info = kcalloc(bp->cp_nr_rings,
2067 sizeof(struct bnxt_ring_grp_info),
2068 GFP_KERNEL);
2069 if (!bp->grp_info)
2070 return -ENOMEM;
2071 }
2072 for (i = 0; i < bp->cp_nr_rings; i++) {
2073 if (irq_re_init)
2074 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2075 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2076 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2077 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2078 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2079 }
2080 return 0;
2081}
2082
2083static void bnxt_free_vnics(struct bnxt *bp)
2084{
2085 kfree(bp->vnic_info);
2086 bp->vnic_info = NULL;
2087 bp->nr_vnics = 0;
2088}
2089
2090static int bnxt_alloc_vnics(struct bnxt *bp)
2091{
2092 int num_vnics = 1;
2093
2094#ifdef CONFIG_RFS_ACCEL
2095 if (bp->flags & BNXT_FLAG_RFS)
2096 num_vnics += bp->rx_nr_rings;
2097#endif
2098
2099 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2100 GFP_KERNEL);
2101 if (!bp->vnic_info)
2102 return -ENOMEM;
2103
2104 bp->nr_vnics = num_vnics;
2105 return 0;
2106}
2107
2108static void bnxt_init_vnics(struct bnxt *bp)
2109{
2110 int i;
2111
2112 for (i = 0; i < bp->nr_vnics; i++) {
2113 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2114
2115 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2116 vnic->fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
2117 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2118
2119 if (bp->vnic_info[i].rss_hash_key) {
2120 if (i == 0)
2121 prandom_bytes(vnic->rss_hash_key,
2122 HW_HASH_KEY_SIZE);
2123 else
2124 memcpy(vnic->rss_hash_key,
2125 bp->vnic_info[0].rss_hash_key,
2126 HW_HASH_KEY_SIZE);
2127 }
2128 }
2129}
2130
2131static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2132{
2133 int pages;
2134
2135 pages = ring_size / desc_per_pg;
2136
2137 if (!pages)
2138 return 1;
2139
2140 pages++;
2141
2142 while (pages & (pages - 1))
2143 pages++;
2144
2145 return pages;
2146}
2147
2148static void bnxt_set_tpa_flags(struct bnxt *bp)
2149{
2150 bp->flags &= ~BNXT_FLAG_TPA;
2151 if (bp->dev->features & NETIF_F_LRO)
2152 bp->flags |= BNXT_FLAG_LRO;
2153 if ((bp->dev->features & NETIF_F_GRO) && (bp->pdev->revision > 0))
2154 bp->flags |= BNXT_FLAG_GRO;
2155}
2156
2157/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2158 * be set on entry.
2159 */
2160void bnxt_set_ring_params(struct bnxt *bp)
2161{
2162 u32 ring_size, rx_size, rx_space;
2163 u32 agg_factor = 0, agg_ring_size = 0;
2164
2165 /* 8 for CRC and VLAN */
2166 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2167
2168 rx_space = rx_size + NET_SKB_PAD +
2169 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2170
2171 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2172 ring_size = bp->rx_ring_size;
2173 bp->rx_agg_ring_size = 0;
2174 bp->rx_agg_nr_pages = 0;
2175
2176 if (bp->flags & BNXT_FLAG_TPA)
2177 agg_factor = 4;
2178
2179 bp->flags &= ~BNXT_FLAG_JUMBO;
2180 if (rx_space > PAGE_SIZE) {
2181 u32 jumbo_factor;
2182
2183 bp->flags |= BNXT_FLAG_JUMBO;
2184 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2185 if (jumbo_factor > agg_factor)
2186 agg_factor = jumbo_factor;
2187 }
2188 agg_ring_size = ring_size * agg_factor;
2189
2190 if (agg_ring_size) {
2191 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2192 RX_DESC_CNT);
2193 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2194 u32 tmp = agg_ring_size;
2195
2196 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2197 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2198 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2199 tmp, agg_ring_size);
2200 }
2201 bp->rx_agg_ring_size = agg_ring_size;
2202 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2203 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2204 rx_space = rx_size + NET_SKB_PAD +
2205 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2206 }
2207
2208 bp->rx_buf_use_size = rx_size;
2209 bp->rx_buf_size = rx_space;
2210
2211 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2212 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2213
2214 ring_size = bp->tx_ring_size;
2215 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2216 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2217
2218 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2219 bp->cp_ring_size = ring_size;
2220
2221 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2222 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2223 bp->cp_nr_pages = MAX_CP_PAGES;
2224 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2225 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2226 ring_size, bp->cp_ring_size);
2227 }
2228 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2229 bp->cp_ring_mask = bp->cp_bit - 1;
2230}
2231
2232static void bnxt_free_vnic_attributes(struct bnxt *bp)
2233{
2234 int i;
2235 struct bnxt_vnic_info *vnic;
2236 struct pci_dev *pdev = bp->pdev;
2237
2238 if (!bp->vnic_info)
2239 return;
2240
2241 for (i = 0; i < bp->nr_vnics; i++) {
2242 vnic = &bp->vnic_info[i];
2243
2244 kfree(vnic->fw_grp_ids);
2245 vnic->fw_grp_ids = NULL;
2246
2247 kfree(vnic->uc_list);
2248 vnic->uc_list = NULL;
2249
2250 if (vnic->mc_list) {
2251 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2252 vnic->mc_list, vnic->mc_list_mapping);
2253 vnic->mc_list = NULL;
2254 }
2255
2256 if (vnic->rss_table) {
2257 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2258 vnic->rss_table,
2259 vnic->rss_table_dma_addr);
2260 vnic->rss_table = NULL;
2261 }
2262
2263 vnic->rss_hash_key = NULL;
2264 vnic->flags = 0;
2265 }
2266}
2267
2268static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2269{
2270 int i, rc = 0, size;
2271 struct bnxt_vnic_info *vnic;
2272 struct pci_dev *pdev = bp->pdev;
2273 int max_rings;
2274
2275 for (i = 0; i < bp->nr_vnics; i++) {
2276 vnic = &bp->vnic_info[i];
2277
2278 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2279 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2280
2281 if (mem_size > 0) {
2282 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2283 if (!vnic->uc_list) {
2284 rc = -ENOMEM;
2285 goto out;
2286 }
2287 }
2288 }
2289
2290 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2291 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2292 vnic->mc_list =
2293 dma_alloc_coherent(&pdev->dev,
2294 vnic->mc_list_size,
2295 &vnic->mc_list_mapping,
2296 GFP_KERNEL);
2297 if (!vnic->mc_list) {
2298 rc = -ENOMEM;
2299 goto out;
2300 }
2301 }
2302
2303 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2304 max_rings = bp->rx_nr_rings;
2305 else
2306 max_rings = 1;
2307
2308 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2309 if (!vnic->fw_grp_ids) {
2310 rc = -ENOMEM;
2311 goto out;
2312 }
2313
2314 /* Allocate rss table and hash key */
2315 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2316 &vnic->rss_table_dma_addr,
2317 GFP_KERNEL);
2318 if (!vnic->rss_table) {
2319 rc = -ENOMEM;
2320 goto out;
2321 }
2322
2323 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2324
2325 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2326 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2327 }
2328 return 0;
2329
2330out:
2331 return rc;
2332}
2333
2334static void bnxt_free_hwrm_resources(struct bnxt *bp)
2335{
2336 struct pci_dev *pdev = bp->pdev;
2337
2338 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2339 bp->hwrm_cmd_resp_dma_addr);
2340
2341 bp->hwrm_cmd_resp_addr = NULL;
2342 if (bp->hwrm_dbg_resp_addr) {
2343 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2344 bp->hwrm_dbg_resp_addr,
2345 bp->hwrm_dbg_resp_dma_addr);
2346
2347 bp->hwrm_dbg_resp_addr = NULL;
2348 }
2349}
2350
2351static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2352{
2353 struct pci_dev *pdev = bp->pdev;
2354
2355 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2356 &bp->hwrm_cmd_resp_dma_addr,
2357 GFP_KERNEL);
2358 if (!bp->hwrm_cmd_resp_addr)
2359 return -ENOMEM;
2360 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2361 HWRM_DBG_REG_BUF_SIZE,
2362 &bp->hwrm_dbg_resp_dma_addr,
2363 GFP_KERNEL);
2364 if (!bp->hwrm_dbg_resp_addr)
2365 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2366
2367 return 0;
2368}
2369
2370static void bnxt_free_stats(struct bnxt *bp)
2371{
2372 u32 size, i;
2373 struct pci_dev *pdev = bp->pdev;
2374
2375 if (!bp->bnapi)
2376 return;
2377
2378 size = sizeof(struct ctx_hw_stats);
2379
2380 for (i = 0; i < bp->cp_nr_rings; i++) {
2381 struct bnxt_napi *bnapi = bp->bnapi[i];
2382 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2383
2384 if (cpr->hw_stats) {
2385 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2386 cpr->hw_stats_map);
2387 cpr->hw_stats = NULL;
2388 }
2389 }
2390}
2391
2392static int bnxt_alloc_stats(struct bnxt *bp)
2393{
2394 u32 size, i;
2395 struct pci_dev *pdev = bp->pdev;
2396
2397 size = sizeof(struct ctx_hw_stats);
2398
2399 for (i = 0; i < bp->cp_nr_rings; i++) {
2400 struct bnxt_napi *bnapi = bp->bnapi[i];
2401 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2402
2403 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2404 &cpr->hw_stats_map,
2405 GFP_KERNEL);
2406 if (!cpr->hw_stats)
2407 return -ENOMEM;
2408
2409 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2410 }
2411 return 0;
2412}
2413
2414static void bnxt_clear_ring_indices(struct bnxt *bp)
2415{
2416 int i;
2417
2418 if (!bp->bnapi)
2419 return;
2420
2421 for (i = 0; i < bp->cp_nr_rings; i++) {
2422 struct bnxt_napi *bnapi = bp->bnapi[i];
2423 struct bnxt_cp_ring_info *cpr;
2424 struct bnxt_rx_ring_info *rxr;
2425 struct bnxt_tx_ring_info *txr;
2426
2427 if (!bnapi)
2428 continue;
2429
2430 cpr = &bnapi->cp_ring;
2431 cpr->cp_raw_cons = 0;
2432
2433 txr = &bnapi->tx_ring;
2434 txr->tx_prod = 0;
2435 txr->tx_cons = 0;
2436
2437 rxr = &bnapi->rx_ring;
2438 rxr->rx_prod = 0;
2439 rxr->rx_agg_prod = 0;
2440 rxr->rx_sw_agg_prod = 0;
2441 }
2442}
2443
2444static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2445{
2446#ifdef CONFIG_RFS_ACCEL
2447 int i;
2448
2449 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2450 * safe to delete the hash table.
2451 */
2452 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2453 struct hlist_head *head;
2454 struct hlist_node *tmp;
2455 struct bnxt_ntuple_filter *fltr;
2456
2457 head = &bp->ntp_fltr_hash_tbl[i];
2458 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2459 hlist_del(&fltr->hash);
2460 kfree(fltr);
2461 }
2462 }
2463 if (irq_reinit) {
2464 kfree(bp->ntp_fltr_bmap);
2465 bp->ntp_fltr_bmap = NULL;
2466 }
2467 bp->ntp_fltr_count = 0;
2468#endif
2469}
2470
2471static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2472{
2473#ifdef CONFIG_RFS_ACCEL
2474 int i, rc = 0;
2475
2476 if (!(bp->flags & BNXT_FLAG_RFS))
2477 return 0;
2478
2479 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2480 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2481
2482 bp->ntp_fltr_count = 0;
2483 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2484 GFP_KERNEL);
2485
2486 if (!bp->ntp_fltr_bmap)
2487 rc = -ENOMEM;
2488
2489 return rc;
2490#else
2491 return 0;
2492#endif
2493}
2494
2495static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2496{
2497 bnxt_free_vnic_attributes(bp);
2498 bnxt_free_tx_rings(bp);
2499 bnxt_free_rx_rings(bp);
2500 bnxt_free_cp_rings(bp);
2501 bnxt_free_ntp_fltrs(bp, irq_re_init);
2502 if (irq_re_init) {
2503 bnxt_free_stats(bp);
2504 bnxt_free_ring_grps(bp);
2505 bnxt_free_vnics(bp);
2506 kfree(bp->bnapi);
2507 bp->bnapi = NULL;
2508 } else {
2509 bnxt_clear_ring_indices(bp);
2510 }
2511}
2512
2513static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2514{
2515 int i, rc, size, arr_size;
2516 void *bnapi;
2517
2518 if (irq_re_init) {
2519 /* Allocate bnapi mem pointer array and mem block for
2520 * all queues
2521 */
2522 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2523 bp->cp_nr_rings);
2524 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2525 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2526 if (!bnapi)
2527 return -ENOMEM;
2528
2529 bp->bnapi = bnapi;
2530 bnapi += arr_size;
2531 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2532 bp->bnapi[i] = bnapi;
2533 bp->bnapi[i]->index = i;
2534 bp->bnapi[i]->bp = bp;
2535 }
2536
2537 rc = bnxt_alloc_stats(bp);
2538 if (rc)
2539 goto alloc_mem_err;
2540
2541 rc = bnxt_alloc_ntp_fltrs(bp);
2542 if (rc)
2543 goto alloc_mem_err;
2544
2545 rc = bnxt_alloc_vnics(bp);
2546 if (rc)
2547 goto alloc_mem_err;
2548 }
2549
2550 bnxt_init_ring_struct(bp);
2551
2552 rc = bnxt_alloc_rx_rings(bp);
2553 if (rc)
2554 goto alloc_mem_err;
2555
2556 rc = bnxt_alloc_tx_rings(bp);
2557 if (rc)
2558 goto alloc_mem_err;
2559
2560 rc = bnxt_alloc_cp_rings(bp);
2561 if (rc)
2562 goto alloc_mem_err;
2563
2564 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2565 BNXT_VNIC_UCAST_FLAG;
2566 rc = bnxt_alloc_vnic_attributes(bp);
2567 if (rc)
2568 goto alloc_mem_err;
2569 return 0;
2570
2571alloc_mem_err:
2572 bnxt_free_mem(bp, true);
2573 return rc;
2574}
2575
2576void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2577 u16 cmpl_ring, u16 target_id)
2578{
2579 struct hwrm_cmd_req_hdr *req = request;
2580
2581 req->cmpl_ring_req_type =
2582 cpu_to_le32(req_type | (cmpl_ring << HWRM_CMPL_RING_SFT));
2583 req->target_id_seq_id = cpu_to_le32(target_id << HWRM_TARGET_FID_SFT);
2584 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2585}
2586
2587int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2588{
2589 int i, intr_process, rc;
2590 struct hwrm_cmd_req_hdr *req = msg;
2591 u32 *data = msg;
2592 __le32 *resp_len, *valid;
2593 u16 cp_ring_id, len = 0;
2594 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2595
2596 req->target_id_seq_id |= cpu_to_le32(bp->hwrm_cmd_seq++);
2597 memset(resp, 0, PAGE_SIZE);
2598 cp_ring_id = (le32_to_cpu(req->cmpl_ring_req_type) &
2599 HWRM_CMPL_RING_MASK) >>
2600 HWRM_CMPL_RING_SFT;
2601 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2602
2603 /* Write request msg to hwrm channel */
2604 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2605
2606 /* currently supports only one outstanding message */
2607 if (intr_process)
2608 bp->hwrm_intr_seq_id = le32_to_cpu(req->target_id_seq_id) &
2609 HWRM_SEQ_ID_MASK;
2610
2611 /* Ring channel doorbell */
2612 writel(1, bp->bar0 + 0x100);
2613
2614 i = 0;
2615 if (intr_process) {
2616 /* Wait until hwrm response cmpl interrupt is processed */
2617 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
2618 i++ < timeout) {
2619 usleep_range(600, 800);
2620 }
2621
2622 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2623 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
2624 req->cmpl_ring_req_type);
2625 return -1;
2626 }
2627 } else {
2628 /* Check if response len is updated */
2629 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
2630 for (i = 0; i < timeout; i++) {
2631 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2632 HWRM_RESP_LEN_SFT;
2633 if (len)
2634 break;
2635 usleep_range(600, 800);
2636 }
2637
2638 if (i >= timeout) {
2639 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
2640 timeout, req->cmpl_ring_req_type,
2641 req->target_id_seq_id, *resp_len);
2642 return -1;
2643 }
2644
2645 /* Last word of resp contains valid bit */
2646 valid = bp->hwrm_cmd_resp_addr + len - 4;
2647 for (i = 0; i < timeout; i++) {
2648 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2649 break;
2650 usleep_range(600, 800);
2651 }
2652
2653 if (i >= timeout) {
2654 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
2655 timeout, req->cmpl_ring_req_type,
2656 req->target_id_seq_id, len, *valid);
2657 return -1;
2658 }
2659 }
2660
2661 rc = le16_to_cpu(resp->error_code);
2662 if (rc) {
2663 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2664 le16_to_cpu(resp->req_type),
2665 le16_to_cpu(resp->seq_id), rc);
2666 return rc;
2667 }
2668 return 0;
2669}
2670
2671int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2672{
2673 int rc;
2674
2675 mutex_lock(&bp->hwrm_cmd_lock);
2676 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2677 mutex_unlock(&bp->hwrm_cmd_lock);
2678 return rc;
2679}
2680
2681static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
2682{
2683 struct hwrm_func_drv_rgtr_input req = {0};
2684 int i;
2685
2686 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
2687
2688 req.enables =
2689 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
2690 FUNC_DRV_RGTR_REQ_ENABLES_VER |
2691 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
2692
2693 /* TODO: current async event fwd bits are not defined and the firmware
2694 * only checks if it is non-zero to enable async event forwarding
2695 */
2696 req.async_event_fwd[0] |= cpu_to_le32(1);
2697 req.os_type = cpu_to_le16(1);
2698 req.ver_maj = DRV_VER_MAJ;
2699 req.ver_min = DRV_VER_MIN;
2700 req.ver_upd = DRV_VER_UPD;
2701
2702 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05002703 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04002704 u32 *data = (u32 *)vf_req_snif_bmap;
2705
Michael Chande68f5de2015-12-09 19:35:41 -05002706 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04002707 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
2708 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
2709
Michael Chande68f5de2015-12-09 19:35:41 -05002710 for (i = 0; i < 8; i++)
2711 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
2712
Michael Chanc0c050c2015-10-22 16:01:17 -04002713 req.enables |=
2714 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
2715 }
2716
2717 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2718}
2719
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05002720static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
2721{
2722 struct hwrm_func_drv_unrgtr_input req = {0};
2723
2724 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
2725 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2726}
2727
Michael Chanc0c050c2015-10-22 16:01:17 -04002728static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
2729{
2730 u32 rc = 0;
2731 struct hwrm_tunnel_dst_port_free_input req = {0};
2732
2733 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
2734 req.tunnel_type = tunnel_type;
2735
2736 switch (tunnel_type) {
2737 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
2738 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
2739 break;
2740 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
2741 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
2742 break;
2743 default:
2744 break;
2745 }
2746
2747 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2748 if (rc)
2749 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
2750 rc);
2751 return rc;
2752}
2753
2754static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
2755 u8 tunnel_type)
2756{
2757 u32 rc = 0;
2758 struct hwrm_tunnel_dst_port_alloc_input req = {0};
2759 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2760
2761 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
2762
2763 req.tunnel_type = tunnel_type;
2764 req.tunnel_dst_port_val = port;
2765
2766 mutex_lock(&bp->hwrm_cmd_lock);
2767 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2768 if (rc) {
2769 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
2770 rc);
2771 goto err_out;
2772 }
2773
2774 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
2775 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
2776
2777 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
2778 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
2779err_out:
2780 mutex_unlock(&bp->hwrm_cmd_lock);
2781 return rc;
2782}
2783
2784static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
2785{
2786 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
2787 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2788
2789 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05002790 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002791
2792 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
2793 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
2794 req.mask = cpu_to_le32(vnic->rx_mask);
2795 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2796}
2797
2798#ifdef CONFIG_RFS_ACCEL
2799static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
2800 struct bnxt_ntuple_filter *fltr)
2801{
2802 struct hwrm_cfa_ntuple_filter_free_input req = {0};
2803
2804 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
2805 req.ntuple_filter_id = fltr->filter_id;
2806 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2807}
2808
2809#define BNXT_NTP_FLTR_FLAGS \
2810 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
2811 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
2812 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
2813 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
2814 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
2815 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
2816 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
2817 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
2818 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
2819 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
2820 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
2821 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
2822 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05002823 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04002824
2825static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
2826 struct bnxt_ntuple_filter *fltr)
2827{
2828 int rc = 0;
2829 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
2830 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
2831 bp->hwrm_cmd_resp_addr;
2832 struct flow_keys *keys = &fltr->fkeys;
2833 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
2834
2835 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
2836 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
2837
2838 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
2839
2840 req.ethertype = htons(ETH_P_IP);
2841 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05002842 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04002843 req.ip_protocol = keys->basic.ip_proto;
2844
2845 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
2846 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
2847 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
2848 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
2849
2850 req.src_port = keys->ports.src;
2851 req.src_port_mask = cpu_to_be16(0xffff);
2852 req.dst_port = keys->ports.dst;
2853 req.dst_port_mask = cpu_to_be16(0xffff);
2854
Michael Chanc1935542015-12-27 18:19:28 -05002855 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002856 mutex_lock(&bp->hwrm_cmd_lock);
2857 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2858 if (!rc)
2859 fltr->filter_id = resp->ntuple_filter_id;
2860 mutex_unlock(&bp->hwrm_cmd_lock);
2861 return rc;
2862}
2863#endif
2864
2865static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
2866 u8 *mac_addr)
2867{
2868 u32 rc = 0;
2869 struct hwrm_cfa_l2_filter_alloc_input req = {0};
2870 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2871
2872 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
2873 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
2874 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05002875 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002876 req.enables =
2877 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05002878 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04002879 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
2880 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
2881 req.l2_addr_mask[0] = 0xff;
2882 req.l2_addr_mask[1] = 0xff;
2883 req.l2_addr_mask[2] = 0xff;
2884 req.l2_addr_mask[3] = 0xff;
2885 req.l2_addr_mask[4] = 0xff;
2886 req.l2_addr_mask[5] = 0xff;
2887
2888 mutex_lock(&bp->hwrm_cmd_lock);
2889 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2890 if (!rc)
2891 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
2892 resp->l2_filter_id;
2893 mutex_unlock(&bp->hwrm_cmd_lock);
2894 return rc;
2895}
2896
2897static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
2898{
2899 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
2900 int rc = 0;
2901
2902 /* Any associated ntuple filters will also be cleared by firmware. */
2903 mutex_lock(&bp->hwrm_cmd_lock);
2904 for (i = 0; i < num_of_vnics; i++) {
2905 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2906
2907 for (j = 0; j < vnic->uc_filter_count; j++) {
2908 struct hwrm_cfa_l2_filter_free_input req = {0};
2909
2910 bnxt_hwrm_cmd_hdr_init(bp, &req,
2911 HWRM_CFA_L2_FILTER_FREE, -1, -1);
2912
2913 req.l2_filter_id = vnic->fw_l2_filter_id[j];
2914
2915 rc = _hwrm_send_message(bp, &req, sizeof(req),
2916 HWRM_CMD_TIMEOUT);
2917 }
2918 vnic->uc_filter_count = 0;
2919 }
2920 mutex_unlock(&bp->hwrm_cmd_lock);
2921
2922 return rc;
2923}
2924
2925static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
2926{
2927 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2928 struct hwrm_vnic_tpa_cfg_input req = {0};
2929
2930 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
2931
2932 if (tpa_flags) {
2933 u16 mss = bp->dev->mtu - 40;
2934 u32 nsegs, n, segs = 0, flags;
2935
2936 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
2937 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
2938 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
2939 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
2940 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
2941 if (tpa_flags & BNXT_FLAG_GRO)
2942 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
2943
2944 req.flags = cpu_to_le32(flags);
2945
2946 req.enables =
2947 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05002948 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
2949 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04002950
2951 /* Number of segs are log2 units, and first packet is not
2952 * included as part of this units.
2953 */
2954 if (mss <= PAGE_SIZE) {
2955 n = PAGE_SIZE / mss;
2956 nsegs = (MAX_SKB_FRAGS - 1) * n;
2957 } else {
2958 n = mss / PAGE_SIZE;
2959 if (mss & (PAGE_SIZE - 1))
2960 n++;
2961 nsegs = (MAX_SKB_FRAGS - n) / n;
2962 }
2963
2964 segs = ilog2(nsegs);
2965 req.max_agg_segs = cpu_to_le16(segs);
2966 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05002967
2968 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04002969 }
2970 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
2971
2972 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2973}
2974
2975static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
2976{
2977 u32 i, j, max_rings;
2978 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2979 struct hwrm_vnic_rss_cfg_input req = {0};
2980
2981 if (vnic->fw_rss_cos_lb_ctx == INVALID_HW_RING_ID)
2982 return 0;
2983
2984 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
2985 if (set_rss) {
2986 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
2987 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
2988 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
2989 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
2990
2991 req.hash_type = cpu_to_le32(vnic->hash_type);
2992
2993 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2994 max_rings = bp->rx_nr_rings;
2995 else
2996 max_rings = 1;
2997
2998 /* Fill the RSS indirection table with ring group ids */
2999 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3000 if (j == max_rings)
3001 j = 0;
3002 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3003 }
3004
3005 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3006 req.hash_key_tbl_addr =
3007 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3008 }
3009 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3010 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3011}
3012
3013static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3014{
3015 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3016 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3017
3018 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3019 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3020 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3021 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3022 req.enables =
3023 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3024 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3025 /* thresholds not implemented in firmware yet */
3026 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3027 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3028 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3029 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3030}
3031
3032static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id)
3033{
3034 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3035
3036 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3037 req.rss_cos_lb_ctx_id =
3038 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx);
3039
3040 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3041 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3042}
3043
3044static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3045{
3046 int i;
3047
3048 for (i = 0; i < bp->nr_vnics; i++) {
3049 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3050
3051 if (vnic->fw_rss_cos_lb_ctx != INVALID_HW_RING_ID)
3052 bnxt_hwrm_vnic_ctx_free_one(bp, i);
3053 }
3054 bp->rsscos_nr_ctxs = 0;
3055}
3056
3057static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id)
3058{
3059 int rc;
3060 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3061 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3062 bp->hwrm_cmd_resp_addr;
3063
3064 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3065 -1);
3066
3067 mutex_lock(&bp->hwrm_cmd_lock);
3068 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3069 if (!rc)
3070 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx =
3071 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3072 mutex_unlock(&bp->hwrm_cmd_lock);
3073
3074 return rc;
3075}
3076
3077static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3078{
3079 int grp_idx = 0;
3080 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3081 struct hwrm_vnic_cfg_input req = {0};
3082
3083 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3084 /* Only RSS support for now TBD: COS & LB */
3085 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
3086 VNIC_CFG_REQ_ENABLES_RSS_RULE);
3087 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3088 req.cos_rule = cpu_to_le16(0xffff);
3089 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3090 grp_idx = 0;
3091 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
3092 grp_idx = vnic_id - 1;
3093
3094 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3095 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3096
3097 req.lb_rule = cpu_to_le16(0xffff);
3098 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3099 VLAN_HLEN);
3100
3101 if (bp->flags & BNXT_FLAG_STRIP_VLAN)
3102 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3103
3104 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3105}
3106
3107static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3108{
3109 u32 rc = 0;
3110
3111 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3112 struct hwrm_vnic_free_input req = {0};
3113
3114 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3115 req.vnic_id =
3116 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3117
3118 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3119 if (rc)
3120 return rc;
3121 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3122 }
3123 return rc;
3124}
3125
3126static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3127{
3128 u16 i;
3129
3130 for (i = 0; i < bp->nr_vnics; i++)
3131 bnxt_hwrm_vnic_free_one(bp, i);
3132}
3133
3134static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id, u16 start_grp_id,
3135 u16 end_grp_id)
3136{
3137 u32 rc = 0, i, j;
3138 struct hwrm_vnic_alloc_input req = {0};
3139 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3140
3141 /* map ring groups to this vnic */
3142 for (i = start_grp_id, j = 0; i < end_grp_id; i++, j++) {
3143 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID) {
3144 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
3145 j, (end_grp_id - start_grp_id));
3146 break;
3147 }
3148 bp->vnic_info[vnic_id].fw_grp_ids[j] =
3149 bp->grp_info[i].fw_grp_id;
3150 }
3151
3152 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3153 if (vnic_id == 0)
3154 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3155
3156 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3157
3158 mutex_lock(&bp->hwrm_cmd_lock);
3159 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3160 if (!rc)
3161 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3162 mutex_unlock(&bp->hwrm_cmd_lock);
3163 return rc;
3164}
3165
3166static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3167{
3168 u16 i;
3169 u32 rc = 0;
3170
3171 mutex_lock(&bp->hwrm_cmd_lock);
3172 for (i = 0; i < bp->rx_nr_rings; i++) {
3173 struct hwrm_ring_grp_alloc_input req = {0};
3174 struct hwrm_ring_grp_alloc_output *resp =
3175 bp->hwrm_cmd_resp_addr;
3176
3177 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3178
3179 req.cr = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3180 req.rr = cpu_to_le16(bp->grp_info[i].rx_fw_ring_id);
3181 req.ar = cpu_to_le16(bp->grp_info[i].agg_fw_ring_id);
3182 req.sc = cpu_to_le16(bp->grp_info[i].fw_stats_ctx);
3183
3184 rc = _hwrm_send_message(bp, &req, sizeof(req),
3185 HWRM_CMD_TIMEOUT);
3186 if (rc)
3187 break;
3188
3189 bp->grp_info[i].fw_grp_id = le32_to_cpu(resp->ring_group_id);
3190 }
3191 mutex_unlock(&bp->hwrm_cmd_lock);
3192 return rc;
3193}
3194
3195static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3196{
3197 u16 i;
3198 u32 rc = 0;
3199 struct hwrm_ring_grp_free_input req = {0};
3200
3201 if (!bp->grp_info)
3202 return 0;
3203
3204 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3205
3206 mutex_lock(&bp->hwrm_cmd_lock);
3207 for (i = 0; i < bp->cp_nr_rings; i++) {
3208 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3209 continue;
3210 req.ring_group_id =
3211 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3212
3213 rc = _hwrm_send_message(bp, &req, sizeof(req),
3214 HWRM_CMD_TIMEOUT);
3215 if (rc)
3216 break;
3217 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3218 }
3219 mutex_unlock(&bp->hwrm_cmd_lock);
3220 return rc;
3221}
3222
3223static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3224 struct bnxt_ring_struct *ring,
3225 u32 ring_type, u32 map_index,
3226 u32 stats_ctx_id)
3227{
3228 int rc = 0, err = 0;
3229 struct hwrm_ring_alloc_input req = {0};
3230 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3231 u16 ring_id;
3232
3233 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3234
3235 req.enables = 0;
3236 if (ring->nr_pages > 1) {
3237 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3238 /* Page size is in log2 units */
3239 req.page_size = BNXT_PAGE_SHIFT;
3240 req.page_tbl_depth = 1;
3241 } else {
3242 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3243 }
3244 req.fbo = 0;
3245 /* Association of ring index with doorbell index and MSIX number */
3246 req.logical_id = cpu_to_le16(map_index);
3247
3248 switch (ring_type) {
3249 case HWRM_RING_ALLOC_TX:
3250 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3251 /* Association of transmit ring with completion ring */
3252 req.cmpl_ring_id =
3253 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3254 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3255 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3256 req.queue_id = cpu_to_le16(ring->queue_id);
3257 break;
3258 case HWRM_RING_ALLOC_RX:
3259 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3260 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3261 break;
3262 case HWRM_RING_ALLOC_AGG:
3263 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3264 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3265 break;
3266 case HWRM_RING_ALLOC_CMPL:
3267 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3268 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3269 if (bp->flags & BNXT_FLAG_USING_MSIX)
3270 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3271 break;
3272 default:
3273 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3274 ring_type);
3275 return -1;
3276 }
3277
3278 mutex_lock(&bp->hwrm_cmd_lock);
3279 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3280 err = le16_to_cpu(resp->error_code);
3281 ring_id = le16_to_cpu(resp->ring_id);
3282 mutex_unlock(&bp->hwrm_cmd_lock);
3283
3284 if (rc || err) {
3285 switch (ring_type) {
3286 case RING_FREE_REQ_RING_TYPE_CMPL:
3287 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3288 rc, err);
3289 return -1;
3290
3291 case RING_FREE_REQ_RING_TYPE_RX:
3292 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3293 rc, err);
3294 return -1;
3295
3296 case RING_FREE_REQ_RING_TYPE_TX:
3297 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3298 rc, err);
3299 return -1;
3300
3301 default:
3302 netdev_err(bp->dev, "Invalid ring\n");
3303 return -1;
3304 }
3305 }
3306 ring->fw_ring_id = ring_id;
3307 return rc;
3308}
3309
3310static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3311{
3312 int i, rc = 0;
3313
Michael Chanedd0c2c2015-12-27 18:19:19 -05003314 for (i = 0; i < bp->cp_nr_rings; i++) {
3315 struct bnxt_napi *bnapi = bp->bnapi[i];
3316 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3317 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003318
Michael Chanedd0c2c2015-12-27 18:19:19 -05003319 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3320 INVALID_STATS_CTX_ID);
3321 if (rc)
3322 goto err_out;
3323 cpr->cp_doorbell = bp->bar1 + i * 0x80;
3324 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3325 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003326 }
3327
Michael Chanedd0c2c2015-12-27 18:19:19 -05003328 for (i = 0; i < bp->tx_nr_rings; i++) {
3329 struct bnxt_napi *bnapi = bp->bnapi[i];
3330 struct bnxt_tx_ring_info *txr = &bnapi->tx_ring;
3331 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
3332 u16 fw_stats_ctx = bp->grp_info[i].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003333
Michael Chanedd0c2c2015-12-27 18:19:19 -05003334 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX, i,
3335 fw_stats_ctx);
3336 if (rc)
3337 goto err_out;
3338 txr->tx_doorbell = bp->bar1 + i * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003339 }
3340
Michael Chanedd0c2c2015-12-27 18:19:19 -05003341 for (i = 0; i < bp->rx_nr_rings; i++) {
3342 struct bnxt_napi *bnapi = bp->bnapi[i];
3343 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
3344 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003345
Michael Chanedd0c2c2015-12-27 18:19:19 -05003346 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX, i,
3347 INVALID_STATS_CTX_ID);
3348 if (rc)
3349 goto err_out;
3350 rxr->rx_doorbell = bp->bar1 + i * 0x80;
3351 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
3352 bp->grp_info[i].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003353 }
3354
3355 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3356 for (i = 0; i < bp->rx_nr_rings; i++) {
3357 struct bnxt_napi *bnapi = bp->bnapi[i];
3358 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
3359 struct bnxt_ring_struct *ring =
3360 &rxr->rx_agg_ring_struct;
3361
3362 rc = hwrm_ring_alloc_send_msg(bp, ring,
3363 HWRM_RING_ALLOC_AGG,
3364 bp->rx_nr_rings + i,
3365 INVALID_STATS_CTX_ID);
3366 if (rc)
3367 goto err_out;
3368
3369 rxr->rx_agg_doorbell =
3370 bp->bar1 + (bp->rx_nr_rings + i) * 0x80;
3371 writel(DB_KEY_RX | rxr->rx_agg_prod,
3372 rxr->rx_agg_doorbell);
3373 bp->grp_info[i].agg_fw_ring_id = ring->fw_ring_id;
3374 }
3375 }
3376err_out:
3377 return rc;
3378}
3379
3380static int hwrm_ring_free_send_msg(struct bnxt *bp,
3381 struct bnxt_ring_struct *ring,
3382 u32 ring_type, int cmpl_ring_id)
3383{
3384 int rc;
3385 struct hwrm_ring_free_input req = {0};
3386 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3387 u16 error_code;
3388
3389 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, -1, -1);
3390 req.ring_type = ring_type;
3391 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3392
3393 mutex_lock(&bp->hwrm_cmd_lock);
3394 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3395 error_code = le16_to_cpu(resp->error_code);
3396 mutex_unlock(&bp->hwrm_cmd_lock);
3397
3398 if (rc || error_code) {
3399 switch (ring_type) {
3400 case RING_FREE_REQ_RING_TYPE_CMPL:
3401 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3402 rc);
3403 return rc;
3404 case RING_FREE_REQ_RING_TYPE_RX:
3405 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3406 rc);
3407 return rc;
3408 case RING_FREE_REQ_RING_TYPE_TX:
3409 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3410 rc);
3411 return rc;
3412 default:
3413 netdev_err(bp->dev, "Invalid ring\n");
3414 return -1;
3415 }
3416 }
3417 return 0;
3418}
3419
Michael Chanedd0c2c2015-12-27 18:19:19 -05003420static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003421{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003422 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003423
3424 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003425 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003426
Michael Chanedd0c2c2015-12-27 18:19:19 -05003427 for (i = 0; i < bp->tx_nr_rings; i++) {
3428 struct bnxt_napi *bnapi = bp->bnapi[i];
3429 struct bnxt_tx_ring_info *txr = &bnapi->tx_ring;
3430 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
3431 u32 cmpl_ring_id = bp->grp_info[i].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003432
Michael Chanedd0c2c2015-12-27 18:19:19 -05003433 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3434 hwrm_ring_free_send_msg(bp, ring,
3435 RING_FREE_REQ_RING_TYPE_TX,
3436 close_path ? cmpl_ring_id :
3437 INVALID_HW_RING_ID);
3438 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003439 }
3440 }
3441
Michael Chanedd0c2c2015-12-27 18:19:19 -05003442 for (i = 0; i < bp->rx_nr_rings; i++) {
3443 struct bnxt_napi *bnapi = bp->bnapi[i];
3444 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
3445 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
3446 u32 cmpl_ring_id = bp->grp_info[i].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003447
Michael Chanedd0c2c2015-12-27 18:19:19 -05003448 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3449 hwrm_ring_free_send_msg(bp, ring,
3450 RING_FREE_REQ_RING_TYPE_RX,
3451 close_path ? cmpl_ring_id :
3452 INVALID_HW_RING_ID);
3453 ring->fw_ring_id = INVALID_HW_RING_ID;
3454 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003455 }
3456 }
3457
Michael Chanedd0c2c2015-12-27 18:19:19 -05003458 for (i = 0; i < bp->rx_nr_rings; i++) {
3459 struct bnxt_napi *bnapi = bp->bnapi[i];
3460 struct bnxt_rx_ring_info *rxr = &bnapi->rx_ring;
3461 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
3462 u32 cmpl_ring_id = bp->grp_info[i].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003463
Michael Chanedd0c2c2015-12-27 18:19:19 -05003464 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3465 hwrm_ring_free_send_msg(bp, ring,
3466 RING_FREE_REQ_RING_TYPE_RX,
3467 close_path ? cmpl_ring_id :
3468 INVALID_HW_RING_ID);
3469 ring->fw_ring_id = INVALID_HW_RING_ID;
3470 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003471 }
3472 }
3473
Michael Chanedd0c2c2015-12-27 18:19:19 -05003474 for (i = 0; i < bp->cp_nr_rings; i++) {
3475 struct bnxt_napi *bnapi = bp->bnapi[i];
3476 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3477 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003478
Michael Chanedd0c2c2015-12-27 18:19:19 -05003479 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3480 hwrm_ring_free_send_msg(bp, ring,
3481 RING_FREE_REQ_RING_TYPE_CMPL,
3482 INVALID_HW_RING_ID);
3483 ring->fw_ring_id = INVALID_HW_RING_ID;
3484 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003485 }
3486 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003487}
3488
3489int bnxt_hwrm_set_coal(struct bnxt *bp)
3490{
3491 int i, rc = 0;
3492 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req = {0};
3493 u16 max_buf, max_buf_irq;
3494 u16 buf_tmr, buf_tmr_irq;
3495 u32 flags;
3496
3497 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS,
3498 -1, -1);
3499
3500 /* Each rx completion (2 records) should be DMAed immediately */
3501 max_buf = min_t(u16, bp->coal_bufs / 4, 2);
3502 /* max_buf must not be zero */
3503 max_buf = clamp_t(u16, max_buf, 1, 63);
3504 max_buf_irq = clamp_t(u16, bp->coal_bufs_irq, 1, 63);
3505 buf_tmr = max_t(u16, bp->coal_ticks / 4, 1);
3506 buf_tmr_irq = max_t(u16, bp->coal_ticks_irq, 1);
3507
3508 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3509
3510 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3511 * if coal_ticks is less than 25 us.
3512 */
3513 if (BNXT_COAL_TIMER_TO_USEC(bp->coal_ticks) < 25)
3514 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3515
3516 req.flags = cpu_to_le16(flags);
3517 req.num_cmpl_dma_aggr = cpu_to_le16(max_buf);
3518 req.num_cmpl_dma_aggr_during_int = cpu_to_le16(max_buf_irq);
3519 req.cmpl_aggr_dma_tmr = cpu_to_le16(buf_tmr);
3520 req.cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmr_irq);
3521 req.int_lat_tmr_min = cpu_to_le16(buf_tmr);
3522 req.int_lat_tmr_max = cpu_to_le16(bp->coal_ticks);
3523 req.num_cmpl_aggr_int = cpu_to_le16(bp->coal_bufs);
3524
3525 mutex_lock(&bp->hwrm_cmd_lock);
3526 for (i = 0; i < bp->cp_nr_rings; i++) {
3527 req.ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3528
3529 rc = _hwrm_send_message(bp, &req, sizeof(req),
3530 HWRM_CMD_TIMEOUT);
3531 if (rc)
3532 break;
3533 }
3534 mutex_unlock(&bp->hwrm_cmd_lock);
3535 return rc;
3536}
3537
3538static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3539{
3540 int rc = 0, i;
3541 struct hwrm_stat_ctx_free_input req = {0};
3542
3543 if (!bp->bnapi)
3544 return 0;
3545
3546 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3547
3548 mutex_lock(&bp->hwrm_cmd_lock);
3549 for (i = 0; i < bp->cp_nr_rings; i++) {
3550 struct bnxt_napi *bnapi = bp->bnapi[i];
3551 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3552
3553 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3554 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3555
3556 rc = _hwrm_send_message(bp, &req, sizeof(req),
3557 HWRM_CMD_TIMEOUT);
3558 if (rc)
3559 break;
3560
3561 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3562 }
3563 }
3564 mutex_unlock(&bp->hwrm_cmd_lock);
3565 return rc;
3566}
3567
3568static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3569{
3570 int rc = 0, i;
3571 struct hwrm_stat_ctx_alloc_input req = {0};
3572 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3573
3574 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3575
3576 req.update_period_ms = cpu_to_le32(1000);
3577
3578 mutex_lock(&bp->hwrm_cmd_lock);
3579 for (i = 0; i < bp->cp_nr_rings; i++) {
3580 struct bnxt_napi *bnapi = bp->bnapi[i];
3581 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3582
3583 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3584
3585 rc = _hwrm_send_message(bp, &req, sizeof(req),
3586 HWRM_CMD_TIMEOUT);
3587 if (rc)
3588 break;
3589
3590 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3591
3592 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3593 }
3594 mutex_unlock(&bp->hwrm_cmd_lock);
3595 return 0;
3596}
3597
Michael Chan4a21b492015-12-27 18:19:26 -05003598int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04003599{
3600 int rc = 0;
3601 struct hwrm_func_qcaps_input req = {0};
3602 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3603
3604 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
3605 req.fid = cpu_to_le16(0xffff);
3606
3607 mutex_lock(&bp->hwrm_cmd_lock);
3608 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3609 if (rc)
3610 goto hwrm_func_qcaps_exit;
3611
3612 if (BNXT_PF(bp)) {
3613 struct bnxt_pf_info *pf = &bp->pf;
3614
3615 pf->fw_fid = le16_to_cpu(resp->fid);
3616 pf->port_id = le16_to_cpu(resp->port_id);
3617 memcpy(pf->mac_addr, resp->perm_mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003618 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003619 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3620 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3621 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003622 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003623 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3624 if (!pf->max_hw_ring_grps)
3625 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003626 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3627 pf->max_vnics = le16_to_cpu(resp->max_vnics);
3628 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
3629 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
3630 pf->max_vfs = le16_to_cpu(resp->max_vfs);
3631 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
3632 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
3633 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
3634 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
3635 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
3636 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
3637 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04003638#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04003639 struct bnxt_vf_info *vf = &bp->vf;
3640
3641 vf->fw_fid = le16_to_cpu(resp->fid);
3642 memcpy(vf->mac_addr, resp->perm_mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003643 if (is_valid_ether_addr(vf->mac_addr))
3644 /* overwrite netdev dev_adr with admin VF MAC */
3645 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
3646 else
3647 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04003648
3649 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3650 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3651 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
3652 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003653 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3654 if (!vf->max_hw_ring_grps)
3655 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003656 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3657 vf->max_vnics = le16_to_cpu(resp->max_vnics);
3658 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04003659#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04003660 }
3661
3662 bp->tx_push_thresh = 0;
3663 if (resp->flags &
3664 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
3665 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
3666
3667hwrm_func_qcaps_exit:
3668 mutex_unlock(&bp->hwrm_cmd_lock);
3669 return rc;
3670}
3671
3672static int bnxt_hwrm_func_reset(struct bnxt *bp)
3673{
3674 struct hwrm_func_reset_input req = {0};
3675
3676 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
3677 req.enables = 0;
3678
3679 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
3680}
3681
3682static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
3683{
3684 int rc = 0;
3685 struct hwrm_queue_qportcfg_input req = {0};
3686 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
3687 u8 i, *qptr;
3688
3689 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
3690
3691 mutex_lock(&bp->hwrm_cmd_lock);
3692 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3693 if (rc)
3694 goto qportcfg_exit;
3695
3696 if (!resp->max_configurable_queues) {
3697 rc = -EINVAL;
3698 goto qportcfg_exit;
3699 }
3700 bp->max_tc = resp->max_configurable_queues;
3701 if (bp->max_tc > BNXT_MAX_QUEUE)
3702 bp->max_tc = BNXT_MAX_QUEUE;
3703
3704 qptr = &resp->queue_id0;
3705 for (i = 0; i < bp->max_tc; i++) {
3706 bp->q_info[i].queue_id = *qptr++;
3707 bp->q_info[i].queue_profile = *qptr++;
3708 }
3709
3710qportcfg_exit:
3711 mutex_unlock(&bp->hwrm_cmd_lock);
3712 return rc;
3713}
3714
3715static int bnxt_hwrm_ver_get(struct bnxt *bp)
3716{
3717 int rc;
3718 struct hwrm_ver_get_input req = {0};
3719 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
3720
3721 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
3722 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
3723 req.hwrm_intf_min = HWRM_VERSION_MINOR;
3724 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
3725 mutex_lock(&bp->hwrm_cmd_lock);
3726 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3727 if (rc)
3728 goto hwrm_ver_get_exit;
3729
3730 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
3731
Michael Chanc1935542015-12-27 18:19:28 -05003732 if (resp->hwrm_intf_maj < 1) {
3733 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04003734 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05003735 resp->hwrm_intf_upd);
3736 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04003737 }
3738 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "bc %d.%d.%d rm %d.%d.%d",
3739 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
3740 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
3741
3742hwrm_ver_get_exit:
3743 mutex_unlock(&bp->hwrm_cmd_lock);
3744 return rc;
3745}
3746
3747static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
3748{
3749 if (bp->vxlan_port_cnt) {
3750 bnxt_hwrm_tunnel_dst_port_free(
3751 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
3752 }
3753 bp->vxlan_port_cnt = 0;
3754 if (bp->nge_port_cnt) {
3755 bnxt_hwrm_tunnel_dst_port_free(
3756 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
3757 }
3758 bp->nge_port_cnt = 0;
3759}
3760
3761static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
3762{
3763 int rc, i;
3764 u32 tpa_flags = 0;
3765
3766 if (set_tpa)
3767 tpa_flags = bp->flags & BNXT_FLAG_TPA;
3768 for (i = 0; i < bp->nr_vnics; i++) {
3769 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
3770 if (rc) {
3771 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
3772 rc, i);
3773 return rc;
3774 }
3775 }
3776 return 0;
3777}
3778
3779static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
3780{
3781 int i;
3782
3783 for (i = 0; i < bp->nr_vnics; i++)
3784 bnxt_hwrm_vnic_set_rss(bp, i, false);
3785}
3786
3787static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
3788 bool irq_re_init)
3789{
3790 if (bp->vnic_info) {
3791 bnxt_hwrm_clear_vnic_filter(bp);
3792 /* clear all RSS setting before free vnic ctx */
3793 bnxt_hwrm_clear_vnic_rss(bp);
3794 bnxt_hwrm_vnic_ctx_free(bp);
3795 /* before free the vnic, undo the vnic tpa settings */
3796 if (bp->flags & BNXT_FLAG_TPA)
3797 bnxt_set_tpa(bp, false);
3798 bnxt_hwrm_vnic_free(bp);
3799 }
3800 bnxt_hwrm_ring_free(bp, close_path);
3801 bnxt_hwrm_ring_grp_free(bp);
3802 if (irq_re_init) {
3803 bnxt_hwrm_stat_ctx_free(bp);
3804 bnxt_hwrm_free_tunnel_ports(bp);
3805 }
3806}
3807
3808static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
3809{
3810 int rc;
3811
3812 /* allocate context for vnic */
3813 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id);
3814 if (rc) {
3815 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
3816 vnic_id, rc);
3817 goto vnic_setup_err;
3818 }
3819 bp->rsscos_nr_ctxs++;
3820
3821 /* configure default vnic, ring grp */
3822 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
3823 if (rc) {
3824 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
3825 vnic_id, rc);
3826 goto vnic_setup_err;
3827 }
3828
3829 /* Enable RSS hashing on vnic */
3830 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
3831 if (rc) {
3832 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
3833 vnic_id, rc);
3834 goto vnic_setup_err;
3835 }
3836
3837 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3838 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
3839 if (rc) {
3840 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
3841 vnic_id, rc);
3842 }
3843 }
3844
3845vnic_setup_err:
3846 return rc;
3847}
3848
3849static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
3850{
3851#ifdef CONFIG_RFS_ACCEL
3852 int i, rc = 0;
3853
3854 for (i = 0; i < bp->rx_nr_rings; i++) {
3855 u16 vnic_id = i + 1;
3856 u16 ring_id = i;
3857
3858 if (vnic_id >= bp->nr_vnics)
3859 break;
3860
3861 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
3862 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, ring_id + 1);
3863 if (rc) {
3864 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
3865 vnic_id, rc);
3866 break;
3867 }
3868 rc = bnxt_setup_vnic(bp, vnic_id);
3869 if (rc)
3870 break;
3871 }
3872 return rc;
3873#else
3874 return 0;
3875#endif
3876}
3877
Michael Chanb664f002015-12-02 01:54:08 -05003878static int bnxt_cfg_rx_mode(struct bnxt *);
3879
Michael Chanc0c050c2015-10-22 16:01:17 -04003880static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
3881{
3882 int rc = 0;
3883
3884 if (irq_re_init) {
3885 rc = bnxt_hwrm_stat_ctx_alloc(bp);
3886 if (rc) {
3887 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
3888 rc);
3889 goto err_out;
3890 }
3891 }
3892
3893 rc = bnxt_hwrm_ring_alloc(bp);
3894 if (rc) {
3895 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
3896 goto err_out;
3897 }
3898
3899 rc = bnxt_hwrm_ring_grp_alloc(bp);
3900 if (rc) {
3901 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
3902 goto err_out;
3903 }
3904
3905 /* default vnic 0 */
3906 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, bp->rx_nr_rings);
3907 if (rc) {
3908 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
3909 goto err_out;
3910 }
3911
3912 rc = bnxt_setup_vnic(bp, 0);
3913 if (rc)
3914 goto err_out;
3915
3916 if (bp->flags & BNXT_FLAG_RFS) {
3917 rc = bnxt_alloc_rfs_vnics(bp);
3918 if (rc)
3919 goto err_out;
3920 }
3921
3922 if (bp->flags & BNXT_FLAG_TPA) {
3923 rc = bnxt_set_tpa(bp, true);
3924 if (rc)
3925 goto err_out;
3926 }
3927
3928 if (BNXT_VF(bp))
3929 bnxt_update_vf_mac(bp);
3930
3931 /* Filter for default vnic 0 */
3932 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
3933 if (rc) {
3934 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
3935 goto err_out;
3936 }
3937 bp->vnic_info[0].uc_filter_count = 1;
3938
Michael Chanc1935542015-12-27 18:19:28 -05003939 bp->vnic_info[0].rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04003940
3941 if ((bp->dev->flags & IFF_PROMISC) && BNXT_PF(bp))
3942 bp->vnic_info[0].rx_mask |=
3943 CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
3944
Michael Chanb664f002015-12-02 01:54:08 -05003945 rc = bnxt_cfg_rx_mode(bp);
3946 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04003947 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04003948
3949 rc = bnxt_hwrm_set_coal(bp);
3950 if (rc)
3951 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
3952 rc);
3953
3954 return 0;
3955
3956err_out:
3957 bnxt_hwrm_resource_free(bp, 0, true);
3958
3959 return rc;
3960}
3961
3962static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
3963{
3964 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
3965 return 0;
3966}
3967
3968static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
3969{
3970 bnxt_init_rx_rings(bp);
3971 bnxt_init_tx_rings(bp);
3972 bnxt_init_ring_grps(bp, irq_re_init);
3973 bnxt_init_vnics(bp);
3974
3975 return bnxt_init_chip(bp, irq_re_init);
3976}
3977
3978static void bnxt_disable_int(struct bnxt *bp)
3979{
3980 int i;
3981
3982 if (!bp->bnapi)
3983 return;
3984
3985 for (i = 0; i < bp->cp_nr_rings; i++) {
3986 struct bnxt_napi *bnapi = bp->bnapi[i];
3987 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3988
3989 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3990 }
3991}
3992
3993static void bnxt_enable_int(struct bnxt *bp)
3994{
3995 int i;
3996
3997 atomic_set(&bp->intr_sem, 0);
3998 for (i = 0; i < bp->cp_nr_rings; i++) {
3999 struct bnxt_napi *bnapi = bp->bnapi[i];
4000 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4001
4002 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
4003 }
4004}
4005
4006static int bnxt_set_real_num_queues(struct bnxt *bp)
4007{
4008 int rc;
4009 struct net_device *dev = bp->dev;
4010
4011 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4012 if (rc)
4013 return rc;
4014
4015 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4016 if (rc)
4017 return rc;
4018
4019#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004020 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004021 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004022#endif
4023
4024 return rc;
4025}
4026
4027static int bnxt_setup_msix(struct bnxt *bp)
4028{
4029 struct msix_entry *msix_ent;
4030 struct net_device *dev = bp->dev;
4031 int i, total_vecs, rc = 0;
4032 const int len = sizeof(bp->irq_tbl[0].name);
4033
4034 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4035 total_vecs = bp->cp_nr_rings;
4036
4037 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4038 if (!msix_ent)
4039 return -ENOMEM;
4040
4041 for (i = 0; i < total_vecs; i++) {
4042 msix_ent[i].entry = i;
4043 msix_ent[i].vector = 0;
4044 }
4045
4046 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, 1, total_vecs);
4047 if (total_vecs < 0) {
4048 rc = -ENODEV;
4049 goto msix_setup_exit;
4050 }
4051
4052 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4053 if (bp->irq_tbl) {
4054 int tcs;
4055
4056 /* Trim rings based upon num of vectors allocated */
4057 bp->rx_nr_rings = min_t(int, total_vecs, bp->rx_nr_rings);
4058 bp->tx_nr_rings = min_t(int, total_vecs, bp->tx_nr_rings);
4059 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4060 tcs = netdev_get_num_tc(dev);
4061 if (tcs > 1) {
4062 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4063 if (bp->tx_nr_rings_per_tc == 0) {
4064 netdev_reset_tc(dev);
4065 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4066 } else {
4067 int i, off, count;
4068
4069 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4070 for (i = 0; i < tcs; i++) {
4071 count = bp->tx_nr_rings_per_tc;
4072 off = i * count;
4073 netdev_set_tc_queue(dev, i, count, off);
4074 }
4075 }
4076 }
4077 bp->cp_nr_rings = max_t(int, bp->rx_nr_rings, bp->tx_nr_rings);
4078
4079 for (i = 0; i < bp->cp_nr_rings; i++) {
4080 bp->irq_tbl[i].vector = msix_ent[i].vector;
4081 snprintf(bp->irq_tbl[i].name, len,
4082 "%s-%s-%d", dev->name, "TxRx", i);
4083 bp->irq_tbl[i].handler = bnxt_msix;
4084 }
4085 rc = bnxt_set_real_num_queues(bp);
4086 if (rc)
4087 goto msix_setup_exit;
4088 } else {
4089 rc = -ENOMEM;
4090 goto msix_setup_exit;
4091 }
4092 bp->flags |= BNXT_FLAG_USING_MSIX;
4093 kfree(msix_ent);
4094 return 0;
4095
4096msix_setup_exit:
4097 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4098 pci_disable_msix(bp->pdev);
4099 kfree(msix_ent);
4100 return rc;
4101}
4102
4103static int bnxt_setup_inta(struct bnxt *bp)
4104{
4105 int rc;
4106 const int len = sizeof(bp->irq_tbl[0].name);
4107
4108 if (netdev_get_num_tc(bp->dev))
4109 netdev_reset_tc(bp->dev);
4110
4111 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4112 if (!bp->irq_tbl) {
4113 rc = -ENOMEM;
4114 return rc;
4115 }
4116 bp->rx_nr_rings = 1;
4117 bp->tx_nr_rings = 1;
4118 bp->cp_nr_rings = 1;
4119 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4120 bp->irq_tbl[0].vector = bp->pdev->irq;
4121 snprintf(bp->irq_tbl[0].name, len,
4122 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4123 bp->irq_tbl[0].handler = bnxt_inta;
4124 rc = bnxt_set_real_num_queues(bp);
4125 return rc;
4126}
4127
4128static int bnxt_setup_int_mode(struct bnxt *bp)
4129{
4130 int rc = 0;
4131
4132 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4133 rc = bnxt_setup_msix(bp);
4134
4135 if (!(bp->flags & BNXT_FLAG_USING_MSIX)) {
4136 /* fallback to INTA */
4137 rc = bnxt_setup_inta(bp);
4138 }
4139 return rc;
4140}
4141
4142static void bnxt_free_irq(struct bnxt *bp)
4143{
4144 struct bnxt_irq *irq;
4145 int i;
4146
4147#ifdef CONFIG_RFS_ACCEL
4148 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4149 bp->dev->rx_cpu_rmap = NULL;
4150#endif
4151 if (!bp->irq_tbl)
4152 return;
4153
4154 for (i = 0; i < bp->cp_nr_rings; i++) {
4155 irq = &bp->irq_tbl[i];
4156 if (irq->requested)
4157 free_irq(irq->vector, bp->bnapi[i]);
4158 irq->requested = 0;
4159 }
4160 if (bp->flags & BNXT_FLAG_USING_MSIX)
4161 pci_disable_msix(bp->pdev);
4162 kfree(bp->irq_tbl);
4163 bp->irq_tbl = NULL;
4164}
4165
4166static int bnxt_request_irq(struct bnxt *bp)
4167{
4168 int i, rc = 0;
4169 unsigned long flags = 0;
4170#ifdef CONFIG_RFS_ACCEL
4171 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4172#endif
4173
4174 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4175 flags = IRQF_SHARED;
4176
4177 for (i = 0; i < bp->cp_nr_rings; i++) {
4178 struct bnxt_irq *irq = &bp->irq_tbl[i];
4179#ifdef CONFIG_RFS_ACCEL
4180 if (rmap && (i < bp->rx_nr_rings)) {
4181 rc = irq_cpu_rmap_add(rmap, irq->vector);
4182 if (rc)
4183 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
4184 i);
4185 }
4186#endif
4187 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4188 bp->bnapi[i]);
4189 if (rc)
4190 break;
4191
4192 irq->requested = 1;
4193 }
4194 return rc;
4195}
4196
4197static void bnxt_del_napi(struct bnxt *bp)
4198{
4199 int i;
4200
4201 if (!bp->bnapi)
4202 return;
4203
4204 for (i = 0; i < bp->cp_nr_rings; i++) {
4205 struct bnxt_napi *bnapi = bp->bnapi[i];
4206
4207 napi_hash_del(&bnapi->napi);
4208 netif_napi_del(&bnapi->napi);
4209 }
4210}
4211
4212static void bnxt_init_napi(struct bnxt *bp)
4213{
4214 int i;
4215 struct bnxt_napi *bnapi;
4216
4217 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4218 for (i = 0; i < bp->cp_nr_rings; i++) {
4219 bnapi = bp->bnapi[i];
4220 netif_napi_add(bp->dev, &bnapi->napi,
4221 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004222 }
4223 } else {
4224 bnapi = bp->bnapi[0];
4225 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004226 }
4227}
4228
4229static void bnxt_disable_napi(struct bnxt *bp)
4230{
4231 int i;
4232
4233 if (!bp->bnapi)
4234 return;
4235
4236 for (i = 0; i < bp->cp_nr_rings; i++) {
4237 napi_disable(&bp->bnapi[i]->napi);
4238 bnxt_disable_poll(bp->bnapi[i]);
4239 }
4240}
4241
4242static void bnxt_enable_napi(struct bnxt *bp)
4243{
4244 int i;
4245
4246 for (i = 0; i < bp->cp_nr_rings; i++) {
4247 bnxt_enable_poll(bp->bnapi[i]);
4248 napi_enable(&bp->bnapi[i]->napi);
4249 }
4250}
4251
4252static void bnxt_tx_disable(struct bnxt *bp)
4253{
4254 int i;
4255 struct bnxt_napi *bnapi;
4256 struct bnxt_tx_ring_info *txr;
4257 struct netdev_queue *txq;
4258
4259 if (bp->bnapi) {
4260 for (i = 0; i < bp->tx_nr_rings; i++) {
4261 bnapi = bp->bnapi[i];
4262 txr = &bnapi->tx_ring;
4263 txq = netdev_get_tx_queue(bp->dev, i);
4264 __netif_tx_lock(txq, smp_processor_id());
4265 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4266 __netif_tx_unlock(txq);
4267 }
4268 }
4269 /* Stop all TX queues */
4270 netif_tx_disable(bp->dev);
4271 netif_carrier_off(bp->dev);
4272}
4273
4274static void bnxt_tx_enable(struct bnxt *bp)
4275{
4276 int i;
4277 struct bnxt_napi *bnapi;
4278 struct bnxt_tx_ring_info *txr;
4279 struct netdev_queue *txq;
4280
4281 for (i = 0; i < bp->tx_nr_rings; i++) {
4282 bnapi = bp->bnapi[i];
4283 txr = &bnapi->tx_ring;
4284 txq = netdev_get_tx_queue(bp->dev, i);
4285 txr->dev_state = 0;
4286 }
4287 netif_tx_wake_all_queues(bp->dev);
4288 if (bp->link_info.link_up)
4289 netif_carrier_on(bp->dev);
4290}
4291
4292static void bnxt_report_link(struct bnxt *bp)
4293{
4294 if (bp->link_info.link_up) {
4295 const char *duplex;
4296 const char *flow_ctrl;
4297 u16 speed;
4298
4299 netif_carrier_on(bp->dev);
4300 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4301 duplex = "full";
4302 else
4303 duplex = "half";
4304 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4305 flow_ctrl = "ON - receive & transmit";
4306 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4307 flow_ctrl = "ON - transmit";
4308 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4309 flow_ctrl = "ON - receive";
4310 else
4311 flow_ctrl = "none";
4312 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4313 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4314 speed, duplex, flow_ctrl);
4315 } else {
4316 netif_carrier_off(bp->dev);
4317 netdev_err(bp->dev, "NIC Link is Down\n");
4318 }
4319}
4320
4321static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4322{
4323 int rc = 0;
4324 struct bnxt_link_info *link_info = &bp->link_info;
4325 struct hwrm_port_phy_qcfg_input req = {0};
4326 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4327 u8 link_up = link_info->link_up;
4328
4329 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4330
4331 mutex_lock(&bp->hwrm_cmd_lock);
4332 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4333 if (rc) {
4334 mutex_unlock(&bp->hwrm_cmd_lock);
4335 return rc;
4336 }
4337
4338 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4339 link_info->phy_link_status = resp->link;
4340 link_info->duplex = resp->duplex;
4341 link_info->pause = resp->pause;
4342 link_info->auto_mode = resp->auto_mode;
4343 link_info->auto_pause_setting = resp->auto_pause;
4344 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004345 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004346 if (link_info->phy_link_status == BNXT_LINK_LINK)
4347 link_info->link_speed = le16_to_cpu(resp->link_speed);
4348 else
4349 link_info->link_speed = 0;
4350 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
4351 link_info->auto_link_speed = le16_to_cpu(resp->auto_link_speed);
4352 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4353 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
4354 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4355 link_info->phy_ver[0] = resp->phy_maj;
4356 link_info->phy_ver[1] = resp->phy_min;
4357 link_info->phy_ver[2] = resp->phy_bld;
4358 link_info->media_type = resp->media_type;
4359 link_info->transceiver = resp->transceiver_type;
4360 link_info->phy_addr = resp->phy_addr;
4361
4362 /* TODO: need to add more logic to report VF link */
4363 if (chng_link_state) {
4364 if (link_info->phy_link_status == BNXT_LINK_LINK)
4365 link_info->link_up = 1;
4366 else
4367 link_info->link_up = 0;
4368 if (link_up != link_info->link_up)
4369 bnxt_report_link(bp);
4370 } else {
4371 /* alwasy link down if not require to update link state */
4372 link_info->link_up = 0;
4373 }
4374 mutex_unlock(&bp->hwrm_cmd_lock);
4375 return 0;
4376}
4377
4378static void
4379bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
4380{
4381 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
4382 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4383 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4384 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4385 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4386 req->enables |=
4387 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4388 } else {
4389 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4390 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
4391 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4392 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
4393 req->enables |=
4394 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
4395 }
4396}
4397
4398static void bnxt_hwrm_set_link_common(struct bnxt *bp,
4399 struct hwrm_port_phy_cfg_input *req)
4400{
4401 u8 autoneg = bp->link_info.autoneg;
4402 u16 fw_link_speed = bp->link_info.req_link_speed;
4403 u32 advertising = bp->link_info.advertising;
4404
4405 if (autoneg & BNXT_AUTONEG_SPEED) {
4406 req->auto_mode |=
4407 PORT_PHY_CFG_REQ_AUTO_MODE_MASK;
4408
4409 req->enables |= cpu_to_le32(
4410 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
4411 req->auto_link_speed_mask = cpu_to_le16(advertising);
4412
4413 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
4414 req->flags |=
4415 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
4416 } else {
4417 req->force_link_speed = cpu_to_le16(fw_link_speed);
4418 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
4419 }
4420
4421 /* currently don't support half duplex */
4422 req->auto_duplex = PORT_PHY_CFG_REQ_AUTO_DUPLEX_FULL;
4423 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_DUPLEX);
4424 /* tell chimp that the setting takes effect immediately */
4425 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
4426}
4427
4428int bnxt_hwrm_set_pause(struct bnxt *bp)
4429{
4430 struct hwrm_port_phy_cfg_input req = {0};
4431 int rc;
4432
4433 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4434 bnxt_hwrm_set_pause_common(bp, &req);
4435
4436 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
4437 bp->link_info.force_link_chng)
4438 bnxt_hwrm_set_link_common(bp, &req);
4439
4440 mutex_lock(&bp->hwrm_cmd_lock);
4441 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4442 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
4443 /* since changing of pause setting doesn't trigger any link
4444 * change event, the driver needs to update the current pause
4445 * result upon successfully return of the phy_cfg command
4446 */
4447 bp->link_info.pause =
4448 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
4449 bp->link_info.auto_pause_setting = 0;
4450 if (!bp->link_info.force_link_chng)
4451 bnxt_report_link(bp);
4452 }
4453 bp->link_info.force_link_chng = false;
4454 mutex_unlock(&bp->hwrm_cmd_lock);
4455 return rc;
4456}
4457
4458int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause)
4459{
4460 struct hwrm_port_phy_cfg_input req = {0};
4461
4462 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4463 if (set_pause)
4464 bnxt_hwrm_set_pause_common(bp, &req);
4465
4466 bnxt_hwrm_set_link_common(bp, &req);
4467 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4468}
4469
4470static int bnxt_update_phy_setting(struct bnxt *bp)
4471{
4472 int rc;
4473 bool update_link = false;
4474 bool update_pause = false;
4475 struct bnxt_link_info *link_info = &bp->link_info;
4476
4477 rc = bnxt_update_link(bp, true);
4478 if (rc) {
4479 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
4480 rc);
4481 return rc;
4482 }
4483 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
4484 link_info->auto_pause_setting != link_info->req_flow_ctrl)
4485 update_pause = true;
4486 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
4487 link_info->force_pause_setting != link_info->req_flow_ctrl)
4488 update_pause = true;
4489 if (link_info->req_duplex != link_info->duplex_setting)
4490 update_link = true;
4491 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4492 if (BNXT_AUTO_MODE(link_info->auto_mode))
4493 update_link = true;
4494 if (link_info->req_link_speed != link_info->force_link_speed)
4495 update_link = true;
4496 } else {
4497 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
4498 update_link = true;
4499 if (link_info->advertising != link_info->auto_link_speeds)
4500 update_link = true;
4501 if (link_info->req_link_speed != link_info->auto_link_speed)
4502 update_link = true;
4503 }
4504
4505 if (update_link)
4506 rc = bnxt_hwrm_set_link_setting(bp, update_pause);
4507 else if (update_pause)
4508 rc = bnxt_hwrm_set_pause(bp);
4509 if (rc) {
4510 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
4511 rc);
4512 return rc;
4513 }
4514
4515 return rc;
4516}
4517
Jeffrey Huang11809492015-11-05 16:25:49 -05004518/* Common routine to pre-map certain register block to different GRC window.
4519 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
4520 * in PF and 3 windows in VF that can be customized to map in different
4521 * register blocks.
4522 */
4523static void bnxt_preset_reg_win(struct bnxt *bp)
4524{
4525 if (BNXT_PF(bp)) {
4526 /* CAG registers map to GRC window #4 */
4527 writel(BNXT_CAG_REG_BASE,
4528 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
4529 }
4530}
4531
Michael Chanc0c050c2015-10-22 16:01:17 -04004532static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
4533{
4534 int rc = 0;
4535
Jeffrey Huang11809492015-11-05 16:25:49 -05004536 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04004537 netif_carrier_off(bp->dev);
4538 if (irq_re_init) {
4539 rc = bnxt_setup_int_mode(bp);
4540 if (rc) {
4541 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
4542 rc);
4543 return rc;
4544 }
4545 }
4546 if ((bp->flags & BNXT_FLAG_RFS) &&
4547 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
4548 /* disable RFS if falling back to INTA */
4549 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
4550 bp->flags &= ~BNXT_FLAG_RFS;
4551 }
4552
4553 rc = bnxt_alloc_mem(bp, irq_re_init);
4554 if (rc) {
4555 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
4556 goto open_err_free_mem;
4557 }
4558
4559 if (irq_re_init) {
4560 bnxt_init_napi(bp);
4561 rc = bnxt_request_irq(bp);
4562 if (rc) {
4563 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
4564 goto open_err;
4565 }
4566 }
4567
4568 bnxt_enable_napi(bp);
4569
4570 rc = bnxt_init_nic(bp, irq_re_init);
4571 if (rc) {
4572 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
4573 goto open_err;
4574 }
4575
4576 if (link_re_init) {
4577 rc = bnxt_update_phy_setting(bp);
4578 if (rc)
4579 goto open_err;
4580 }
4581
4582 if (irq_re_init) {
4583#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
4584 vxlan_get_rx_port(bp->dev);
4585#endif
4586 if (!bnxt_hwrm_tunnel_dst_port_alloc(
4587 bp, htons(0x17c1),
4588 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE))
4589 bp->nge_port_cnt = 1;
4590 }
4591
Michael Chancaefe522015-12-09 19:35:42 -05004592 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04004593 bnxt_enable_int(bp);
4594 /* Enable TX queues */
4595 bnxt_tx_enable(bp);
4596 mod_timer(&bp->timer, jiffies + bp->current_interval);
4597
4598 return 0;
4599
4600open_err:
4601 bnxt_disable_napi(bp);
4602 bnxt_del_napi(bp);
4603
4604open_err_free_mem:
4605 bnxt_free_skbs(bp);
4606 bnxt_free_irq(bp);
4607 bnxt_free_mem(bp, true);
4608 return rc;
4609}
4610
4611/* rtnl_lock held */
4612int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
4613{
4614 int rc = 0;
4615
4616 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
4617 if (rc) {
4618 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
4619 dev_close(bp->dev);
4620 }
4621 return rc;
4622}
4623
4624static int bnxt_open(struct net_device *dev)
4625{
4626 struct bnxt *bp = netdev_priv(dev);
4627 int rc = 0;
4628
4629 rc = bnxt_hwrm_func_reset(bp);
4630 if (rc) {
4631 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
4632 rc);
4633 rc = -1;
4634 return rc;
4635 }
4636 return __bnxt_open_nic(bp, true, true);
4637}
4638
4639static void bnxt_disable_int_sync(struct bnxt *bp)
4640{
4641 int i;
4642
4643 atomic_inc(&bp->intr_sem);
4644 if (!netif_running(bp->dev))
4645 return;
4646
4647 bnxt_disable_int(bp);
4648 for (i = 0; i < bp->cp_nr_rings; i++)
4649 synchronize_irq(bp->irq_tbl[i].vector);
4650}
4651
4652int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
4653{
4654 int rc = 0;
4655
4656#ifdef CONFIG_BNXT_SRIOV
4657 if (bp->sriov_cfg) {
4658 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
4659 !bp->sriov_cfg,
4660 BNXT_SRIOV_CFG_WAIT_TMO);
4661 if (rc)
4662 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
4663 }
4664#endif
4665 /* Change device state to avoid TX queue wake up's */
4666 bnxt_tx_disable(bp);
4667
Michael Chancaefe522015-12-09 19:35:42 -05004668 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05004669 smp_mb__after_atomic();
4670 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
4671 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04004672
4673 /* Flush rings before disabling interrupts */
4674 bnxt_shutdown_nic(bp, irq_re_init);
4675
4676 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
4677
4678 bnxt_disable_napi(bp);
4679 bnxt_disable_int_sync(bp);
4680 del_timer_sync(&bp->timer);
4681 bnxt_free_skbs(bp);
4682
4683 if (irq_re_init) {
4684 bnxt_free_irq(bp);
4685 bnxt_del_napi(bp);
4686 }
4687 bnxt_free_mem(bp, irq_re_init);
4688 return rc;
4689}
4690
4691static int bnxt_close(struct net_device *dev)
4692{
4693 struct bnxt *bp = netdev_priv(dev);
4694
4695 bnxt_close_nic(bp, true, true);
4696 return 0;
4697}
4698
4699/* rtnl_lock held */
4700static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4701{
4702 switch (cmd) {
4703 case SIOCGMIIPHY:
4704 /* fallthru */
4705 case SIOCGMIIREG: {
4706 if (!netif_running(dev))
4707 return -EAGAIN;
4708
4709 return 0;
4710 }
4711
4712 case SIOCSMIIREG:
4713 if (!netif_running(dev))
4714 return -EAGAIN;
4715
4716 return 0;
4717
4718 default:
4719 /* do nothing */
4720 break;
4721 }
4722 return -EOPNOTSUPP;
4723}
4724
4725static struct rtnl_link_stats64 *
4726bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
4727{
4728 u32 i;
4729 struct bnxt *bp = netdev_priv(dev);
4730
4731 memset(stats, 0, sizeof(struct rtnl_link_stats64));
4732
4733 if (!bp->bnapi)
4734 return stats;
4735
4736 /* TODO check if we need to synchronize with bnxt_close path */
4737 for (i = 0; i < bp->cp_nr_rings; i++) {
4738 struct bnxt_napi *bnapi = bp->bnapi[i];
4739 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4740 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
4741
4742 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
4743 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
4744 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
4745
4746 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
4747 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
4748 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
4749
4750 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
4751 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
4752 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
4753
4754 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
4755 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
4756 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
4757
4758 stats->rx_missed_errors +=
4759 le64_to_cpu(hw_stats->rx_discard_pkts);
4760
4761 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
4762
4763 stats->rx_dropped += le64_to_cpu(hw_stats->rx_drop_pkts);
4764
4765 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
4766 }
4767
4768 return stats;
4769}
4770
4771static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
4772{
4773 struct net_device *dev = bp->dev;
4774 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
4775 struct netdev_hw_addr *ha;
4776 u8 *haddr;
4777 int mc_count = 0;
4778 bool update = false;
4779 int off = 0;
4780
4781 netdev_for_each_mc_addr(ha, dev) {
4782 if (mc_count >= BNXT_MAX_MC_ADDRS) {
4783 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4784 vnic->mc_list_count = 0;
4785 return false;
4786 }
4787 haddr = ha->addr;
4788 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
4789 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
4790 update = true;
4791 }
4792 off += ETH_ALEN;
4793 mc_count++;
4794 }
4795 if (mc_count)
4796 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
4797
4798 if (mc_count != vnic->mc_list_count) {
4799 vnic->mc_list_count = mc_count;
4800 update = true;
4801 }
4802 return update;
4803}
4804
4805static bool bnxt_uc_list_updated(struct bnxt *bp)
4806{
4807 struct net_device *dev = bp->dev;
4808 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
4809 struct netdev_hw_addr *ha;
4810 int off = 0;
4811
4812 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
4813 return true;
4814
4815 netdev_for_each_uc_addr(ha, dev) {
4816 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
4817 return true;
4818
4819 off += ETH_ALEN;
4820 }
4821 return false;
4822}
4823
4824static void bnxt_set_rx_mode(struct net_device *dev)
4825{
4826 struct bnxt *bp = netdev_priv(dev);
4827 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
4828 u32 mask = vnic->rx_mask;
4829 bool mc_update = false;
4830 bool uc_update;
4831
4832 if (!netif_running(dev))
4833 return;
4834
4835 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
4836 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
4837 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
4838
4839 /* Only allow PF to be in promiscuous mode */
4840 if ((dev->flags & IFF_PROMISC) && BNXT_PF(bp))
4841 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4842
4843 uc_update = bnxt_uc_list_updated(bp);
4844
4845 if (dev->flags & IFF_ALLMULTI) {
4846 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4847 vnic->mc_list_count = 0;
4848 } else {
4849 mc_update = bnxt_mc_list_updated(bp, &mask);
4850 }
4851
4852 if (mask != vnic->rx_mask || uc_update || mc_update) {
4853 vnic->rx_mask = mask;
4854
4855 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
4856 schedule_work(&bp->sp_task);
4857 }
4858}
4859
Michael Chanb664f002015-12-02 01:54:08 -05004860static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04004861{
4862 struct net_device *dev = bp->dev;
4863 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
4864 struct netdev_hw_addr *ha;
4865 int i, off = 0, rc;
4866 bool uc_update;
4867
4868 netif_addr_lock_bh(dev);
4869 uc_update = bnxt_uc_list_updated(bp);
4870 netif_addr_unlock_bh(dev);
4871
4872 if (!uc_update)
4873 goto skip_uc;
4874
4875 mutex_lock(&bp->hwrm_cmd_lock);
4876 for (i = 1; i < vnic->uc_filter_count; i++) {
4877 struct hwrm_cfa_l2_filter_free_input req = {0};
4878
4879 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
4880 -1);
4881
4882 req.l2_filter_id = vnic->fw_l2_filter_id[i];
4883
4884 rc = _hwrm_send_message(bp, &req, sizeof(req),
4885 HWRM_CMD_TIMEOUT);
4886 }
4887 mutex_unlock(&bp->hwrm_cmd_lock);
4888
4889 vnic->uc_filter_count = 1;
4890
4891 netif_addr_lock_bh(dev);
4892 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
4893 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4894 } else {
4895 netdev_for_each_uc_addr(ha, dev) {
4896 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
4897 off += ETH_ALEN;
4898 vnic->uc_filter_count++;
4899 }
4900 }
4901 netif_addr_unlock_bh(dev);
4902
4903 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
4904 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
4905 if (rc) {
4906 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
4907 rc);
4908 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05004909 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004910 }
4911 }
4912
4913skip_uc:
4914 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
4915 if (rc)
4916 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
4917 rc);
Michael Chanb664f002015-12-02 01:54:08 -05004918
4919 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004920}
4921
Michael Chan2bcfa6f2015-12-27 18:19:24 -05004922static bool bnxt_rfs_capable(struct bnxt *bp)
4923{
4924#ifdef CONFIG_RFS_ACCEL
4925 struct bnxt_pf_info *pf = &bp->pf;
4926 int vnics;
4927
4928 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
4929 return false;
4930
4931 vnics = 1 + bp->rx_nr_rings;
4932 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
4933 return false;
4934
4935 return true;
4936#else
4937 return false;
4938#endif
4939}
4940
Michael Chanc0c050c2015-10-22 16:01:17 -04004941static netdev_features_t bnxt_fix_features(struct net_device *dev,
4942 netdev_features_t features)
4943{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05004944 struct bnxt *bp = netdev_priv(dev);
4945
4946 if (!bnxt_rfs_capable(bp))
4947 features &= ~NETIF_F_NTUPLE;
Michael Chanc0c050c2015-10-22 16:01:17 -04004948 return features;
4949}
4950
4951static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
4952{
4953 struct bnxt *bp = netdev_priv(dev);
4954 u32 flags = bp->flags;
4955 u32 changes;
4956 int rc = 0;
4957 bool re_init = false;
4958 bool update_tpa = false;
4959
4960 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
4961 if ((features & NETIF_F_GRO) && (bp->pdev->revision > 0))
4962 flags |= BNXT_FLAG_GRO;
4963 if (features & NETIF_F_LRO)
4964 flags |= BNXT_FLAG_LRO;
4965
4966 if (features & NETIF_F_HW_VLAN_CTAG_RX)
4967 flags |= BNXT_FLAG_STRIP_VLAN;
4968
4969 if (features & NETIF_F_NTUPLE)
4970 flags |= BNXT_FLAG_RFS;
4971
4972 changes = flags ^ bp->flags;
4973 if (changes & BNXT_FLAG_TPA) {
4974 update_tpa = true;
4975 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
4976 (flags & BNXT_FLAG_TPA) == 0)
4977 re_init = true;
4978 }
4979
4980 if (changes & ~BNXT_FLAG_TPA)
4981 re_init = true;
4982
4983 if (flags != bp->flags) {
4984 u32 old_flags = bp->flags;
4985
4986 bp->flags = flags;
4987
Michael Chan2bcfa6f2015-12-27 18:19:24 -05004988 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004989 if (update_tpa)
4990 bnxt_set_ring_params(bp);
4991 return rc;
4992 }
4993
4994 if (re_init) {
4995 bnxt_close_nic(bp, false, false);
4996 if (update_tpa)
4997 bnxt_set_ring_params(bp);
4998
4999 return bnxt_open_nic(bp, false, false);
5000 }
5001 if (update_tpa) {
5002 rc = bnxt_set_tpa(bp,
5003 (flags & BNXT_FLAG_TPA) ?
5004 true : false);
5005 if (rc)
5006 bp->flags = old_flags;
5007 }
5008 }
5009 return rc;
5010}
5011
5012static void bnxt_dbg_dump_states(struct bnxt *bp)
5013{
5014 int i;
5015 struct bnxt_napi *bnapi;
5016 struct bnxt_tx_ring_info *txr;
5017 struct bnxt_rx_ring_info *rxr;
5018 struct bnxt_cp_ring_info *cpr;
5019
5020 for (i = 0; i < bp->cp_nr_rings; i++) {
5021 bnapi = bp->bnapi[i];
5022 txr = &bnapi->tx_ring;
5023 rxr = &bnapi->rx_ring;
5024 cpr = &bnapi->cp_ring;
5025 if (netif_msg_drv(bp)) {
5026 netdev_info(bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5027 i, txr->tx_ring_struct.fw_ring_id,
5028 txr->tx_prod, txr->tx_cons);
5029 netdev_info(bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5030 i, rxr->rx_ring_struct.fw_ring_id,
5031 rxr->rx_prod,
5032 rxr->rx_agg_ring_struct.fw_ring_id,
5033 rxr->rx_agg_prod, rxr->rx_sw_agg_prod);
5034 netdev_info(bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5035 i, cpr->cp_ring_struct.fw_ring_id,
5036 cpr->cp_raw_cons);
5037 }
5038 }
5039}
5040
5041static void bnxt_reset_task(struct bnxt *bp)
5042{
5043 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005044 if (netif_running(bp->dev)) {
5045 bnxt_close_nic(bp, false, false);
5046 bnxt_open_nic(bp, false, false);
5047 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005048}
5049
5050static void bnxt_tx_timeout(struct net_device *dev)
5051{
5052 struct bnxt *bp = netdev_priv(dev);
5053
5054 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5055 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5056 schedule_work(&bp->sp_task);
5057}
5058
5059#ifdef CONFIG_NET_POLL_CONTROLLER
5060static void bnxt_poll_controller(struct net_device *dev)
5061{
5062 struct bnxt *bp = netdev_priv(dev);
5063 int i;
5064
5065 for (i = 0; i < bp->cp_nr_rings; i++) {
5066 struct bnxt_irq *irq = &bp->irq_tbl[i];
5067
5068 disable_irq(irq->vector);
5069 irq->handler(irq->vector, bp->bnapi[i]);
5070 enable_irq(irq->vector);
5071 }
5072}
5073#endif
5074
5075static void bnxt_timer(unsigned long data)
5076{
5077 struct bnxt *bp = (struct bnxt *)data;
5078 struct net_device *dev = bp->dev;
5079
5080 if (!netif_running(dev))
5081 return;
5082
5083 if (atomic_read(&bp->intr_sem) != 0)
5084 goto bnxt_restart_timer;
5085
5086bnxt_restart_timer:
5087 mod_timer(&bp->timer, jiffies + bp->current_interval);
5088}
5089
5090static void bnxt_cfg_ntp_filters(struct bnxt *);
5091
5092static void bnxt_sp_task(struct work_struct *work)
5093{
5094 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5095 int rc;
5096
Michael Chan4cebdce2015-12-09 19:35:43 -05005097 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5098 smp_mb__after_atomic();
5099 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5100 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005101 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005102 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005103
5104 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5105 bnxt_cfg_rx_mode(bp);
5106
5107 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5108 bnxt_cfg_ntp_filters(bp);
5109 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5110 rc = bnxt_update_link(bp, true);
5111 if (rc)
5112 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5113 rc);
5114 }
5115 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5116 bnxt_hwrm_exec_fwd_req(bp);
5117 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5118 bnxt_hwrm_tunnel_dst_port_alloc(
5119 bp, bp->vxlan_port,
5120 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5121 }
5122 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5123 bnxt_hwrm_tunnel_dst_port_free(
5124 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5125 }
Michael Chan028de142015-12-09 19:35:44 -05005126 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event)) {
5127 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5128 * for BNXT_STATE_IN_SP_TASK to clear.
5129 */
5130 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5131 rtnl_lock();
Michael Chanc0c050c2015-10-22 16:01:17 -04005132 bnxt_reset_task(bp);
Michael Chan028de142015-12-09 19:35:44 -05005133 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5134 rtnl_unlock();
5135 }
Michael Chan4cebdce2015-12-09 19:35:43 -05005136
5137 smp_mb__before_atomic();
5138 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005139}
5140
5141static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5142{
5143 int rc;
5144 struct bnxt *bp = netdev_priv(dev);
5145
5146 SET_NETDEV_DEV(dev, &pdev->dev);
5147
5148 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5149 rc = pci_enable_device(pdev);
5150 if (rc) {
5151 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5152 goto init_err;
5153 }
5154
5155 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5156 dev_err(&pdev->dev,
5157 "Cannot find PCI device base address, aborting\n");
5158 rc = -ENODEV;
5159 goto init_err_disable;
5160 }
5161
5162 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5163 if (rc) {
5164 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5165 goto init_err_disable;
5166 }
5167
5168 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5169 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5170 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5171 goto init_err_disable;
5172 }
5173
5174 pci_set_master(pdev);
5175
5176 bp->dev = dev;
5177 bp->pdev = pdev;
5178
5179 bp->bar0 = pci_ioremap_bar(pdev, 0);
5180 if (!bp->bar0) {
5181 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5182 rc = -ENOMEM;
5183 goto init_err_release;
5184 }
5185
5186 bp->bar1 = pci_ioremap_bar(pdev, 2);
5187 if (!bp->bar1) {
5188 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
5189 rc = -ENOMEM;
5190 goto init_err_release;
5191 }
5192
5193 bp->bar2 = pci_ioremap_bar(pdev, 4);
5194 if (!bp->bar2) {
5195 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
5196 rc = -ENOMEM;
5197 goto init_err_release;
5198 }
5199
5200 INIT_WORK(&bp->sp_task, bnxt_sp_task);
5201
5202 spin_lock_init(&bp->ntp_fltr_lock);
5203
5204 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
5205 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
5206
5207 bp->coal_ticks = BNXT_USEC_TO_COAL_TIMER(4);
5208 bp->coal_bufs = 20;
5209 bp->coal_ticks_irq = BNXT_USEC_TO_COAL_TIMER(1);
5210 bp->coal_bufs_irq = 2;
5211
5212 init_timer(&bp->timer);
5213 bp->timer.data = (unsigned long)bp;
5214 bp->timer.function = bnxt_timer;
5215 bp->current_interval = BNXT_TIMER_INTERVAL;
5216
Michael Chancaefe522015-12-09 19:35:42 -05005217 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005218
5219 return 0;
5220
5221init_err_release:
5222 if (bp->bar2) {
5223 pci_iounmap(pdev, bp->bar2);
5224 bp->bar2 = NULL;
5225 }
5226
5227 if (bp->bar1) {
5228 pci_iounmap(pdev, bp->bar1);
5229 bp->bar1 = NULL;
5230 }
5231
5232 if (bp->bar0) {
5233 pci_iounmap(pdev, bp->bar0);
5234 bp->bar0 = NULL;
5235 }
5236
5237 pci_release_regions(pdev);
5238
5239init_err_disable:
5240 pci_disable_device(pdev);
5241
5242init_err:
5243 return rc;
5244}
5245
5246/* rtnl_lock held */
5247static int bnxt_change_mac_addr(struct net_device *dev, void *p)
5248{
5249 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005250 struct bnxt *bp = netdev_priv(dev);
5251 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005252
5253 if (!is_valid_ether_addr(addr->sa_data))
5254 return -EADDRNOTAVAIL;
5255
Jeffrey Huangbdd43472015-12-02 01:54:07 -05005256#ifdef CONFIG_BNXT_SRIOV
5257 if (BNXT_VF(bp) && is_valid_ether_addr(bp->vf.mac_addr))
5258 return -EADDRNOTAVAIL;
5259#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005260
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005261 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
5262 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005263
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005264 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5265 if (netif_running(dev)) {
5266 bnxt_close_nic(bp, false, false);
5267 rc = bnxt_open_nic(bp, false, false);
5268 }
5269
5270 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005271}
5272
5273/* rtnl_lock held */
5274static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
5275{
5276 struct bnxt *bp = netdev_priv(dev);
5277
5278 if (new_mtu < 60 || new_mtu > 9000)
5279 return -EINVAL;
5280
5281 if (netif_running(dev))
5282 bnxt_close_nic(bp, false, false);
5283
5284 dev->mtu = new_mtu;
5285 bnxt_set_ring_params(bp);
5286
5287 if (netif_running(dev))
5288 return bnxt_open_nic(bp, false, false);
5289
5290 return 0;
5291}
5292
5293static int bnxt_setup_tc(struct net_device *dev, u8 tc)
5294{
5295 struct bnxt *bp = netdev_priv(dev);
5296
5297 if (tc > bp->max_tc) {
5298 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
5299 tc, bp->max_tc);
5300 return -EINVAL;
5301 }
5302
5303 if (netdev_get_num_tc(dev) == tc)
5304 return 0;
5305
5306 if (tc) {
5307 int max_rx_rings, max_tx_rings;
5308
5309 bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings);
5310 if (bp->tx_nr_rings_per_tc * tc > max_tx_rings)
5311 return -ENOMEM;
5312 }
5313
5314 /* Needs to close the device and do hw resource re-allocations */
5315 if (netif_running(bp->dev))
5316 bnxt_close_nic(bp, true, false);
5317
5318 if (tc) {
5319 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
5320 netdev_set_num_tc(dev, tc);
5321 } else {
5322 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5323 netdev_reset_tc(dev);
5324 }
5325 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
5326 bp->num_stat_ctxs = bp->cp_nr_rings;
5327
5328 if (netif_running(bp->dev))
5329 return bnxt_open_nic(bp, true, false);
5330
5331 return 0;
5332}
5333
5334#ifdef CONFIG_RFS_ACCEL
5335static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
5336 struct bnxt_ntuple_filter *f2)
5337{
5338 struct flow_keys *keys1 = &f1->fkeys;
5339 struct flow_keys *keys2 = &f2->fkeys;
5340
5341 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
5342 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
5343 keys1->ports.ports == keys2->ports.ports &&
5344 keys1->basic.ip_proto == keys2->basic.ip_proto &&
5345 keys1->basic.n_proto == keys2->basic.n_proto &&
5346 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
5347 return true;
5348
5349 return false;
5350}
5351
5352static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
5353 u16 rxq_index, u32 flow_id)
5354{
5355 struct bnxt *bp = netdev_priv(dev);
5356 struct bnxt_ntuple_filter *fltr, *new_fltr;
5357 struct flow_keys *fkeys;
5358 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05005359 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005360 struct hlist_head *head;
5361
5362 if (skb->encapsulation)
5363 return -EPROTONOSUPPORT;
5364
5365 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
5366 if (!new_fltr)
5367 return -ENOMEM;
5368
5369 fkeys = &new_fltr->fkeys;
5370 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
5371 rc = -EPROTONOSUPPORT;
5372 goto err_free;
5373 }
5374
5375 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
5376 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
5377 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
5378 rc = -EPROTONOSUPPORT;
5379 goto err_free;
5380 }
5381
5382 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
5383
5384 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
5385 head = &bp->ntp_fltr_hash_tbl[idx];
5386 rcu_read_lock();
5387 hlist_for_each_entry_rcu(fltr, head, hash) {
5388 if (bnxt_fltr_match(fltr, new_fltr)) {
5389 rcu_read_unlock();
5390 rc = 0;
5391 goto err_free;
5392 }
5393 }
5394 rcu_read_unlock();
5395
5396 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05005397 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
5398 BNXT_NTP_FLTR_MAX_FLTR, 0);
5399 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005400 spin_unlock_bh(&bp->ntp_fltr_lock);
5401 rc = -ENOMEM;
5402 goto err_free;
5403 }
5404
Michael Chan84e86b92015-11-05 16:25:50 -05005405 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005406 new_fltr->flow_id = flow_id;
5407 new_fltr->rxq = rxq_index;
5408 hlist_add_head_rcu(&new_fltr->hash, head);
5409 bp->ntp_fltr_count++;
5410 spin_unlock_bh(&bp->ntp_fltr_lock);
5411
5412 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
5413 schedule_work(&bp->sp_task);
5414
5415 return new_fltr->sw_id;
5416
5417err_free:
5418 kfree(new_fltr);
5419 return rc;
5420}
5421
5422static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5423{
5424 int i;
5425
5426 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
5427 struct hlist_head *head;
5428 struct hlist_node *tmp;
5429 struct bnxt_ntuple_filter *fltr;
5430 int rc;
5431
5432 head = &bp->ntp_fltr_hash_tbl[i];
5433 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
5434 bool del = false;
5435
5436 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
5437 if (rps_may_expire_flow(bp->dev, fltr->rxq,
5438 fltr->flow_id,
5439 fltr->sw_id)) {
5440 bnxt_hwrm_cfa_ntuple_filter_free(bp,
5441 fltr);
5442 del = true;
5443 }
5444 } else {
5445 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
5446 fltr);
5447 if (rc)
5448 del = true;
5449 else
5450 set_bit(BNXT_FLTR_VALID, &fltr->state);
5451 }
5452
5453 if (del) {
5454 spin_lock_bh(&bp->ntp_fltr_lock);
5455 hlist_del_rcu(&fltr->hash);
5456 bp->ntp_fltr_count--;
5457 spin_unlock_bh(&bp->ntp_fltr_lock);
5458 synchronize_rcu();
5459 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
5460 kfree(fltr);
5461 }
5462 }
5463 }
5464}
5465
5466#else
5467
5468static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5469{
5470}
5471
5472#endif /* CONFIG_RFS_ACCEL */
5473
5474static void bnxt_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
5475 __be16 port)
5476{
5477 struct bnxt *bp = netdev_priv(dev);
5478
5479 if (!netif_running(dev))
5480 return;
5481
5482 if (sa_family != AF_INET6 && sa_family != AF_INET)
5483 return;
5484
5485 if (bp->vxlan_port_cnt && bp->vxlan_port != port)
5486 return;
5487
5488 bp->vxlan_port_cnt++;
5489 if (bp->vxlan_port_cnt == 1) {
5490 bp->vxlan_port = port;
5491 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
5492 schedule_work(&bp->sp_task);
5493 }
5494}
5495
5496static void bnxt_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
5497 __be16 port)
5498{
5499 struct bnxt *bp = netdev_priv(dev);
5500
5501 if (!netif_running(dev))
5502 return;
5503
5504 if (sa_family != AF_INET6 && sa_family != AF_INET)
5505 return;
5506
5507 if (bp->vxlan_port_cnt && bp->vxlan_port == port) {
5508 bp->vxlan_port_cnt--;
5509
5510 if (bp->vxlan_port_cnt == 0) {
5511 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
5512 schedule_work(&bp->sp_task);
5513 }
5514 }
5515}
5516
5517static const struct net_device_ops bnxt_netdev_ops = {
5518 .ndo_open = bnxt_open,
5519 .ndo_start_xmit = bnxt_start_xmit,
5520 .ndo_stop = bnxt_close,
5521 .ndo_get_stats64 = bnxt_get_stats64,
5522 .ndo_set_rx_mode = bnxt_set_rx_mode,
5523 .ndo_do_ioctl = bnxt_ioctl,
5524 .ndo_validate_addr = eth_validate_addr,
5525 .ndo_set_mac_address = bnxt_change_mac_addr,
5526 .ndo_change_mtu = bnxt_change_mtu,
5527 .ndo_fix_features = bnxt_fix_features,
5528 .ndo_set_features = bnxt_set_features,
5529 .ndo_tx_timeout = bnxt_tx_timeout,
5530#ifdef CONFIG_BNXT_SRIOV
5531 .ndo_get_vf_config = bnxt_get_vf_config,
5532 .ndo_set_vf_mac = bnxt_set_vf_mac,
5533 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
5534 .ndo_set_vf_rate = bnxt_set_vf_bw,
5535 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
5536 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
5537#endif
5538#ifdef CONFIG_NET_POLL_CONTROLLER
5539 .ndo_poll_controller = bnxt_poll_controller,
5540#endif
5541 .ndo_setup_tc = bnxt_setup_tc,
5542#ifdef CONFIG_RFS_ACCEL
5543 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
5544#endif
5545 .ndo_add_vxlan_port = bnxt_add_vxlan_port,
5546 .ndo_del_vxlan_port = bnxt_del_vxlan_port,
5547#ifdef CONFIG_NET_RX_BUSY_POLL
5548 .ndo_busy_poll = bnxt_busy_poll,
5549#endif
5550};
5551
5552static void bnxt_remove_one(struct pci_dev *pdev)
5553{
5554 struct net_device *dev = pci_get_drvdata(pdev);
5555 struct bnxt *bp = netdev_priv(dev);
5556
5557 if (BNXT_PF(bp))
5558 bnxt_sriov_disable(bp);
5559
5560 unregister_netdev(dev);
5561 cancel_work_sync(&bp->sp_task);
5562 bp->sp_event = 0;
5563
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05005564 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005565 bnxt_free_hwrm_resources(bp);
5566 pci_iounmap(pdev, bp->bar2);
5567 pci_iounmap(pdev, bp->bar1);
5568 pci_iounmap(pdev, bp->bar0);
5569 free_netdev(dev);
5570
5571 pci_release_regions(pdev);
5572 pci_disable_device(pdev);
5573}
5574
5575static int bnxt_probe_phy(struct bnxt *bp)
5576{
5577 int rc = 0;
5578 struct bnxt_link_info *link_info = &bp->link_info;
5579 char phy_ver[PHY_VER_STR_LEN];
5580
5581 rc = bnxt_update_link(bp, false);
5582 if (rc) {
5583 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
5584 rc);
5585 return rc;
5586 }
5587
5588 /*initialize the ethool setting copy with NVM settings */
5589 if (BNXT_AUTO_MODE(link_info->auto_mode))
5590 link_info->autoneg |= BNXT_AUTONEG_SPEED;
5591
5592 if (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) {
5593 if (link_info->auto_pause_setting == BNXT_LINK_PAUSE_BOTH)
5594 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
5595 link_info->req_flow_ctrl = link_info->auto_pause_setting;
5596 } else if (link_info->force_pause_setting & BNXT_LINK_PAUSE_BOTH) {
5597 link_info->req_flow_ctrl = link_info->force_pause_setting;
5598 }
5599 link_info->req_duplex = link_info->duplex_setting;
5600 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
5601 link_info->req_link_speed = link_info->auto_link_speed;
5602 else
5603 link_info->req_link_speed = link_info->force_link_speed;
5604 link_info->advertising = link_info->auto_link_speeds;
5605 snprintf(phy_ver, PHY_VER_STR_LEN, " ph %d.%d.%d",
5606 link_info->phy_ver[0],
5607 link_info->phy_ver[1],
5608 link_info->phy_ver[2]);
5609 strcat(bp->fw_ver_str, phy_ver);
5610 return rc;
5611}
5612
5613static int bnxt_get_max_irq(struct pci_dev *pdev)
5614{
5615 u16 ctrl;
5616
5617 if (!pdev->msix_cap)
5618 return 1;
5619
5620 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
5621 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
5622}
5623
5624void bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx)
5625{
Michael Chanb72d4a62015-12-27 18:19:27 -05005626 int max_rings = 0, max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005627
5628 if (BNXT_PF(bp)) {
Michael Chan4a21b492015-12-27 18:19:26 -05005629 *max_tx = bp->pf.max_tx_rings;
5630 *max_rx = bp->pf.max_rx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005631 max_rings = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
5632 max_rings = min_t(int, max_rings, bp->pf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05005633 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04005634 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04005635#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04005636 *max_tx = bp->vf.max_tx_rings;
5637 *max_rx = bp->vf.max_rx_rings;
5638 max_rings = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
5639 max_rings = min_t(int, max_rings, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05005640 max_ring_grps = bp->vf.max_hw_ring_grps;
Michael Chan379a80a2015-10-23 15:06:19 -04005641#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005642 }
5643 if (bp->flags & BNXT_FLAG_AGG_RINGS)
5644 *max_rx >>= 1;
5645
5646 *max_rx = min_t(int, *max_rx, max_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05005647 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chanc0c050c2015-10-22 16:01:17 -04005648 *max_tx = min_t(int, *max_tx, max_rings);
5649}
5650
5651static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
5652{
5653 static int version_printed;
5654 struct net_device *dev;
5655 struct bnxt *bp;
5656 int rc, max_rx_rings, max_tx_rings, max_irqs, dflt_rings;
5657
5658 if (version_printed++ == 0)
5659 pr_info("%s", version);
5660
5661 max_irqs = bnxt_get_max_irq(pdev);
5662 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
5663 if (!dev)
5664 return -ENOMEM;
5665
5666 bp = netdev_priv(dev);
5667
5668 if (bnxt_vf_pciid(ent->driver_data))
5669 bp->flags |= BNXT_FLAG_VF;
5670
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005671 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04005672 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04005673
5674 rc = bnxt_init_board(pdev, dev);
5675 if (rc < 0)
5676 goto init_err_free;
5677
5678 dev->netdev_ops = &bnxt_netdev_ops;
5679 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
5680 dev->ethtool_ops = &bnxt_ethtool_ops;
5681
5682 pci_set_drvdata(pdev, dev);
5683
5684 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
5685 NETIF_F_TSO | NETIF_F_TSO6 |
5686 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
5687 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT |
5688 NETIF_F_RXHASH |
5689 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO;
5690
Michael Chanc0c050c2015-10-22 16:01:17 -04005691 dev->hw_enc_features =
5692 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
5693 NETIF_F_TSO | NETIF_F_TSO6 |
5694 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
5695 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
5696 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
5697 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
5698 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
5699 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
5700 dev->priv_flags |= IFF_UNICAST_FLT;
5701
5702#ifdef CONFIG_BNXT_SRIOV
5703 init_waitqueue_head(&bp->sriov_cfg_wait);
5704#endif
5705 rc = bnxt_alloc_hwrm_resources(bp);
5706 if (rc)
5707 goto init_err;
5708
5709 mutex_init(&bp->hwrm_cmd_lock);
5710 bnxt_hwrm_ver_get(bp);
5711
5712 rc = bnxt_hwrm_func_drv_rgtr(bp);
5713 if (rc)
5714 goto init_err;
5715
5716 /* Get the MAX capabilities for this function */
5717 rc = bnxt_hwrm_func_qcaps(bp);
5718 if (rc) {
5719 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
5720 rc);
5721 rc = -1;
5722 goto init_err;
5723 }
5724
5725 rc = bnxt_hwrm_queue_qportcfg(bp);
5726 if (rc) {
5727 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
5728 rc);
5729 rc = -1;
5730 goto init_err;
5731 }
5732
5733 bnxt_set_tpa_flags(bp);
5734 bnxt_set_ring_params(bp);
5735 dflt_rings = netif_get_num_default_rss_queues();
Jeffrey Huangbdd43472015-12-02 01:54:07 -05005736 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04005737 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04005738#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05005739 else
Michael Chanc0c050c2015-10-22 16:01:17 -04005740 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04005741#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005742 bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings);
5743 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
5744 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
5745 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5746 bp->cp_nr_rings = max_t(int, bp->rx_nr_rings, bp->tx_nr_rings);
5747 bp->num_stat_ctxs = bp->cp_nr_rings;
5748
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005749 if (BNXT_PF(bp)) {
5750 dev->hw_features |= NETIF_F_NTUPLE;
5751 if (bnxt_rfs_capable(bp)) {
5752 bp->flags |= BNXT_FLAG_RFS;
5753 dev->features |= NETIF_F_NTUPLE;
5754 }
5755 }
5756
Michael Chanc0c050c2015-10-22 16:01:17 -04005757 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
5758 bp->flags |= BNXT_FLAG_STRIP_VLAN;
5759
5760 rc = bnxt_probe_phy(bp);
5761 if (rc)
5762 goto init_err;
5763
5764 rc = register_netdev(dev);
5765 if (rc)
5766 goto init_err;
5767
5768 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
5769 board_info[ent->driver_data].name,
5770 (long)pci_resource_start(pdev, 0), dev->dev_addr);
5771
5772 return 0;
5773
5774init_err:
5775 pci_iounmap(pdev, bp->bar0);
5776 pci_release_regions(pdev);
5777 pci_disable_device(pdev);
5778
5779init_err_free:
5780 free_netdev(dev);
5781 return rc;
5782}
5783
5784static struct pci_driver bnxt_pci_driver = {
5785 .name = DRV_MODULE_NAME,
5786 .id_table = bnxt_pci_tbl,
5787 .probe = bnxt_init_one,
5788 .remove = bnxt_remove_one,
5789#if defined(CONFIG_BNXT_SRIOV)
5790 .sriov_configure = bnxt_sriov_configure,
5791#endif
5792};
5793
5794module_pci_driver(bnxt_pci_driver);