blob: cd8737d0804f1abe7f40a2065774ad96b84302de [file] [log] [blame]
Alexandre Belloni09853ce2014-12-17 22:15:39 +01001/*
2 * Driver for Allwinner sun4i Pulse Width Modulation Controller
3 *
4 * Copyright (C) 2014 Alexandre Belloni <alexandre.belloni@free-electrons.com>
5 *
6 * Licensed under GPLv2.
7 */
8
9#include <linux/bitops.h>
10#include <linux/clk.h>
Alexandre Bellonic32c5c52017-05-30 21:32:08 +020011#include <linux/delay.h>
Alexandre Belloni09853ce2014-12-17 22:15:39 +010012#include <linux/err.h>
13#include <linux/io.h>
Alexandre Bellonic32c5c52017-05-30 21:32:08 +020014#include <linux/jiffies.h>
Alexandre Belloni09853ce2014-12-17 22:15:39 +010015#include <linux/module.h>
16#include <linux/of.h>
17#include <linux/of_device.h>
18#include <linux/platform_device.h>
19#include <linux/pwm.h>
20#include <linux/slab.h>
21#include <linux/spinlock.h>
22#include <linux/time.h>
23
24#define PWM_CTRL_REG 0x0
25
26#define PWM_CH_PRD_BASE 0x4
27#define PWM_CH_PRD_OFFSET 0x4
28#define PWM_CH_PRD(ch) (PWM_CH_PRD_BASE + PWM_CH_PRD_OFFSET * (ch))
29
30#define PWMCH_OFFSET 15
31#define PWM_PRESCAL_MASK GENMASK(3, 0)
32#define PWM_PRESCAL_OFF 0
33#define PWM_EN BIT(4)
34#define PWM_ACT_STATE BIT(5)
35#define PWM_CLK_GATING BIT(6)
36#define PWM_MODE BIT(7)
37#define PWM_PULSE BIT(8)
38#define PWM_BYPASS BIT(9)
39
40#define PWM_RDY_BASE 28
41#define PWM_RDY_OFFSET 1
42#define PWM_RDY(ch) BIT(PWM_RDY_BASE + PWM_RDY_OFFSET * (ch))
43
44#define PWM_PRD(prd) (((prd) - 1) << 16)
45#define PWM_PRD_MASK GENMASK(15, 0)
46
47#define PWM_DTY_MASK GENMASK(15, 0)
48
Alexandre Belloni93e0dfb2017-05-30 21:32:07 +020049#define PWM_REG_PRD(reg) ((((reg) >> 16) & PWM_PRD_MASK) + 1)
50#define PWM_REG_DTY(reg) ((reg) & PWM_DTY_MASK)
51#define PWM_REG_PRESCAL(reg, chan) (((reg) >> ((chan) * PWMCH_OFFSET)) & PWM_PRESCAL_MASK)
52
Alexandre Belloni09853ce2014-12-17 22:15:39 +010053#define BIT_CH(bit, chan) ((bit) << ((chan) * PWMCH_OFFSET))
54
55static const u32 prescaler_table[] = {
56 120,
57 180,
58 240,
59 360,
60 480,
61 0,
62 0,
63 0,
64 12000,
65 24000,
66 36000,
67 48000,
68 72000,
69 0,
70 0,
71 0, /* Actually 1 but tested separately */
72};
73
74struct sun4i_pwm_data {
75 bool has_prescaler_bypass;
76 bool has_rdy;
Hans de Goedef6649f72015-10-11 11:49:57 +020077 unsigned int npwm;
Alexandre Belloni09853ce2014-12-17 22:15:39 +010078};
79
80struct sun4i_pwm_chip {
81 struct pwm_chip chip;
82 struct clk *clk;
83 void __iomem *base;
84 spinlock_t ctrl_lock;
85 const struct sun4i_pwm_data *data;
Alexandre Bellonic32c5c52017-05-30 21:32:08 +020086 unsigned long next_period[2];
87 bool needs_delay[2];
Alexandre Belloni09853ce2014-12-17 22:15:39 +010088};
89
90static inline struct sun4i_pwm_chip *to_sun4i_pwm_chip(struct pwm_chip *chip)
91{
92 return container_of(chip, struct sun4i_pwm_chip, chip);
93}
94
95static inline u32 sun4i_pwm_readl(struct sun4i_pwm_chip *chip,
96 unsigned long offset)
97{
98 return readl(chip->base + offset);
99}
100
101static inline void sun4i_pwm_writel(struct sun4i_pwm_chip *chip,
102 u32 val, unsigned long offset)
103{
104 writel(val, chip->base + offset);
105}
106
Alexandre Belloni93e0dfb2017-05-30 21:32:07 +0200107static void sun4i_pwm_get_state(struct pwm_chip *chip,
108 struct pwm_device *pwm,
109 struct pwm_state *state)
110{
111 struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
112 u64 clk_rate, tmp;
113 u32 val;
114 unsigned int prescaler;
115
116 clk_rate = clk_get_rate(sun4i_pwm->clk);
117
118 val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
119
120 if ((val == PWM_PRESCAL_MASK) && sun4i_pwm->data->has_prescaler_bypass)
121 prescaler = 1;
122 else
123 prescaler = prescaler_table[PWM_REG_PRESCAL(val, pwm->hwpwm)];
124
125 if (prescaler == 0)
126 return;
127
128 if (val & BIT_CH(PWM_ACT_STATE, pwm->hwpwm))
129 state->polarity = PWM_POLARITY_NORMAL;
130 else
131 state->polarity = PWM_POLARITY_INVERSED;
132
133 if (val & BIT_CH(PWM_CLK_GATING | PWM_EN, pwm->hwpwm))
134 state->enabled = true;
135 else
136 state->enabled = false;
137
138 val = sun4i_pwm_readl(sun4i_pwm, PWM_CH_PRD(pwm->hwpwm));
139
140 tmp = prescaler * NSEC_PER_SEC * PWM_REG_DTY(val);
141 state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
142
143 tmp = prescaler * NSEC_PER_SEC * PWM_REG_PRD(val);
144 state->period = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
145}
146
Alexandre Bellonic32c5c52017-05-30 21:32:08 +0200147static int sun4i_pwm_calculate(struct sun4i_pwm_chip *sun4i_pwm,
148 struct pwm_state *state,
149 u32 *dty, u32 *prd, unsigned int *prsclr)
150{
151 u64 clk_rate, div = 0;
152 unsigned int pval, prescaler = 0;
153
154 clk_rate = clk_get_rate(sun4i_pwm->clk);
155
156 if (sun4i_pwm->data->has_prescaler_bypass) {
157 /* First, test without any prescaler when available */
158 prescaler = PWM_PRESCAL_MASK;
159 pval = 1;
160 /*
161 * When not using any prescaler, the clock period in nanoseconds
162 * is not an integer so round it half up instead of
163 * truncating to get less surprising values.
164 */
165 div = clk_rate * state->period + NSEC_PER_SEC / 2;
166 do_div(div, NSEC_PER_SEC);
167 if (div - 1 > PWM_PRD_MASK)
168 prescaler = 0;
169 }
170
171 if (prescaler == 0) {
172 /* Go up from the first divider */
173 for (prescaler = 0; prescaler < PWM_PRESCAL_MASK; prescaler++) {
174 if (!prescaler_table[prescaler])
175 continue;
176 pval = prescaler_table[prescaler];
177 div = clk_rate;
178 do_div(div, pval);
179 div = div * state->period;
180 do_div(div, NSEC_PER_SEC);
181 if (div - 1 <= PWM_PRD_MASK)
182 break;
183 }
184
185 if (div - 1 > PWM_PRD_MASK)
186 return -EINVAL;
187 }
188
189 *prd = div;
190 div *= state->duty_cycle;
191 do_div(div, state->period);
192 *dty = div;
193 *prsclr = prescaler;
194
195 div = (u64)pval * NSEC_PER_SEC * *prd;
196 state->period = DIV_ROUND_CLOSEST_ULL(div, clk_rate);
197
198 div = (u64)pval * NSEC_PER_SEC * *dty;
199 state->duty_cycle = DIV_ROUND_CLOSEST_ULL(div, clk_rate);
200
201 return 0;
202}
203
204static int sun4i_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
205 struct pwm_state *state)
206{
207 struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
208 struct pwm_state cstate;
209 u32 ctrl;
210 int ret;
211 unsigned int delay_us;
212 unsigned long now;
213
214 pwm_get_state(pwm, &cstate);
215
216 if (!cstate.enabled) {
217 ret = clk_prepare_enable(sun4i_pwm->clk);
218 if (ret) {
219 dev_err(chip->dev, "failed to enable PWM clock\n");
220 return ret;
221 }
222 }
223
224 spin_lock(&sun4i_pwm->ctrl_lock);
225 ctrl = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
226
227 if ((cstate.period != state->period) ||
228 (cstate.duty_cycle != state->duty_cycle)) {
229 u32 period, duty, val;
230 unsigned int prescaler;
231
232 ret = sun4i_pwm_calculate(sun4i_pwm, state,
233 &duty, &period, &prescaler);
234 if (ret) {
235 dev_err(chip->dev, "period exceeds the maximum value\n");
236 spin_unlock(&sun4i_pwm->ctrl_lock);
237 if (!cstate.enabled)
238 clk_disable_unprepare(sun4i_pwm->clk);
239 return ret;
240 }
241
242 if (PWM_REG_PRESCAL(ctrl, pwm->hwpwm) != prescaler) {
243 /* Prescaler changed, the clock has to be gated */
244 ctrl &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
245 sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
246
247 ctrl &= ~BIT_CH(PWM_PRESCAL_MASK, pwm->hwpwm);
248 ctrl |= BIT_CH(prescaler, pwm->hwpwm);
249 }
250
251 val = (duty & PWM_DTY_MASK) | PWM_PRD(period);
252 sun4i_pwm_writel(sun4i_pwm, val, PWM_CH_PRD(pwm->hwpwm));
253 sun4i_pwm->next_period[pwm->hwpwm] = jiffies +
254 usecs_to_jiffies(cstate.period / 1000 + 1);
255 sun4i_pwm->needs_delay[pwm->hwpwm] = true;
256 }
257
258 if (state->polarity != PWM_POLARITY_NORMAL)
259 ctrl &= ~BIT_CH(PWM_ACT_STATE, pwm->hwpwm);
260 else
261 ctrl |= BIT_CH(PWM_ACT_STATE, pwm->hwpwm);
262
263 ctrl |= BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
264 if (state->enabled) {
265 ctrl |= BIT_CH(PWM_EN, pwm->hwpwm);
266 } else if (!sun4i_pwm->needs_delay[pwm->hwpwm]) {
267 ctrl &= ~BIT_CH(PWM_EN, pwm->hwpwm);
268 ctrl &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
269 }
270
271 sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
272
273 spin_unlock(&sun4i_pwm->ctrl_lock);
274
275 if (state->enabled)
276 return 0;
277
278 if (!sun4i_pwm->needs_delay[pwm->hwpwm]) {
279 clk_disable_unprepare(sun4i_pwm->clk);
280 return 0;
281 }
282
283 /* We need a full period to elapse before disabling the channel. */
284 now = jiffies;
285 if (sun4i_pwm->needs_delay[pwm->hwpwm] &&
286 time_before(now, sun4i_pwm->next_period[pwm->hwpwm])) {
287 delay_us = jiffies_to_usecs(sun4i_pwm->next_period[pwm->hwpwm] -
288 now);
289 if ((delay_us / 500) > MAX_UDELAY_MS)
290 msleep(delay_us / 1000 + 1);
291 else
292 usleep_range(delay_us, delay_us * 2);
293 }
294 sun4i_pwm->needs_delay[pwm->hwpwm] = false;
295
296 spin_lock(&sun4i_pwm->ctrl_lock);
297 ctrl = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
298 ctrl &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
299 ctrl &= ~BIT_CH(PWM_EN, pwm->hwpwm);
300 sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
301 spin_unlock(&sun4i_pwm->ctrl_lock);
302
303 clk_disable_unprepare(sun4i_pwm->clk);
304
305 return 0;
306}
307
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100308static int sun4i_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
309 int duty_ns, int period_ns)
310{
311 struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
312 u32 prd, dty, val, clk_gate;
313 u64 clk_rate, div = 0;
314 unsigned int prescaler = 0;
315 int err;
316
317 clk_rate = clk_get_rate(sun4i_pwm->clk);
318
319 if (sun4i_pwm->data->has_prescaler_bypass) {
320 /* First, test without any prescaler when available */
321 prescaler = PWM_PRESCAL_MASK;
322 /*
323 * When not using any prescaler, the clock period in nanoseconds
324 * is not an integer so round it half up instead of
325 * truncating to get less surprising values.
326 */
Olliver Schinagl5dcd7b42015-10-26 22:32:33 +0100327 div = clk_rate * period_ns + NSEC_PER_SEC / 2;
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100328 do_div(div, NSEC_PER_SEC);
329 if (div - 1 > PWM_PRD_MASK)
330 prescaler = 0;
331 }
332
333 if (prescaler == 0) {
334 /* Go up from the first divider */
335 for (prescaler = 0; prescaler < PWM_PRESCAL_MASK; prescaler++) {
336 if (!prescaler_table[prescaler])
337 continue;
338 div = clk_rate;
339 do_div(div, prescaler_table[prescaler]);
340 div = div * period_ns;
341 do_div(div, NSEC_PER_SEC);
342 if (div - 1 <= PWM_PRD_MASK)
343 break;
344 }
345
346 if (div - 1 > PWM_PRD_MASK) {
347 dev_err(chip->dev, "period exceeds the maximum value\n");
348 return -EINVAL;
349 }
350 }
351
352 prd = div;
353 div *= duty_ns;
354 do_div(div, period_ns);
355 dty = div;
356
357 err = clk_prepare_enable(sun4i_pwm->clk);
358 if (err) {
359 dev_err(chip->dev, "failed to enable PWM clock\n");
360 return err;
361 }
362
363 spin_lock(&sun4i_pwm->ctrl_lock);
364 val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
365
366 if (sun4i_pwm->data->has_rdy && (val & PWM_RDY(pwm->hwpwm))) {
367 spin_unlock(&sun4i_pwm->ctrl_lock);
368 clk_disable_unprepare(sun4i_pwm->clk);
369 return -EBUSY;
370 }
371
372 clk_gate = val & BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
373 if (clk_gate) {
374 val &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
375 sun4i_pwm_writel(sun4i_pwm, val, PWM_CTRL_REG);
376 }
377
378 val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
379 val &= ~BIT_CH(PWM_PRESCAL_MASK, pwm->hwpwm);
380 val |= BIT_CH(prescaler, pwm->hwpwm);
381 sun4i_pwm_writel(sun4i_pwm, val, PWM_CTRL_REG);
382
383 val = (dty & PWM_DTY_MASK) | PWM_PRD(prd);
384 sun4i_pwm_writel(sun4i_pwm, val, PWM_CH_PRD(pwm->hwpwm));
385
386 if (clk_gate) {
387 val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
388 val |= clk_gate;
389 sun4i_pwm_writel(sun4i_pwm, val, PWM_CTRL_REG);
390 }
391
392 spin_unlock(&sun4i_pwm->ctrl_lock);
393 clk_disable_unprepare(sun4i_pwm->clk);
394
395 return 0;
396}
397
398static int sun4i_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
399 enum pwm_polarity polarity)
400{
401 struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
402 u32 val;
403 int ret;
404
405 ret = clk_prepare_enable(sun4i_pwm->clk);
406 if (ret) {
407 dev_err(chip->dev, "failed to enable PWM clock\n");
408 return ret;
409 }
410
411 spin_lock(&sun4i_pwm->ctrl_lock);
412 val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
413
414 if (polarity != PWM_POLARITY_NORMAL)
415 val &= ~BIT_CH(PWM_ACT_STATE, pwm->hwpwm);
416 else
417 val |= BIT_CH(PWM_ACT_STATE, pwm->hwpwm);
418
419 sun4i_pwm_writel(sun4i_pwm, val, PWM_CTRL_REG);
420
421 spin_unlock(&sun4i_pwm->ctrl_lock);
422 clk_disable_unprepare(sun4i_pwm->clk);
423
424 return 0;
425}
426
427static int sun4i_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
428{
429 struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
430 u32 val;
431 int ret;
432
433 ret = clk_prepare_enable(sun4i_pwm->clk);
434 if (ret) {
435 dev_err(chip->dev, "failed to enable PWM clock\n");
436 return ret;
437 }
438
439 spin_lock(&sun4i_pwm->ctrl_lock);
440 val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
441 val |= BIT_CH(PWM_EN, pwm->hwpwm);
442 val |= BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
443 sun4i_pwm_writel(sun4i_pwm, val, PWM_CTRL_REG);
444 spin_unlock(&sun4i_pwm->ctrl_lock);
445
446 return 0;
447}
448
449static void sun4i_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
450{
451 struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
452 u32 val;
453
454 spin_lock(&sun4i_pwm->ctrl_lock);
455 val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
456 val &= ~BIT_CH(PWM_EN, pwm->hwpwm);
457 val &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
458 sun4i_pwm_writel(sun4i_pwm, val, PWM_CTRL_REG);
459 spin_unlock(&sun4i_pwm->ctrl_lock);
460
461 clk_disable_unprepare(sun4i_pwm->clk);
462}
463
464static const struct pwm_ops sun4i_pwm_ops = {
465 .config = sun4i_pwm_config,
466 .set_polarity = sun4i_pwm_set_polarity,
467 .enable = sun4i_pwm_enable,
468 .disable = sun4i_pwm_disable,
Alexandre Bellonic32c5c52017-05-30 21:32:08 +0200469 .apply = sun4i_pwm_apply,
Alexandre Belloni93e0dfb2017-05-30 21:32:07 +0200470 .get_state = sun4i_pwm_get_state,
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100471 .owner = THIS_MODULE,
472};
473
474static const struct sun4i_pwm_data sun4i_pwm_data_a10 = {
475 .has_prescaler_bypass = false,
476 .has_rdy = false,
Hans de Goedef6649f72015-10-11 11:49:57 +0200477 .npwm = 2,
478};
479
480static const struct sun4i_pwm_data sun4i_pwm_data_a10s = {
481 .has_prescaler_bypass = true,
482 .has_rdy = true,
483 .npwm = 2,
484};
485
486static const struct sun4i_pwm_data sun4i_pwm_data_a13 = {
487 .has_prescaler_bypass = true,
488 .has_rdy = true,
489 .npwm = 1,
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100490};
491
492static const struct sun4i_pwm_data sun4i_pwm_data_a20 = {
493 .has_prescaler_bypass = true,
494 .has_rdy = true,
Hans de Goedef6649f72015-10-11 11:49:57 +0200495 .npwm = 2,
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100496};
497
Milo Kim42ddcf42016-08-31 17:25:20 +0900498static const struct sun4i_pwm_data sun4i_pwm_data_h3 = {
499 .has_prescaler_bypass = true,
500 .has_rdy = true,
501 .npwm = 1,
502};
503
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100504static const struct of_device_id sun4i_pwm_dt_ids[] = {
505 {
506 .compatible = "allwinner,sun4i-a10-pwm",
507 .data = &sun4i_pwm_data_a10,
508 }, {
Hans de Goedef6649f72015-10-11 11:49:57 +0200509 .compatible = "allwinner,sun5i-a10s-pwm",
510 .data = &sun4i_pwm_data_a10s,
511 }, {
512 .compatible = "allwinner,sun5i-a13-pwm",
513 .data = &sun4i_pwm_data_a13,
514 }, {
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100515 .compatible = "allwinner,sun7i-a20-pwm",
516 .data = &sun4i_pwm_data_a20,
517 }, {
Milo Kim42ddcf42016-08-31 17:25:20 +0900518 .compatible = "allwinner,sun8i-h3-pwm",
519 .data = &sun4i_pwm_data_h3,
520 }, {
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100521 /* sentinel */
522 },
523};
524MODULE_DEVICE_TABLE(of, sun4i_pwm_dt_ids);
525
526static int sun4i_pwm_probe(struct platform_device *pdev)
527{
528 struct sun4i_pwm_chip *pwm;
529 struct resource *res;
Alexandre Belloni93e0dfb2017-05-30 21:32:07 +0200530 int ret;
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100531 const struct of_device_id *match;
532
533 match = of_match_device(sun4i_pwm_dt_ids, &pdev->dev);
534
535 pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
536 if (!pwm)
537 return -ENOMEM;
538
539 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
540 pwm->base = devm_ioremap_resource(&pdev->dev, res);
541 if (IS_ERR(pwm->base))
542 return PTR_ERR(pwm->base);
543
544 pwm->clk = devm_clk_get(&pdev->dev, NULL);
545 if (IS_ERR(pwm->clk))
546 return PTR_ERR(pwm->clk);
547
Hans de Goedef6649f72015-10-11 11:49:57 +0200548 pwm->data = match->data;
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100549 pwm->chip.dev = &pdev->dev;
550 pwm->chip.ops = &sun4i_pwm_ops;
551 pwm->chip.base = -1;
Hans de Goedef6649f72015-10-11 11:49:57 +0200552 pwm->chip.npwm = pwm->data->npwm;
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100553 pwm->chip.of_xlate = of_pwm_xlate_with_flags;
554 pwm->chip.of_pwm_n_cells = 3;
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100555
556 spin_lock_init(&pwm->ctrl_lock);
557
558 ret = pwmchip_add(&pwm->chip);
559 if (ret < 0) {
560 dev_err(&pdev->dev, "failed to add PWM chip: %d\n", ret);
561 return ret;
562 }
563
564 platform_set_drvdata(pdev, pwm);
565
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100566 return 0;
Alexandre Belloni09853ce2014-12-17 22:15:39 +0100567}
568
569static int sun4i_pwm_remove(struct platform_device *pdev)
570{
571 struct sun4i_pwm_chip *pwm = platform_get_drvdata(pdev);
572
573 return pwmchip_remove(&pwm->chip);
574}
575
576static struct platform_driver sun4i_pwm_driver = {
577 .driver = {
578 .name = "sun4i-pwm",
579 .of_match_table = sun4i_pwm_dt_ids,
580 },
581 .probe = sun4i_pwm_probe,
582 .remove = sun4i_pwm_remove,
583};
584module_platform_driver(sun4i_pwm_driver);
585
586MODULE_ALIAS("platform:sun4i-pwm");
587MODULE_AUTHOR("Alexandre Belloni <alexandre.belloni@free-electrons.com>");
588MODULE_DESCRIPTION("Allwinner sun4i PWM driver");
589MODULE_LICENSE("GPL v2");