blob: 186a228f9f24c4c68b1638955f4e11707b99516c [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020037
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030038#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039#include <plat/clock.h>
40
41#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053042#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
44/*#define VERBOSE_IRQ*/
45#define DSI_CATCH_MISSING_TE
46
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047struct dsi_reg { u16 idx; };
48
49#define DSI_REG(idx) ((const struct dsi_reg) { idx })
50
51#define DSI_SZ_REGS SZ_1K
52/* DSI Protocol Engine */
53
54#define DSI_REVISION DSI_REG(0x0000)
55#define DSI_SYSCONFIG DSI_REG(0x0010)
56#define DSI_SYSSTATUS DSI_REG(0x0014)
57#define DSI_IRQSTATUS DSI_REG(0x0018)
58#define DSI_IRQENABLE DSI_REG(0x001C)
59#define DSI_CTRL DSI_REG(0x0040)
60#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
61#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
62#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
63#define DSI_CLK_CTRL DSI_REG(0x0054)
64#define DSI_TIMING1 DSI_REG(0x0058)
65#define DSI_TIMING2 DSI_REG(0x005C)
66#define DSI_VM_TIMING1 DSI_REG(0x0060)
67#define DSI_VM_TIMING2 DSI_REG(0x0064)
68#define DSI_VM_TIMING3 DSI_REG(0x0068)
69#define DSI_CLK_TIMING DSI_REG(0x006C)
70#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
71#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
72#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
73#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
74#define DSI_VM_TIMING4 DSI_REG(0x0080)
75#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
76#define DSI_VM_TIMING5 DSI_REG(0x0088)
77#define DSI_VM_TIMING6 DSI_REG(0x008C)
78#define DSI_VM_TIMING7 DSI_REG(0x0090)
79#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
80#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
81#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
82#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
83#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
84#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
85#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
86#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
87
88/* DSIPHY_SCP */
89
90#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
91#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
92#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
93#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030094#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSI_PLL_CTRL_SCP */
97
98#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
99#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
100#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
101#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
102#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
103
104#define REG_GET(idx, start, end) \
105 FLD_GET(dsi_read_reg(idx), start, end)
106
107#define REG_FLD_MOD(idx, val, start, end) \
108 dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
109
110/* Global interrupts */
111#define DSI_IRQ_VC0 (1 << 0)
112#define DSI_IRQ_VC1 (1 << 1)
113#define DSI_IRQ_VC2 (1 << 2)
114#define DSI_IRQ_VC3 (1 << 3)
115#define DSI_IRQ_WAKEUP (1 << 4)
116#define DSI_IRQ_RESYNC (1 << 5)
117#define DSI_IRQ_PLL_LOCK (1 << 7)
118#define DSI_IRQ_PLL_UNLOCK (1 << 8)
119#define DSI_IRQ_PLL_RECALL (1 << 9)
120#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
121#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
122#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
123#define DSI_IRQ_TE_TRIGGER (1 << 16)
124#define DSI_IRQ_ACK_TRIGGER (1 << 17)
125#define DSI_IRQ_SYNC_LOST (1 << 18)
126#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
127#define DSI_IRQ_TA_TIMEOUT (1 << 20)
128#define DSI_IRQ_ERROR_MASK \
129 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
130 DSI_IRQ_TA_TIMEOUT)
131#define DSI_IRQ_CHANNEL_MASK 0xf
132
133/* Virtual channel interrupts */
134#define DSI_VC_IRQ_CS (1 << 0)
135#define DSI_VC_IRQ_ECC_CORR (1 << 1)
136#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
137#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
138#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
139#define DSI_VC_IRQ_BTA (1 << 5)
140#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
141#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
142#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
143#define DSI_VC_IRQ_ERROR_MASK \
144 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
145 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
146 DSI_VC_IRQ_FIFO_TX_UDF)
147
148/* ComplexIO interrupts */
149#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
150#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
151#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
152#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
153#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
154#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
155#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
156#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
157#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
158#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
159#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
160#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
161#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
162#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
163#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
164#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
165#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
166#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
167#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
168#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300169#define DSI_CIO_IRQ_ERROR_MASK \
170 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
171 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
172 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRCONTROL1 | \
173 DSI_CIO_IRQ_ERRCONTROL2 | DSI_CIO_IRQ_ERRCONTROL3 | \
174 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
175 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
176 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200177
178#define DSI_DT_DCS_SHORT_WRITE_0 0x05
179#define DSI_DT_DCS_SHORT_WRITE_1 0x15
180#define DSI_DT_DCS_READ 0x06
181#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
182#define DSI_DT_NULL_PACKET 0x09
183#define DSI_DT_DCS_LONG_WRITE 0x39
184
185#define DSI_DT_RX_ACK_WITH_ERR 0x02
186#define DSI_DT_RX_DCS_LONG_READ 0x1c
187#define DSI_DT_RX_SHORT_READ_1 0x21
188#define DSI_DT_RX_SHORT_READ_2 0x22
189
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200190typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
191
192#define DSI_MAX_NR_ISRS 2
193
194struct dsi_isr_data {
195 omap_dsi_isr_t isr;
196 void *arg;
197 u32 mask;
198};
199
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200enum fifo_size {
201 DSI_FIFO_SIZE_0 = 0,
202 DSI_FIFO_SIZE_32 = 1,
203 DSI_FIFO_SIZE_64 = 2,
204 DSI_FIFO_SIZE_96 = 3,
205 DSI_FIFO_SIZE_128 = 4,
206};
207
208enum dsi_vc_mode {
209 DSI_VC_MODE_L4 = 0,
210 DSI_VC_MODE_VP,
211};
212
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300213enum dsi_lane {
214 DSI_CLK_P = 1 << 0,
215 DSI_CLK_N = 1 << 1,
216 DSI_DATA1_P = 1 << 2,
217 DSI_DATA1_N = 1 << 3,
218 DSI_DATA2_P = 1 << 4,
219 DSI_DATA2_N = 1 << 5,
220};
221
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200222struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200223 u16 x, y, w, h;
224 struct omap_dss_device *device;
225};
226
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200227struct dsi_irq_stats {
228 unsigned long last_reset;
229 unsigned irq_count;
230 unsigned dsi_irqs[32];
231 unsigned vc_irqs[4][32];
232 unsigned cio_irqs[32];
233};
234
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200235struct dsi_isr_tables {
236 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
237 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
238 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
239};
240
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200241static struct
242{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000243 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200244 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000245 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200246
247 struct dsi_clock_info current_cinfo;
248
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300249 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200250 struct regulator *vdds_dsi_reg;
251
252 struct {
253 enum dsi_vc_mode mode;
254 struct omap_dss_device *dssdev;
255 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530256 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 } vc[4];
258
259 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200260 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261
262 unsigned pll_locked;
263
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200264 spinlock_t irq_lock;
265 struct dsi_isr_tables isr_tables;
266 /* space for a copy used by the interrupt handler */
267 struct dsi_isr_tables isr_tables_copy;
268
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200269 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300273 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +0300275 struct workqueue_struct *workqueue;
276
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200277 void (*framedone_callback)(int, void *);
278 void *framedone_data;
279
280 struct delayed_work framedone_timeout_work;
281
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200282#ifdef DSI_CATCH_MISSING_TE
283 struct timer_list te_timer;
284#endif
285
286 unsigned long cache_req_pck;
287 unsigned long cache_clk_freq;
288 struct dsi_clock_info cache_cinfo;
289
290 u32 errors;
291 spinlock_t errors_lock;
292#ifdef DEBUG
293 ktime_t perf_setup_time;
294 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295#endif
296 int debug_read;
297 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200298
299#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
300 spinlock_t irq_stats_lock;
301 struct dsi_irq_stats irq_stats;
302#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500303 /* DSI PLL Parameter Ranges */
304 unsigned long regm_max, regn_max;
305 unsigned long regm_dispc_max, regm_dsi_max;
306 unsigned long fint_min, fint_max;
307 unsigned long lpdiv_max;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200308} dsi;
309
310#ifdef DEBUG
311static unsigned int dsi_perf;
312module_param_named(dsi_perf, dsi_perf, bool, 0644);
313#endif
314
315static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
316{
317 __raw_writel(val, dsi.base + idx.idx);
318}
319
320static inline u32 dsi_read_reg(const struct dsi_reg idx)
321{
322 return __raw_readl(dsi.base + idx.idx);
323}
324
325
326void dsi_save_context(void)
327{
328}
329
330void dsi_restore_context(void)
331{
332}
333
334void dsi_bus_lock(void)
335{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200336 down(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200337}
338EXPORT_SYMBOL(dsi_bus_lock);
339
340void dsi_bus_unlock(void)
341{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200342 up(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343}
344EXPORT_SYMBOL(dsi_bus_unlock);
345
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200346static bool dsi_bus_is_locked(void)
347{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200348 return dsi.bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200349}
350
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200351static void dsi_completion_handler(void *data, u32 mask)
352{
353 complete((struct completion *)data);
354}
355
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200356static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
357 int value)
358{
359 int t = 100000;
360
361 while (REG_GET(idx, bitnum, bitnum) != value) {
362 if (--t == 0)
363 return !value;
364 }
365
366 return value;
367}
368
369#ifdef DEBUG
370static void dsi_perf_mark_setup(void)
371{
372 dsi.perf_setup_time = ktime_get();
373}
374
375static void dsi_perf_mark_start(void)
376{
377 dsi.perf_start_time = ktime_get();
378}
379
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200380static void dsi_perf_show(const char *name)
381{
382 ktime_t t, setup_time, trans_time;
383 u32 total_bytes;
384 u32 setup_us, trans_us, total_us;
385
386 if (!dsi_perf)
387 return;
388
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389 t = ktime_get();
390
391 setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
392 setup_us = (u32)ktime_to_us(setup_time);
393 if (setup_us == 0)
394 setup_us = 1;
395
396 trans_time = ktime_sub(t, dsi.perf_start_time);
397 trans_us = (u32)ktime_to_us(trans_time);
398 if (trans_us == 0)
399 trans_us = 1;
400
401 total_us = setup_us + trans_us;
402
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200403 total_bytes = dsi.update_region.w *
404 dsi.update_region.h *
405 dsi.update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200406
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200407 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
408 "%u bytes, %u kbytes/sec\n",
409 name,
410 setup_us,
411 trans_us,
412 total_us,
413 1000*1000 / total_us,
414 total_bytes,
415 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416}
417#else
418#define dsi_perf_mark_setup()
419#define dsi_perf_mark_start()
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200420#define dsi_perf_show(x)
421#endif
422
423static void print_irq_status(u32 status)
424{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200425 if (status == 0)
426 return;
427
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200428#ifndef VERBOSE_IRQ
429 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
430 return;
431#endif
432 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
433
434#define PIS(x) \
435 if (status & DSI_IRQ_##x) \
436 printk(#x " ");
437#ifdef VERBOSE_IRQ
438 PIS(VC0);
439 PIS(VC1);
440 PIS(VC2);
441 PIS(VC3);
442#endif
443 PIS(WAKEUP);
444 PIS(RESYNC);
445 PIS(PLL_LOCK);
446 PIS(PLL_UNLOCK);
447 PIS(PLL_RECALL);
448 PIS(COMPLEXIO_ERR);
449 PIS(HS_TX_TIMEOUT);
450 PIS(LP_RX_TIMEOUT);
451 PIS(TE_TRIGGER);
452 PIS(ACK_TRIGGER);
453 PIS(SYNC_LOST);
454 PIS(LDO_POWER_GOOD);
455 PIS(TA_TIMEOUT);
456#undef PIS
457
458 printk("\n");
459}
460
461static void print_irq_status_vc(int channel, u32 status)
462{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200463 if (status == 0)
464 return;
465
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466#ifndef VERBOSE_IRQ
467 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
468 return;
469#endif
470 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
471
472#define PIS(x) \
473 if (status & DSI_VC_IRQ_##x) \
474 printk(#x " ");
475 PIS(CS);
476 PIS(ECC_CORR);
477#ifdef VERBOSE_IRQ
478 PIS(PACKET_SENT);
479#endif
480 PIS(FIFO_TX_OVF);
481 PIS(FIFO_RX_OVF);
482 PIS(BTA);
483 PIS(ECC_NO_CORR);
484 PIS(FIFO_TX_UDF);
485 PIS(PP_BUSY_CHANGE);
486#undef PIS
487 printk("\n");
488}
489
490static void print_irq_status_cio(u32 status)
491{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200492 if (status == 0)
493 return;
494
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200495 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
496
497#define PIS(x) \
498 if (status & DSI_CIO_IRQ_##x) \
499 printk(#x " ");
500 PIS(ERRSYNCESC1);
501 PIS(ERRSYNCESC2);
502 PIS(ERRSYNCESC3);
503 PIS(ERRESC1);
504 PIS(ERRESC2);
505 PIS(ERRESC3);
506 PIS(ERRCONTROL1);
507 PIS(ERRCONTROL2);
508 PIS(ERRCONTROL3);
509 PIS(STATEULPS1);
510 PIS(STATEULPS2);
511 PIS(STATEULPS3);
512 PIS(ERRCONTENTIONLP0_1);
513 PIS(ERRCONTENTIONLP1_1);
514 PIS(ERRCONTENTIONLP0_2);
515 PIS(ERRCONTENTIONLP1_2);
516 PIS(ERRCONTENTIONLP0_3);
517 PIS(ERRCONTENTIONLP1_3);
518 PIS(ULPSACTIVENOT_ALL0);
519 PIS(ULPSACTIVENOT_ALL1);
520#undef PIS
521
522 printk("\n");
523}
524
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200525#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
526static void dsi_collect_irq_stats(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528 int i;
529
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200530 spin_lock(&dsi.irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200531
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200532 dsi.irq_stats.irq_count++;
533 dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200534
535 for (i = 0; i < 4; ++i)
536 dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
537
538 dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
539
540 spin_unlock(&dsi.irq_stats_lock);
541}
542#else
543#define dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200544#endif
545
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200546static int debug_irq;
547
548static void dsi_handle_irq_errors(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
549{
550 int i;
551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200552 if (irqstatus & DSI_IRQ_ERROR_MASK) {
553 DSSERR("DSI error, irqstatus %x\n", irqstatus);
554 print_irq_status(irqstatus);
555 spin_lock(&dsi.errors_lock);
556 dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
557 spin_unlock(&dsi.errors_lock);
558 } else if (debug_irq) {
559 print_irq_status(irqstatus);
560 }
561
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200562 for (i = 0; i < 4; ++i) {
563 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
564 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
565 i, vcstatus[i]);
566 print_irq_status_vc(i, vcstatus[i]);
567 } else if (debug_irq) {
568 print_irq_status_vc(i, vcstatus[i]);
569 }
570 }
571
572 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
573 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
574 print_irq_status_cio(ciostatus);
575 } else if (debug_irq) {
576 print_irq_status_cio(ciostatus);
577 }
578}
579
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200580static void dsi_call_isrs(struct dsi_isr_data *isr_array,
581 unsigned isr_array_size, u32 irqstatus)
582{
583 struct dsi_isr_data *isr_data;
584 int i;
585
586 for (i = 0; i < isr_array_size; i++) {
587 isr_data = &isr_array[i];
588 if (isr_data->isr && isr_data->mask & irqstatus)
589 isr_data->isr(isr_data->arg, irqstatus);
590 }
591}
592
593static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
594 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
595{
596 int i;
597
598 dsi_call_isrs(isr_tables->isr_table,
599 ARRAY_SIZE(isr_tables->isr_table),
600 irqstatus);
601
602 for (i = 0; i < 4; ++i) {
603 if (vcstatus[i] == 0)
604 continue;
605 dsi_call_isrs(isr_tables->isr_table_vc[i],
606 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
607 vcstatus[i]);
608 }
609
610 if (ciostatus != 0)
611 dsi_call_isrs(isr_tables->isr_table_cio,
612 ARRAY_SIZE(isr_tables->isr_table_cio),
613 ciostatus);
614}
615
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200616static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
617{
618 u32 irqstatus, vcstatus[4], ciostatus;
619 int i;
620
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200621 spin_lock(&dsi.irq_lock);
622
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200623 irqstatus = dsi_read_reg(DSI_IRQSTATUS);
624
625 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200626 if (!irqstatus) {
627 spin_unlock(&dsi.irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200628 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200629 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630
631 dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
632 /* flush posted write */
633 dsi_read_reg(DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634
635 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636 if ((irqstatus & (1 << i)) == 0) {
637 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200638 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300639 }
640
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200641 vcstatus[i] = dsi_read_reg(DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200642
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200643 dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644 /* flush posted write */
645 dsi_read_reg(DSI_VC_IRQSTATUS(i));
646 }
647
648 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
649 ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
650
651 dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
652 /* flush posted write */
653 dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200654 } else {
655 ciostatus = 0;
656 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200657
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200658#ifdef DSI_CATCH_MISSING_TE
659 if (irqstatus & DSI_IRQ_TE_TRIGGER)
660 del_timer(&dsi.te_timer);
661#endif
662
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200663 /* make a copy and unlock, so that isrs can unregister
664 * themselves */
665 memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
666
667 spin_unlock(&dsi.irq_lock);
668
669 dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
670
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200671 dsi_handle_irq_errors(irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200672
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200673 dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus);
674
archit tanejaaffe3602011-02-23 08:41:03 +0000675 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200676}
677
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200678/* dsi.irq_lock has to be locked by the caller */
679static void _omap_dsi_configure_irqs(struct dsi_isr_data *isr_array,
680 unsigned isr_array_size, u32 default_mask,
681 const struct dsi_reg enable_reg,
682 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200683{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200684 struct dsi_isr_data *isr_data;
685 u32 mask;
686 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200687 int i;
688
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200689 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200690
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200691 for (i = 0; i < isr_array_size; i++) {
692 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200693
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200694 if (isr_data->isr == NULL)
695 continue;
696
697 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698 }
699
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200700 old_mask = dsi_read_reg(enable_reg);
701 /* clear the irqstatus for newly enabled irqs */
702 dsi_write_reg(status_reg, (mask ^ old_mask) & mask);
703 dsi_write_reg(enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200704
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200705 /* flush posted writes */
706 dsi_read_reg(enable_reg);
707 dsi_read_reg(status_reg);
708}
709
710/* dsi.irq_lock has to be locked by the caller */
711static void _omap_dsi_set_irqs(void)
712{
713 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200714#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200715 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200716#endif
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200717 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table,
718 ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
719 DSI_IRQENABLE, DSI_IRQSTATUS);
720}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200721
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200722/* dsi.irq_lock has to be locked by the caller */
723static void _omap_dsi_set_irqs_vc(int vc)
724{
725 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_vc[vc],
726 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
727 DSI_VC_IRQ_ERROR_MASK,
728 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
729}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200730
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200731/* dsi.irq_lock has to be locked by the caller */
732static void _omap_dsi_set_irqs_cio(void)
733{
734 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_cio,
735 ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
736 DSI_CIO_IRQ_ERROR_MASK,
737 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
738}
739
740static void _dsi_initialize_irq(void)
741{
742 unsigned long flags;
743 int vc;
744
745 spin_lock_irqsave(&dsi.irq_lock, flags);
746
747 memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
748
749 _omap_dsi_set_irqs();
750 for (vc = 0; vc < 4; ++vc)
751 _omap_dsi_set_irqs_vc(vc);
752 _omap_dsi_set_irqs_cio();
753
754 spin_unlock_irqrestore(&dsi.irq_lock, flags);
755}
756
757static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
758 struct dsi_isr_data *isr_array, unsigned isr_array_size)
759{
760 struct dsi_isr_data *isr_data;
761 int free_idx;
762 int i;
763
764 BUG_ON(isr == NULL);
765
766 /* check for duplicate entry and find a free slot */
767 free_idx = -1;
768 for (i = 0; i < isr_array_size; i++) {
769 isr_data = &isr_array[i];
770
771 if (isr_data->isr == isr && isr_data->arg == arg &&
772 isr_data->mask == mask) {
773 return -EINVAL;
774 }
775
776 if (isr_data->isr == NULL && free_idx == -1)
777 free_idx = i;
778 }
779
780 if (free_idx == -1)
781 return -EBUSY;
782
783 isr_data = &isr_array[free_idx];
784 isr_data->isr = isr;
785 isr_data->arg = arg;
786 isr_data->mask = mask;
787
788 return 0;
789}
790
791static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
792 struct dsi_isr_data *isr_array, unsigned isr_array_size)
793{
794 struct dsi_isr_data *isr_data;
795 int i;
796
797 for (i = 0; i < isr_array_size; i++) {
798 isr_data = &isr_array[i];
799 if (isr_data->isr != isr || isr_data->arg != arg ||
800 isr_data->mask != mask)
801 continue;
802
803 isr_data->isr = NULL;
804 isr_data->arg = NULL;
805 isr_data->mask = 0;
806
807 return 0;
808 }
809
810 return -EINVAL;
811}
812
813static int dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
814{
815 unsigned long flags;
816 int r;
817
818 spin_lock_irqsave(&dsi.irq_lock, flags);
819
820 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
821 ARRAY_SIZE(dsi.isr_tables.isr_table));
822
823 if (r == 0)
824 _omap_dsi_set_irqs();
825
826 spin_unlock_irqrestore(&dsi.irq_lock, flags);
827
828 return r;
829}
830
831static int dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
832{
833 unsigned long flags;
834 int r;
835
836 spin_lock_irqsave(&dsi.irq_lock, flags);
837
838 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
839 ARRAY_SIZE(dsi.isr_tables.isr_table));
840
841 if (r == 0)
842 _omap_dsi_set_irqs();
843
844 spin_unlock_irqrestore(&dsi.irq_lock, flags);
845
846 return r;
847}
848
849static int dsi_register_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
850 u32 mask)
851{
852 unsigned long flags;
853 int r;
854
855 spin_lock_irqsave(&dsi.irq_lock, flags);
856
857 r = _dsi_register_isr(isr, arg, mask,
858 dsi.isr_tables.isr_table_vc[channel],
859 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
860
861 if (r == 0)
862 _omap_dsi_set_irqs_vc(channel);
863
864 spin_unlock_irqrestore(&dsi.irq_lock, flags);
865
866 return r;
867}
868
869static int dsi_unregister_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
870 u32 mask)
871{
872 unsigned long flags;
873 int r;
874
875 spin_lock_irqsave(&dsi.irq_lock, flags);
876
877 r = _dsi_unregister_isr(isr, arg, mask,
878 dsi.isr_tables.isr_table_vc[channel],
879 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
880
881 if (r == 0)
882 _omap_dsi_set_irqs_vc(channel);
883
884 spin_unlock_irqrestore(&dsi.irq_lock, flags);
885
886 return r;
887}
888
889static int dsi_register_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
890{
891 unsigned long flags;
892 int r;
893
894 spin_lock_irqsave(&dsi.irq_lock, flags);
895
896 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
897 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
898
899 if (r == 0)
900 _omap_dsi_set_irqs_cio();
901
902 spin_unlock_irqrestore(&dsi.irq_lock, flags);
903
904 return r;
905}
906
907static int dsi_unregister_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
908{
909 unsigned long flags;
910 int r;
911
912 spin_lock_irqsave(&dsi.irq_lock, flags);
913
914 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
915 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
916
917 if (r == 0)
918 _omap_dsi_set_irqs_cio();
919
920 spin_unlock_irqrestore(&dsi.irq_lock, flags);
921
922 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200923}
924
925static u32 dsi_get_errors(void)
926{
927 unsigned long flags;
928 u32 e;
929 spin_lock_irqsave(&dsi.errors_lock, flags);
930 e = dsi.errors;
931 dsi.errors = 0;
932 spin_unlock_irqrestore(&dsi.errors_lock, flags);
933 return e;
934}
935
Archit Taneja1bb47832011-02-24 14:17:30 +0530936/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200937static inline void enable_clocks(bool enable)
938{
939 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000940 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200941 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000942 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200943}
944
945/* source clock for DSI PLL. this could also be PCLKFREE */
946static inline void dsi_enable_pll_clock(bool enable)
947{
948 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000949 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200950 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000951 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200952
953 if (enable && dsi.pll_locked) {
954 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
955 DSSERR("cannot lock PLL when enabling clocks\n");
956 }
957}
958
959#ifdef DEBUG
960static void _dsi_print_reset_status(void)
961{
962 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300963 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200964
965 if (!dss_debug)
966 return;
967
968 /* A dummy read using the SCP interface to any DSIPHY register is
969 * required after DSIPHY reset to complete the reset of the DSI complex
970 * I/O. */
971 l = dsi_read_reg(DSI_DSIPHY_CFG5);
972
973 printk(KERN_DEBUG "DSI resets: ");
974
975 l = dsi_read_reg(DSI_PLL_STATUS);
976 printk("PLL (%d) ", FLD_GET(l, 0, 0));
977
978 l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
979 printk("CIO (%d) ", FLD_GET(l, 29, 29));
980
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300981 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
982 b0 = 28;
983 b1 = 27;
984 b2 = 26;
985 } else {
986 b0 = 24;
987 b1 = 25;
988 b2 = 26;
989 }
990
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200991 l = dsi_read_reg(DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300992 printk("PHY (%x%x%x, %d, %d, %d)\n",
993 FLD_GET(l, b0, b0),
994 FLD_GET(l, b1, b1),
995 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200996 FLD_GET(l, 29, 29),
997 FLD_GET(l, 30, 30),
998 FLD_GET(l, 31, 31));
999}
1000#else
1001#define _dsi_print_reset_status()
1002#endif
1003
1004static inline int dsi_if_enable(bool enable)
1005{
1006 DSSDBG("dsi_if_enable(%d)\n", enable);
1007
1008 enable = enable ? 1 : 0;
1009 REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
1010
1011 if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
1012 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1013 return -EIO;
1014 }
1015
1016 return 0;
1017}
1018
Archit Taneja1bb47832011-02-24 14:17:30 +05301019unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001020{
Archit Taneja1bb47832011-02-24 14:17:30 +05301021 return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001022}
1023
Archit Taneja1bb47832011-02-24 14:17:30 +05301024static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001025{
Archit Taneja1bb47832011-02-24 14:17:30 +05301026 return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001027}
1028
1029static unsigned long dsi_get_txbyteclkhs(void)
1030{
1031 return dsi.current_cinfo.clkin4ddr / 16;
1032}
1033
1034static unsigned long dsi_fclk_rate(void)
1035{
1036 unsigned long r;
1037
Archit Taneja89a35e52011-04-12 13:52:23 +05301038 if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301039 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001040 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001041 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301042 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1043 r = dsi_get_pll_hsdiv_dsi_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001044 }
1045
1046 return r;
1047}
1048
1049static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1050{
1051 unsigned long dsi_fclk;
1052 unsigned lp_clk_div;
1053 unsigned long lp_clk;
1054
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001055 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001056
Taneja, Archit49641112011-03-14 23:28:23 -05001057 if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058 return -EINVAL;
1059
1060 dsi_fclk = dsi_fclk_rate();
1061
1062 lp_clk = dsi_fclk / 2 / lp_clk_div;
1063
1064 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1065 dsi.current_cinfo.lp_clk = lp_clk;
1066 dsi.current_cinfo.lp_clk_div = lp_clk_div;
1067
1068 REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
1069
1070 REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
1071 21, 21); /* LP_RX_SYNCHRO_ENABLE */
1072
1073 return 0;
1074}
1075
1076
1077enum dsi_pll_power_state {
1078 DSI_PLL_POWER_OFF = 0x0,
1079 DSI_PLL_POWER_ON_HSCLK = 0x1,
1080 DSI_PLL_POWER_ON_ALL = 0x2,
1081 DSI_PLL_POWER_ON_DIV = 0x3,
1082};
1083
1084static int dsi_pll_power(enum dsi_pll_power_state state)
1085{
1086 int t = 0;
1087
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001088 /* DSI-PLL power command 0x3 is not working */
1089 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1090 state == DSI_PLL_POWER_ON_DIV)
1091 state = DSI_PLL_POWER_ON_ALL;
1092
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001093 REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
1094
1095 /* PLL_PWR_STATUS */
1096 while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001097 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001098 DSSERR("Failed to set DSI PLL power mode to %d\n",
1099 state);
1100 return -ENODEV;
1101 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001102 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103 }
1104
1105 return 0;
1106}
1107
1108/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001109static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1110 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001111{
Taneja, Archit49641112011-03-14 23:28:23 -05001112 if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001113 return -EINVAL;
1114
Taneja, Archit49641112011-03-14 23:28:23 -05001115 if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116 return -EINVAL;
1117
Taneja, Archit49641112011-03-14 23:28:23 -05001118 if (cinfo->regm_dispc > dsi.regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001119 return -EINVAL;
1120
Taneja, Archit49641112011-03-14 23:28:23 -05001121 if (cinfo->regm_dsi > dsi.regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001122 return -EINVAL;
1123
Archit Taneja1bb47832011-02-24 14:17:30 +05301124 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001125 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001126 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301127 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128 cinfo->highfreq = 0;
1129 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001130 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001131
1132 if (cinfo->clkin < 32000000)
1133 cinfo->highfreq = 0;
1134 else
1135 cinfo->highfreq = 1;
1136 }
1137
1138 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1139
Taneja, Archit49641112011-03-14 23:28:23 -05001140 if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001141 return -EINVAL;
1142
1143 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1144
1145 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1146 return -EINVAL;
1147
Archit Taneja1bb47832011-02-24 14:17:30 +05301148 if (cinfo->regm_dispc > 0)
1149 cinfo->dsi_pll_hsdiv_dispc_clk =
1150 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301152 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153
Archit Taneja1bb47832011-02-24 14:17:30 +05301154 if (cinfo->regm_dsi > 0)
1155 cinfo->dsi_pll_hsdiv_dsi_clk =
1156 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301158 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001159
1160 return 0;
1161}
1162
1163int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
1164 struct dsi_clock_info *dsi_cinfo,
1165 struct dispc_clock_info *dispc_cinfo)
1166{
1167 struct dsi_clock_info cur, best;
1168 struct dispc_clock_info best_dispc;
1169 int min_fck_per_pck;
1170 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301171 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172
Archit Taneja1bb47832011-02-24 14:17:30 +05301173 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001174
Taneja, Archit31ef8232011-03-14 23:28:22 -05001175 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301176
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177 if (req_pck == dsi.cache_req_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301178 dsi.cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179 DSSDBG("DSI clock info found from cache\n");
1180 *dsi_cinfo = dsi.cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301181 dispc_find_clk_divs(is_tft, req_pck,
1182 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183 return 0;
1184 }
1185
1186 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1187
1188 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301189 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190 DSSERR("Requested pixel clock not possible with the current "
1191 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1192 "the constraint off.\n");
1193 min_fck_per_pck = 0;
1194 }
1195
1196 DSSDBG("dsi_pll_calc\n");
1197
1198retry:
1199 memset(&best, 0, sizeof(best));
1200 memset(&best_dispc, 0, sizeof(best_dispc));
1201
1202 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301203 cur.clkin = dss_sys_clk;
1204 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 cur.highfreq = 0;
1206
1207 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1208 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1209 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Taneja, Archit49641112011-03-14 23:28:23 -05001210 for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211 if (cur.highfreq == 0)
1212 cur.fint = cur.clkin / cur.regn;
1213 else
1214 cur.fint = cur.clkin / (2 * cur.regn);
1215
Taneja, Archit49641112011-03-14 23:28:23 -05001216 if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217 continue;
1218
1219 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Taneja, Archit49641112011-03-14 23:28:23 -05001220 for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221 unsigned long a, b;
1222
1223 a = 2 * cur.regm * (cur.clkin/1000);
1224 b = cur.regn * (cur.highfreq + 1);
1225 cur.clkin4ddr = a / b * 1000;
1226
1227 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1228 break;
1229
Archit Taneja1bb47832011-02-24 14:17:30 +05301230 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1231 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Taneja, Archit49641112011-03-14 23:28:23 -05001232 for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
Archit Taneja1bb47832011-02-24 14:17:30 +05301233 ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001234 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301235 cur.dsi_pll_hsdiv_dispc_clk =
1236 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001237
1238 /* this will narrow down the search a bit,
1239 * but still give pixclocks below what was
1240 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301241 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242 break;
1243
Archit Taneja1bb47832011-02-24 14:17:30 +05301244 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001245 continue;
1246
1247 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301248 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249 req_pck * min_fck_per_pck)
1250 continue;
1251
1252 match = 1;
1253
1254 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301255 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256 &cur_dispc);
1257
1258 if (abs(cur_dispc.pck - req_pck) <
1259 abs(best_dispc.pck - req_pck)) {
1260 best = cur;
1261 best_dispc = cur_dispc;
1262
1263 if (cur_dispc.pck == req_pck)
1264 goto found;
1265 }
1266 }
1267 }
1268 }
1269found:
1270 if (!match) {
1271 if (min_fck_per_pck) {
1272 DSSERR("Could not find suitable clock settings.\n"
1273 "Turning FCK/PCK constraint off and"
1274 "trying again.\n");
1275 min_fck_per_pck = 0;
1276 goto retry;
1277 }
1278
1279 DSSERR("Could not find suitable clock settings.\n");
1280
1281 return -EINVAL;
1282 }
1283
Archit Taneja1bb47832011-02-24 14:17:30 +05301284 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1285 best.regm_dsi = 0;
1286 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001287
1288 if (dsi_cinfo)
1289 *dsi_cinfo = best;
1290 if (dispc_cinfo)
1291 *dispc_cinfo = best_dispc;
1292
1293 dsi.cache_req_pck = req_pck;
1294 dsi.cache_clk_freq = 0;
1295 dsi.cache_cinfo = best;
1296
1297 return 0;
1298}
1299
1300int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
1301{
1302 int r = 0;
1303 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001304 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001305 u8 regn_start, regn_end, regm_start, regm_end;
1306 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307
1308 DSSDBGF();
1309
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001310 dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1311 dsi.current_cinfo.highfreq = cinfo->highfreq;
1312
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 dsi.current_cinfo.fint = cinfo->fint;
1314 dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
Archit Taneja1bb47832011-02-24 14:17:30 +05301315 dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
1316 cinfo->dsi_pll_hsdiv_dispc_clk;
1317 dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
1318 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319
1320 dsi.current_cinfo.regn = cinfo->regn;
1321 dsi.current_cinfo.regm = cinfo->regm;
Archit Taneja1bb47832011-02-24 14:17:30 +05301322 dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
1323 dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324
1325 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1326
1327 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329 cinfo->clkin,
1330 cinfo->highfreq);
1331
1332 /* DSIPHY == CLKIN4DDR */
1333 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1334 cinfo->regm,
1335 cinfo->regn,
1336 cinfo->clkin,
1337 cinfo->highfreq + 1,
1338 cinfo->clkin4ddr);
1339
1340 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1341 cinfo->clkin4ddr / 1000 / 1000 / 2);
1342
1343 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1344
Archit Taneja1bb47832011-02-24 14:17:30 +05301345 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301346 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1347 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301348 cinfo->dsi_pll_hsdiv_dispc_clk);
1349 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301350 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1351 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301352 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353
Taneja, Archit49641112011-03-14 23:28:23 -05001354 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1355 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1356 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1357 &regm_dispc_end);
1358 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1359 &regm_dsi_end);
1360
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361 REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
1362
1363 l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
1364 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001365 /* DSI_PLL_REGN */
1366 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1367 /* DSI_PLL_REGM */
1368 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1369 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301370 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001371 regm_dispc_start, regm_dispc_end);
1372 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301373 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001374 regm_dsi_start, regm_dsi_end);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
1376
Taneja, Archit49641112011-03-14 23:28:23 -05001377 BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001378
1379 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1380 f = cinfo->fint < 1000000 ? 0x3 :
1381 cinfo->fint < 1250000 ? 0x4 :
1382 cinfo->fint < 1500000 ? 0x5 :
1383 cinfo->fint < 1750000 ? 0x6 :
1384 0x7;
1385 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001386
1387 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001388
1389 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1390 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 11, 11); /* DSI_PLL_CLKSEL */
1393 l = FLD_MOD(l, cinfo->highfreq,
1394 12, 12); /* DSI_PLL_HIGHFREQ */
1395 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1396 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1397 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
1398 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1399
1400 REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
1401
1402 if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
1403 DSSERR("dsi pll go bit not going down.\n");
1404 r = -EIO;
1405 goto err;
1406 }
1407
1408 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
1409 DSSERR("cannot lock PLL\n");
1410 r = -EIO;
1411 goto err;
1412 }
1413
1414 dsi.pll_locked = 1;
1415
1416 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
1417 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1418 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1419 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1420 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1421 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1422 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1423 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1424 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1425 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1426 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1427 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1428 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1429 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1430 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
1431 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1432
1433 DSSDBG("PLL config done\n");
1434err:
1435 return r;
1436}
1437
1438int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
1439 bool enable_hsdiv)
1440{
1441 int r = 0;
1442 enum dsi_pll_power_state pwstate;
1443
1444 DSSDBG("PLL init\n");
1445
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001446 if (dsi.vdds_dsi_reg == NULL) {
1447 struct regulator *vdds_dsi;
1448
1449 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
1450
1451 if (IS_ERR(vdds_dsi)) {
1452 DSSERR("can't get VDDS_DSI regulator\n");
1453 return PTR_ERR(vdds_dsi);
1454 }
1455
1456 dsi.vdds_dsi_reg = vdds_dsi;
1457 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001458
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459 enable_clocks(1);
1460 dsi_enable_pll_clock(1);
1461
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001462 if (!dsi.vdds_dsi_enabled) {
1463 r = regulator_enable(dsi.vdds_dsi_reg);
1464 if (r)
1465 goto err0;
1466 dsi.vdds_dsi_enabled = true;
1467 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001468
1469 /* XXX PLL does not come out of reset without this... */
1470 dispc_pck_free_enable(1);
1471
1472 if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
1473 DSSERR("PLL not coming out of reset.\n");
1474 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001475 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001476 goto err1;
1477 }
1478
1479 /* XXX ... but if left on, we get problems when planes do not
1480 * fill the whole display. No idea about this */
1481 dispc_pck_free_enable(0);
1482
1483 if (enable_hsclk && enable_hsdiv)
1484 pwstate = DSI_PLL_POWER_ON_ALL;
1485 else if (enable_hsclk)
1486 pwstate = DSI_PLL_POWER_ON_HSCLK;
1487 else if (enable_hsdiv)
1488 pwstate = DSI_PLL_POWER_ON_DIV;
1489 else
1490 pwstate = DSI_PLL_POWER_OFF;
1491
1492 r = dsi_pll_power(pwstate);
1493
1494 if (r)
1495 goto err1;
1496
1497 DSSDBG("PLL init done\n");
1498
1499 return 0;
1500err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001501 if (dsi.vdds_dsi_enabled) {
1502 regulator_disable(dsi.vdds_dsi_reg);
1503 dsi.vdds_dsi_enabled = false;
1504 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001505err0:
1506 enable_clocks(0);
1507 dsi_enable_pll_clock(0);
1508 return r;
1509}
1510
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001511void dsi_pll_uninit(bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512{
1513 enable_clocks(0);
1514 dsi_enable_pll_clock(0);
1515
1516 dsi.pll_locked = 0;
1517 dsi_pll_power(DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001518 if (disconnect_lanes) {
1519 WARN_ON(!dsi.vdds_dsi_enabled);
1520 regulator_disable(dsi.vdds_dsi_reg);
1521 dsi.vdds_dsi_enabled = false;
1522 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001523 DSSDBG("PLL uninit done\n");
1524}
1525
1526void dsi_dump_clocks(struct seq_file *s)
1527{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001528 struct dsi_clock_info *cinfo = &dsi.current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301529 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja067a57e2011-03-02 11:57:25 +05301530
1531 dispc_clk_src = dss_get_dispc_clk_source();
1532 dsi_clk_src = dss_get_dsi_clk_source();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001533
1534 enable_clocks(1);
1535
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536 seq_printf(s, "- DSI PLL -\n");
1537
1538 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001539 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540
1541 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1542
1543 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1544 cinfo->clkin4ddr, cinfo->regm);
1545
Archit Taneja1bb47832011-02-24 14:17:30 +05301546 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301547 dss_get_generic_clk_source_name(dispc_clk_src),
1548 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301549 cinfo->dsi_pll_hsdiv_dispc_clk,
1550 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301551 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001552 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001553
Archit Taneja1bb47832011-02-24 14:17:30 +05301554 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301555 dss_get_generic_clk_source_name(dsi_clk_src),
1556 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301557 cinfo->dsi_pll_hsdiv_dsi_clk,
1558 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301559 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001560 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561
1562 seq_printf(s, "- DSI -\n");
1563
Archit Taneja067a57e2011-03-02 11:57:25 +05301564 seq_printf(s, "dsi fclk source = %s (%s)\n",
1565 dss_get_generic_clk_source_name(dsi_clk_src),
1566 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001567
1568 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
1569
1570 seq_printf(s, "DDR_CLK\t\t%lu\n",
1571 cinfo->clkin4ddr / 4);
1572
1573 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
1574
1575 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1576
1577 seq_printf(s, "VP_CLK\t\t%lu\n"
1578 "VP_PCLK\t\t%lu\n",
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001579 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
1580 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001581
1582 enable_clocks(0);
1583}
1584
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001585#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1586void dsi_dump_irqs(struct seq_file *s)
1587{
1588 unsigned long flags;
1589 struct dsi_irq_stats stats;
1590
1591 spin_lock_irqsave(&dsi.irq_stats_lock, flags);
1592
1593 stats = dsi.irq_stats;
1594 memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
1595 dsi.irq_stats.last_reset = jiffies;
1596
1597 spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
1598
1599 seq_printf(s, "period %u ms\n",
1600 jiffies_to_msecs(jiffies - stats.last_reset));
1601
1602 seq_printf(s, "irqs %d\n", stats.irq_count);
1603#define PIS(x) \
1604 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1605
1606 seq_printf(s, "-- DSI interrupts --\n");
1607 PIS(VC0);
1608 PIS(VC1);
1609 PIS(VC2);
1610 PIS(VC3);
1611 PIS(WAKEUP);
1612 PIS(RESYNC);
1613 PIS(PLL_LOCK);
1614 PIS(PLL_UNLOCK);
1615 PIS(PLL_RECALL);
1616 PIS(COMPLEXIO_ERR);
1617 PIS(HS_TX_TIMEOUT);
1618 PIS(LP_RX_TIMEOUT);
1619 PIS(TE_TRIGGER);
1620 PIS(ACK_TRIGGER);
1621 PIS(SYNC_LOST);
1622 PIS(LDO_POWER_GOOD);
1623 PIS(TA_TIMEOUT);
1624#undef PIS
1625
1626#define PIS(x) \
1627 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1628 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1629 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1630 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1631 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1632
1633 seq_printf(s, "-- VC interrupts --\n");
1634 PIS(CS);
1635 PIS(ECC_CORR);
1636 PIS(PACKET_SENT);
1637 PIS(FIFO_TX_OVF);
1638 PIS(FIFO_RX_OVF);
1639 PIS(BTA);
1640 PIS(ECC_NO_CORR);
1641 PIS(FIFO_TX_UDF);
1642 PIS(PP_BUSY_CHANGE);
1643#undef PIS
1644
1645#define PIS(x) \
1646 seq_printf(s, "%-20s %10d\n", #x, \
1647 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1648
1649 seq_printf(s, "-- CIO interrupts --\n");
1650 PIS(ERRSYNCESC1);
1651 PIS(ERRSYNCESC2);
1652 PIS(ERRSYNCESC3);
1653 PIS(ERRESC1);
1654 PIS(ERRESC2);
1655 PIS(ERRESC3);
1656 PIS(ERRCONTROL1);
1657 PIS(ERRCONTROL2);
1658 PIS(ERRCONTROL3);
1659 PIS(STATEULPS1);
1660 PIS(STATEULPS2);
1661 PIS(STATEULPS3);
1662 PIS(ERRCONTENTIONLP0_1);
1663 PIS(ERRCONTENTIONLP1_1);
1664 PIS(ERRCONTENTIONLP0_2);
1665 PIS(ERRCONTENTIONLP1_2);
1666 PIS(ERRCONTENTIONLP0_3);
1667 PIS(ERRCONTENTIONLP1_3);
1668 PIS(ULPSACTIVENOT_ALL0);
1669 PIS(ULPSACTIVENOT_ALL1);
1670#undef PIS
1671}
1672#endif
1673
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001674void dsi_dump_regs(struct seq_file *s)
1675{
1676#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
1677
Archit Taneja6af9cd12011-01-31 16:27:44 +00001678 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001679
1680 DUMPREG(DSI_REVISION);
1681 DUMPREG(DSI_SYSCONFIG);
1682 DUMPREG(DSI_SYSSTATUS);
1683 DUMPREG(DSI_IRQSTATUS);
1684 DUMPREG(DSI_IRQENABLE);
1685 DUMPREG(DSI_CTRL);
1686 DUMPREG(DSI_COMPLEXIO_CFG1);
1687 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1688 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1689 DUMPREG(DSI_CLK_CTRL);
1690 DUMPREG(DSI_TIMING1);
1691 DUMPREG(DSI_TIMING2);
1692 DUMPREG(DSI_VM_TIMING1);
1693 DUMPREG(DSI_VM_TIMING2);
1694 DUMPREG(DSI_VM_TIMING3);
1695 DUMPREG(DSI_CLK_TIMING);
1696 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1697 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1698 DUMPREG(DSI_COMPLEXIO_CFG2);
1699 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1700 DUMPREG(DSI_VM_TIMING4);
1701 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1702 DUMPREG(DSI_VM_TIMING5);
1703 DUMPREG(DSI_VM_TIMING6);
1704 DUMPREG(DSI_VM_TIMING7);
1705 DUMPREG(DSI_STOPCLK_TIMING);
1706
1707 DUMPREG(DSI_VC_CTRL(0));
1708 DUMPREG(DSI_VC_TE(0));
1709 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1710 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1711 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1712 DUMPREG(DSI_VC_IRQSTATUS(0));
1713 DUMPREG(DSI_VC_IRQENABLE(0));
1714
1715 DUMPREG(DSI_VC_CTRL(1));
1716 DUMPREG(DSI_VC_TE(1));
1717 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1718 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1719 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1720 DUMPREG(DSI_VC_IRQSTATUS(1));
1721 DUMPREG(DSI_VC_IRQENABLE(1));
1722
1723 DUMPREG(DSI_VC_CTRL(2));
1724 DUMPREG(DSI_VC_TE(2));
1725 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1726 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1727 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1728 DUMPREG(DSI_VC_IRQSTATUS(2));
1729 DUMPREG(DSI_VC_IRQENABLE(2));
1730
1731 DUMPREG(DSI_VC_CTRL(3));
1732 DUMPREG(DSI_VC_TE(3));
1733 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1734 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1735 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1736 DUMPREG(DSI_VC_IRQSTATUS(3));
1737 DUMPREG(DSI_VC_IRQENABLE(3));
1738
1739 DUMPREG(DSI_DSIPHY_CFG0);
1740 DUMPREG(DSI_DSIPHY_CFG1);
1741 DUMPREG(DSI_DSIPHY_CFG2);
1742 DUMPREG(DSI_DSIPHY_CFG5);
1743
1744 DUMPREG(DSI_PLL_CONTROL);
1745 DUMPREG(DSI_PLL_STATUS);
1746 DUMPREG(DSI_PLL_GO);
1747 DUMPREG(DSI_PLL_CONFIGURATION1);
1748 DUMPREG(DSI_PLL_CONFIGURATION2);
1749
Archit Taneja6af9cd12011-01-31 16:27:44 +00001750 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001751#undef DUMPREG
1752}
1753
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001754enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001755 DSI_COMPLEXIO_POWER_OFF = 0x0,
1756 DSI_COMPLEXIO_POWER_ON = 0x1,
1757 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1758};
1759
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001760static int dsi_cio_power(enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001761{
1762 int t = 0;
1763
1764 /* PWR_CMD */
1765 REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
1766
1767 /* PWR_STATUS */
1768 while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001769 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001770 DSSERR("failed to set complexio power state to "
1771 "%d\n", state);
1772 return -ENODEV;
1773 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001774 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001775 }
1776
1777 return 0;
1778}
1779
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001780static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001781{
1782 u32 r;
1783
1784 int clk_lane = dssdev->phy.dsi.clk_lane;
1785 int data1_lane = dssdev->phy.dsi.data1_lane;
1786 int data2_lane = dssdev->phy.dsi.data2_lane;
1787 int clk_pol = dssdev->phy.dsi.clk_pol;
1788 int data1_pol = dssdev->phy.dsi.data1_pol;
1789 int data2_pol = dssdev->phy.dsi.data2_pol;
1790
1791 r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
1792 r = FLD_MOD(r, clk_lane, 2, 0);
1793 r = FLD_MOD(r, clk_pol, 3, 3);
1794 r = FLD_MOD(r, data1_lane, 6, 4);
1795 r = FLD_MOD(r, data1_pol, 7, 7);
1796 r = FLD_MOD(r, data2_lane, 10, 8);
1797 r = FLD_MOD(r, data2_pol, 11, 11);
1798 dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
1799
1800 /* The configuration of the DSI complex I/O (number of data lanes,
1801 position, differential order) should not be changed while
1802 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
1803 the hardware to take into account a new configuration of the complex
1804 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
1805 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
1806 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
1807 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
1808 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
1809 DSI complex I/O configuration is unknown. */
1810
1811 /*
1812 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1813 REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
1814 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
1815 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1816 */
1817}
1818
1819static inline unsigned ns2ddr(unsigned ns)
1820{
1821 /* convert time in ns to ddr ticks, rounding up */
1822 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1823 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1824}
1825
1826static inline unsigned ddr2ns(unsigned ddr)
1827{
1828 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1829 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1830}
1831
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001832static void dsi_cio_timings(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001833{
1834 u32 r;
1835 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1836 u32 tlpx_half, tclk_trail, tclk_zero;
1837 u32 tclk_prepare;
1838
1839 /* calculate timings */
1840
1841 /* 1 * DDR_CLK = 2 * UI */
1842
1843 /* min 40ns + 4*UI max 85ns + 6*UI */
1844 ths_prepare = ns2ddr(70) + 2;
1845
1846 /* min 145ns + 10*UI */
1847 ths_prepare_ths_zero = ns2ddr(175) + 2;
1848
1849 /* min max(8*UI, 60ns+4*UI) */
1850 ths_trail = ns2ddr(60) + 5;
1851
1852 /* min 100ns */
1853 ths_exit = ns2ddr(145);
1854
1855 /* tlpx min 50n */
1856 tlpx_half = ns2ddr(25);
1857
1858 /* min 60ns */
1859 tclk_trail = ns2ddr(60) + 2;
1860
1861 /* min 38ns, max 95ns */
1862 tclk_prepare = ns2ddr(65);
1863
1864 /* min tclk-prepare + tclk-zero = 300ns */
1865 tclk_zero = ns2ddr(260);
1866
1867 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1868 ths_prepare, ddr2ns(ths_prepare),
1869 ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
1870 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1871 ths_trail, ddr2ns(ths_trail),
1872 ths_exit, ddr2ns(ths_exit));
1873
1874 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1875 "tclk_zero %u (%uns)\n",
1876 tlpx_half, ddr2ns(tlpx_half),
1877 tclk_trail, ddr2ns(tclk_trail),
1878 tclk_zero, ddr2ns(tclk_zero));
1879 DSSDBG("tclk_prepare %u (%uns)\n",
1880 tclk_prepare, ddr2ns(tclk_prepare));
1881
1882 /* program timings */
1883
1884 r = dsi_read_reg(DSI_DSIPHY_CFG0);
1885 r = FLD_MOD(r, ths_prepare, 31, 24);
1886 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1887 r = FLD_MOD(r, ths_trail, 15, 8);
1888 r = FLD_MOD(r, ths_exit, 7, 0);
1889 dsi_write_reg(DSI_DSIPHY_CFG0, r);
1890
1891 r = dsi_read_reg(DSI_DSIPHY_CFG1);
1892 r = FLD_MOD(r, tlpx_half, 22, 16);
1893 r = FLD_MOD(r, tclk_trail, 15, 8);
1894 r = FLD_MOD(r, tclk_zero, 7, 0);
1895 dsi_write_reg(DSI_DSIPHY_CFG1, r);
1896
1897 r = dsi_read_reg(DSI_DSIPHY_CFG2);
1898 r = FLD_MOD(r, tclk_prepare, 7, 0);
1899 dsi_write_reg(DSI_DSIPHY_CFG2, r);
1900}
1901
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001902static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001903 enum dsi_lane lanes)
1904{
1905 int clk_lane = dssdev->phy.dsi.clk_lane;
1906 int data1_lane = dssdev->phy.dsi.data1_lane;
1907 int data2_lane = dssdev->phy.dsi.data2_lane;
1908 int clk_pol = dssdev->phy.dsi.clk_pol;
1909 int data1_pol = dssdev->phy.dsi.data1_pol;
1910 int data2_pol = dssdev->phy.dsi.data2_pol;
1911
1912 u32 l = 0;
1913
1914 if (lanes & DSI_CLK_P)
1915 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
1916 if (lanes & DSI_CLK_N)
1917 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
1918
1919 if (lanes & DSI_DATA1_P)
1920 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
1921 if (lanes & DSI_DATA1_N)
1922 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
1923
1924 if (lanes & DSI_DATA2_P)
1925 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
1926 if (lanes & DSI_DATA2_N)
1927 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
1928
1929 /*
1930 * Bits in REGLPTXSCPDAT4TO0DXDY:
1931 * 17: DY0 18: DX0
1932 * 19: DY1 20: DX1
1933 * 21: DY2 22: DX2
1934 */
1935
1936 /* Set the lane override configuration */
1937 REG_FLD_MOD(DSI_DSIPHY_CFG10, l, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
1938
1939 /* Enable lane override */
1940 REG_FLD_MOD(DSI_DSIPHY_CFG10, 1, 27, 27); /* ENLPTXSCPDAT */
1941}
1942
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001943static void dsi_cio_disable_lane_override(void)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001944{
1945 /* Disable lane override */
1946 REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
1947 /* Reset the lane override configuration */
1948 REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
1949}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001950
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001951static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001952{
1953 int r = 0;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03001954 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001955
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001956 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001957
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03001958 if (dsi.ulps_enabled)
1959 DSSDBG("manual ulps exit\n");
1960
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001961 /* A dummy read using the SCP interface to any DSIPHY register is
1962 * required after DSIPHY reset to complete the reset of the DSI complex
1963 * I/O. */
1964 dsi_read_reg(DSI_DSIPHY_CFG5);
1965
1966 if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
1967 DSSERR("ComplexIO PHY not coming out of reset.\n");
1968 r = -ENODEV;
1969 goto err;
1970 }
1971
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001972 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001973
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03001974 dsi_if_enable(true);
1975 dsi_if_enable(false);
1976 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001977
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03001978 /* set TX STOP MODE timer to maximum for this operation */
1979 l = dsi_read_reg(DSI_TIMING1);
1980 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
1981 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
1982 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
1983 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
1984 dsi_write_reg(DSI_TIMING1, l);
1985
1986 if (dsi.ulps_enabled) {
1987 /* ULPS is exited by Mark-1 state for 1ms, followed by
1988 * stop state. DSS HW cannot do this via the normal
1989 * ULPS exit sequence, as after reset the DSS HW thinks
1990 * that we are not in ULPS mode, and refuses to send the
1991 * sequence. So we need to send the ULPS exit sequence
1992 * manually.
1993 */
1994
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001995 dsi_cio_enable_lane_override(dssdev,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03001996 DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
1997 }
1998
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001999 r = dsi_cio_power(DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002000 if (r)
2001 goto err;
2002
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002003 if (dsi.ulps_enabled) {
2004 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2005 ktime_t wait = ns_to_ktime(1000 * 1000);
2006 set_current_state(TASK_UNINTERRUPTIBLE);
2007 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2008
2009 /* Disable the override. The lanes should be set to Mark-11
2010 * state by the HW */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002011 dsi_cio_disable_lane_override();
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002012 }
2013
2014 /* FORCE_TX_STOP_MODE_IO */
2015 REG_FLD_MOD(DSI_TIMING1, 0, 15, 15);
2016
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002017 if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2018 DSSERR("ComplexIO not coming out of reset.\n");
2019 r = -ENODEV;
2020 goto err;
2021 }
2022
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002023 dsi_cio_timings();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002024
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002025 dsi.ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002026
2027 DSSDBG("CIO init done\n");
2028err:
2029 return r;
2030}
2031
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002032static void dsi_cio_uninit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002033{
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002034 dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002035}
2036
2037static int _dsi_wait_reset(void)
2038{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002039 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002040
2041 while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002042 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002043 DSSERR("soft reset failed\n");
2044 return -ENODEV;
2045 }
2046 udelay(1);
2047 }
2048
2049 return 0;
2050}
2051
2052static int _dsi_reset(void)
2053{
2054 /* Soft reset */
2055 REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
2056 return _dsi_wait_reset();
2057}
2058
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002059static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
2060 enum fifo_size size3, enum fifo_size size4)
2061{
2062 u32 r = 0;
2063 int add = 0;
2064 int i;
2065
2066 dsi.vc[0].fifo_size = size1;
2067 dsi.vc[1].fifo_size = size2;
2068 dsi.vc[2].fifo_size = size3;
2069 dsi.vc[3].fifo_size = size4;
2070
2071 for (i = 0; i < 4; i++) {
2072 u8 v;
2073 int size = dsi.vc[i].fifo_size;
2074
2075 if (add + size > 4) {
2076 DSSERR("Illegal FIFO configuration\n");
2077 BUG();
2078 }
2079
2080 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2081 r |= v << (8 * i);
2082 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2083 add += size;
2084 }
2085
2086 dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
2087}
2088
2089static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
2090 enum fifo_size size3, enum fifo_size size4)
2091{
2092 u32 r = 0;
2093 int add = 0;
2094 int i;
2095
2096 dsi.vc[0].fifo_size = size1;
2097 dsi.vc[1].fifo_size = size2;
2098 dsi.vc[2].fifo_size = size3;
2099 dsi.vc[3].fifo_size = size4;
2100
2101 for (i = 0; i < 4; i++) {
2102 u8 v;
2103 int size = dsi.vc[i].fifo_size;
2104
2105 if (add + size > 4) {
2106 DSSERR("Illegal FIFO configuration\n");
2107 BUG();
2108 }
2109
2110 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2111 r |= v << (8 * i);
2112 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2113 add += size;
2114 }
2115
2116 dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
2117}
2118
2119static int dsi_force_tx_stop_mode_io(void)
2120{
2121 u32 r;
2122
2123 r = dsi_read_reg(DSI_TIMING1);
2124 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2125 dsi_write_reg(DSI_TIMING1, r);
2126
2127 if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
2128 DSSERR("TX_STOP bit not going down\n");
2129 return -EIO;
2130 }
2131
2132 return 0;
2133}
2134
Archit Tanejacf398fb2011-03-23 09:59:34 +00002135static bool dsi_vc_is_enabled(int channel)
2136{
2137 return REG_GET(DSI_VC_CTRL(channel), 0, 0);
2138}
2139
2140static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2141{
2142 const int channel = dsi.update_channel;
2143 u8 bit = dsi.te_enabled ? 30 : 31;
2144
2145 if (REG_GET(DSI_VC_TE(channel), bit, bit) == 0)
2146 complete((struct completion *)data);
2147}
2148
2149static int dsi_sync_vc_vp(int channel)
2150{
2151 int r = 0;
2152 u8 bit;
2153
2154 DECLARE_COMPLETION_ONSTACK(completion);
2155
2156 bit = dsi.te_enabled ? 30 : 31;
2157
2158 r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_vp,
2159 &completion, DSI_VC_IRQ_PACKET_SENT);
2160 if (r)
2161 goto err0;
2162
2163 /* Wait for completion only if TE_EN/TE_START is still set */
2164 if (REG_GET(DSI_VC_TE(channel), bit, bit)) {
2165 if (wait_for_completion_timeout(&completion,
2166 msecs_to_jiffies(10)) == 0) {
2167 DSSERR("Failed to complete previous frame transfer\n");
2168 r = -EIO;
2169 goto err1;
2170 }
2171 }
2172
2173 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp,
2174 &completion, DSI_VC_IRQ_PACKET_SENT);
2175
2176 return 0;
2177err1:
2178 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp, &completion,
2179 DSI_VC_IRQ_PACKET_SENT);
2180err0:
2181 return r;
2182}
2183
2184static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2185{
2186 const int channel = dsi.update_channel;
2187
2188 if (REG_GET(DSI_VC_CTRL(channel), 5, 5) == 0)
2189 complete((struct completion *)data);
2190}
2191
2192static int dsi_sync_vc_l4(int channel)
2193{
2194 int r = 0;
2195
2196 DECLARE_COMPLETION_ONSTACK(completion);
2197
2198 r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_l4,
2199 &completion, DSI_VC_IRQ_PACKET_SENT);
2200 if (r)
2201 goto err0;
2202
2203 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2204 if (REG_GET(DSI_VC_CTRL(channel), 5, 5)) {
2205 if (wait_for_completion_timeout(&completion,
2206 msecs_to_jiffies(10)) == 0) {
2207 DSSERR("Failed to complete previous l4 transfer\n");
2208 r = -EIO;
2209 goto err1;
2210 }
2211 }
2212
2213 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
2214 &completion, DSI_VC_IRQ_PACKET_SENT);
2215
2216 return 0;
2217err1:
2218 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
2219 &completion, DSI_VC_IRQ_PACKET_SENT);
2220err0:
2221 return r;
2222}
2223
2224static int dsi_sync_vc(int channel)
2225{
2226 WARN_ON(!dsi_bus_is_locked());
2227
2228 WARN_ON(in_interrupt());
2229
2230 if (!dsi_vc_is_enabled(channel))
2231 return 0;
2232
2233 switch (dsi.vc[channel].mode) {
2234 case DSI_VC_MODE_VP:
2235 return dsi_sync_vc_vp(channel);
2236 case DSI_VC_MODE_L4:
2237 return dsi_sync_vc_l4(channel);
2238 default:
2239 BUG();
2240 }
2241}
2242
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002243static int dsi_vc_enable(int channel, bool enable)
2244{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002245 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2246 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002247
2248 enable = enable ? 1 : 0;
2249
2250 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
2251
2252 if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
2253 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2254 return -EIO;
2255 }
2256
2257 return 0;
2258}
2259
2260static void dsi_vc_initial_config(int channel)
2261{
2262 u32 r;
2263
2264 DSSDBGF("%d", channel);
2265
2266 r = dsi_read_reg(DSI_VC_CTRL(channel));
2267
2268 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2269 DSSERR("VC(%d) busy when trying to configure it!\n",
2270 channel);
2271
2272 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2273 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2274 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2275 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2276 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2277 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2278 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002279 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2280 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002281
2282 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2283 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2284
2285 dsi_write_reg(DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002286}
2287
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002288static int dsi_vc_config_l4(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002289{
2290 if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002291 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002292
2293 DSSDBGF("%d", channel);
2294
Archit Tanejacf398fb2011-03-23 09:59:34 +00002295 dsi_sync_vc(channel);
2296
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297 dsi_vc_enable(channel, 0);
2298
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002299 /* VC_BUSY */
2300 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002301 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002302 return -EIO;
2303 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002304
2305 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
2306
Archit Taneja9613c022011-03-22 06:33:36 -05002307 /* DCS_CMD_ENABLE */
2308 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
2309 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 30, 30);
2310
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002311 dsi_vc_enable(channel, 1);
2312
2313 dsi.vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002314
2315 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002316}
2317
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002318static int dsi_vc_config_vp(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002319{
2320 if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002321 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002322
2323 DSSDBGF("%d", channel);
2324
Archit Tanejacf398fb2011-03-23 09:59:34 +00002325 dsi_sync_vc(channel);
2326
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002327 dsi_vc_enable(channel, 0);
2328
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002329 /* VC_BUSY */
2330 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002331 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002332 return -EIO;
2333 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002334
2335 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
2336
Archit Taneja9613c022011-03-22 06:33:36 -05002337 /* DCS_CMD_ENABLE */
2338 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
2339 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 30, 30);
2340
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002341 dsi_vc_enable(channel, 1);
2342
2343 dsi.vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002344
2345 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002346}
2347
2348
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002349void omapdss_dsi_vc_enable_hs(int channel, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002350{
2351 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2352
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002353 WARN_ON(!dsi_bus_is_locked());
2354
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002355 dsi_vc_enable(channel, 0);
2356 dsi_if_enable(0);
2357
2358 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
2359
2360 dsi_vc_enable(channel, 1);
2361 dsi_if_enable(1);
2362
2363 dsi_force_tx_stop_mode_io();
2364}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002365EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002366
2367static void dsi_vc_flush_long_data(int channel)
2368{
2369 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2370 u32 val;
2371 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2372 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2373 (val >> 0) & 0xff,
2374 (val >> 8) & 0xff,
2375 (val >> 16) & 0xff,
2376 (val >> 24) & 0xff);
2377 }
2378}
2379
2380static void dsi_show_rx_ack_with_err(u16 err)
2381{
2382 DSSERR("\tACK with ERROR (%#x):\n", err);
2383 if (err & (1 << 0))
2384 DSSERR("\t\tSoT Error\n");
2385 if (err & (1 << 1))
2386 DSSERR("\t\tSoT Sync Error\n");
2387 if (err & (1 << 2))
2388 DSSERR("\t\tEoT Sync Error\n");
2389 if (err & (1 << 3))
2390 DSSERR("\t\tEscape Mode Entry Command Error\n");
2391 if (err & (1 << 4))
2392 DSSERR("\t\tLP Transmit Sync Error\n");
2393 if (err & (1 << 5))
2394 DSSERR("\t\tHS Receive Timeout Error\n");
2395 if (err & (1 << 6))
2396 DSSERR("\t\tFalse Control Error\n");
2397 if (err & (1 << 7))
2398 DSSERR("\t\t(reserved7)\n");
2399 if (err & (1 << 8))
2400 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2401 if (err & (1 << 9))
2402 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2403 if (err & (1 << 10))
2404 DSSERR("\t\tChecksum Error\n");
2405 if (err & (1 << 11))
2406 DSSERR("\t\tData type not recognized\n");
2407 if (err & (1 << 12))
2408 DSSERR("\t\tInvalid VC ID\n");
2409 if (err & (1 << 13))
2410 DSSERR("\t\tInvalid Transmission Length\n");
2411 if (err & (1 << 14))
2412 DSSERR("\t\t(reserved14)\n");
2413 if (err & (1 << 15))
2414 DSSERR("\t\tDSI Protocol Violation\n");
2415}
2416
2417static u16 dsi_vc_flush_receive_data(int channel)
2418{
2419 /* RX_FIFO_NOT_EMPTY */
2420 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2421 u32 val;
2422 u8 dt;
2423 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002424 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002425 dt = FLD_GET(val, 5, 0);
2426 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2427 u16 err = FLD_GET(val, 23, 8);
2428 dsi_show_rx_ack_with_err(err);
2429 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002430 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002431 FLD_GET(val, 23, 8));
2432 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002433 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002434 FLD_GET(val, 23, 8));
2435 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002436 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002437 FLD_GET(val, 23, 8));
2438 dsi_vc_flush_long_data(channel);
2439 } else {
2440 DSSERR("\tunknown datatype 0x%02x\n", dt);
2441 }
2442 }
2443 return 0;
2444}
2445
2446static int dsi_vc_send_bta(int channel)
2447{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002448 if (dsi.debug_write || dsi.debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002449 DSSDBG("dsi_vc_send_bta %d\n", channel);
2450
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002451 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002452
2453 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2454 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2455 dsi_vc_flush_receive_data(channel);
2456 }
2457
2458 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
2459
2460 return 0;
2461}
2462
2463int dsi_vc_send_bta_sync(int channel)
2464{
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002465 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466 int r = 0;
2467 u32 err;
2468
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002469 r = dsi_register_isr_vc(channel, dsi_completion_handler,
2470 &completion, DSI_VC_IRQ_BTA);
2471 if (r)
2472 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002473
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002474 r = dsi_register_isr(dsi_completion_handler, &completion,
2475 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002476 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002477 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002479 r = dsi_vc_send_bta(channel);
2480 if (r)
2481 goto err2;
2482
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002483 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002484 msecs_to_jiffies(500)) == 0) {
2485 DSSERR("Failed to receive BTA\n");
2486 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002487 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002488 }
2489
2490 err = dsi_get_errors();
2491 if (err) {
2492 DSSERR("Error while sending BTA: %x\n", err);
2493 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002494 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002495 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002496err2:
2497 dsi_unregister_isr(dsi_completion_handler, &completion,
2498 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002499err1:
2500 dsi_unregister_isr_vc(channel, dsi_completion_handler,
2501 &completion, DSI_VC_IRQ_BTA);
2502err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002503 return r;
2504}
2505EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2506
2507static inline void dsi_vc_write_long_header(int channel, u8 data_type,
2508 u16 len, u8 ecc)
2509{
2510 u32 val;
2511 u8 data_id;
2512
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002513 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514
Archit Taneja5ee3c142011-03-02 12:35:53 +05302515 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516
2517 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2518 FLD_VAL(ecc, 31, 24);
2519
2520 dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
2521}
2522
2523static inline void dsi_vc_write_long_payload(int channel,
2524 u8 b1, u8 b2, u8 b3, u8 b4)
2525{
2526 u32 val;
2527
2528 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2529
2530/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2531 b1, b2, b3, b4, val); */
2532
2533 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
2534}
2535
2536static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
2537 u8 ecc)
2538{
2539 /*u32 val; */
2540 int i;
2541 u8 *p;
2542 int r = 0;
2543 u8 b1, b2, b3, b4;
2544
2545 if (dsi.debug_write)
2546 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2547
2548 /* len + header */
2549 if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
2550 DSSERR("unable to send long packet: packet too long.\n");
2551 return -EINVAL;
2552 }
2553
2554 dsi_vc_config_l4(channel);
2555
2556 dsi_vc_write_long_header(channel, data_type, len, ecc);
2557
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002558 p = data;
2559 for (i = 0; i < len >> 2; i++) {
2560 if (dsi.debug_write)
2561 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002562
2563 b1 = *p++;
2564 b2 = *p++;
2565 b3 = *p++;
2566 b4 = *p++;
2567
2568 dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
2569 }
2570
2571 i = len % 4;
2572 if (i) {
2573 b1 = 0; b2 = 0; b3 = 0;
2574
2575 if (dsi.debug_write)
2576 DSSDBG("\tsending remainder bytes %d\n", i);
2577
2578 switch (i) {
2579 case 3:
2580 b1 = *p++;
2581 b2 = *p++;
2582 b3 = *p++;
2583 break;
2584 case 2:
2585 b1 = *p++;
2586 b2 = *p++;
2587 break;
2588 case 1:
2589 b1 = *p++;
2590 break;
2591 }
2592
2593 dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
2594 }
2595
2596 return r;
2597}
2598
2599static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
2600{
2601 u32 r;
2602 u8 data_id;
2603
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002604 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002605
2606 if (dsi.debug_write)
2607 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2608 channel,
2609 data_type, data & 0xff, (data >> 8) & 0xff);
2610
2611 dsi_vc_config_l4(channel);
2612
2613 if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
2614 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2615 return -EINVAL;
2616 }
2617
Archit Taneja5ee3c142011-03-02 12:35:53 +05302618 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002619
2620 r = (data_id << 0) | (data << 8) | (ecc << 24);
2621
2622 dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
2623
2624 return 0;
2625}
2626
2627int dsi_vc_send_null(int channel)
2628{
2629 u8 nullpkg[] = {0, 0, 0, 0};
Tomi Valkeinen397bb3c2009-12-03 13:37:31 +02002630 return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631}
2632EXPORT_SYMBOL(dsi_vc_send_null);
2633
2634int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len)
2635{
2636 int r;
2637
2638 BUG_ON(len == 0);
2639
2640 if (len == 1) {
2641 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
2642 data[0], 0);
2643 } else if (len == 2) {
2644 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
2645 data[0] | (data[1] << 8), 0);
2646 } else {
2647 /* 0x39 = DCS Long Write */
2648 r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
2649 data, len, 0);
2650 }
2651
2652 return r;
2653}
2654EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
2655
2656int dsi_vc_dcs_write(int channel, u8 *data, int len)
2657{
2658 int r;
2659
2660 r = dsi_vc_dcs_write_nosync(channel, data, len);
2661 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002662 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663
2664 r = dsi_vc_send_bta_sync(channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002665 if (r)
2666 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002667
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002668 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2669 DSSERR("rx fifo not empty after write, dumping data:\n");
2670 dsi_vc_flush_receive_data(channel);
2671 r = -EIO;
2672 goto err;
2673 }
2674
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002675 return 0;
2676err:
2677 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
2678 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679 return r;
2680}
2681EXPORT_SYMBOL(dsi_vc_dcs_write);
2682
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002683int dsi_vc_dcs_write_0(int channel, u8 dcs_cmd)
2684{
2685 return dsi_vc_dcs_write(channel, &dcs_cmd, 1);
2686}
2687EXPORT_SYMBOL(dsi_vc_dcs_write_0);
2688
2689int dsi_vc_dcs_write_1(int channel, u8 dcs_cmd, u8 param)
2690{
2691 u8 buf[2];
2692 buf[0] = dcs_cmd;
2693 buf[1] = param;
2694 return dsi_vc_dcs_write(channel, buf, 2);
2695}
2696EXPORT_SYMBOL(dsi_vc_dcs_write_1);
2697
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen)
2699{
2700 u32 val;
2701 u8 dt;
2702 int r;
2703
2704 if (dsi.debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02002705 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706
2707 r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
2708 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002709 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002710
2711 r = dsi_vc_send_bta_sync(channel);
2712 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002713 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002714
2715 /* RX_FIFO_NOT_EMPTY */
2716 if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
2717 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002718 r = -EIO;
2719 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002720 }
2721
2722 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2723 if (dsi.debug_read)
2724 DSSDBG("\theader: %08x\n", val);
2725 dt = FLD_GET(val, 5, 0);
2726 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2727 u16 err = FLD_GET(val, 23, 8);
2728 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002729 r = -EIO;
2730 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002731
2732 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
2733 u8 data = FLD_GET(val, 15, 8);
2734 if (dsi.debug_read)
2735 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
2736
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002737 if (buflen < 1) {
2738 r = -EIO;
2739 goto err;
2740 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002741
2742 buf[0] = data;
2743
2744 return 1;
2745 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
2746 u16 data = FLD_GET(val, 23, 8);
2747 if (dsi.debug_read)
2748 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
2749
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002750 if (buflen < 2) {
2751 r = -EIO;
2752 goto err;
2753 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002754
2755 buf[0] = data & 0xff;
2756 buf[1] = (data >> 8) & 0xff;
2757
2758 return 2;
2759 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
2760 int w;
2761 int len = FLD_GET(val, 23, 8);
2762 if (dsi.debug_read)
2763 DSSDBG("\tDCS long response, len %d\n", len);
2764
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002765 if (len > buflen) {
2766 r = -EIO;
2767 goto err;
2768 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769
2770 /* two byte checksum ends the packet, not included in len */
2771 for (w = 0; w < len + 2;) {
2772 int b;
2773 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2774 if (dsi.debug_read)
2775 DSSDBG("\t\t%02x %02x %02x %02x\n",
2776 (val >> 0) & 0xff,
2777 (val >> 8) & 0xff,
2778 (val >> 16) & 0xff,
2779 (val >> 24) & 0xff);
2780
2781 for (b = 0; b < 4; ++b) {
2782 if (w < len)
2783 buf[w] = (val >> (b * 8)) & 0xff;
2784 /* we discard the 2 byte checksum */
2785 ++w;
2786 }
2787 }
2788
2789 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790 } else {
2791 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002792 r = -EIO;
2793 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002794 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002795
2796 BUG();
2797err:
2798 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
2799 channel, dcs_cmd);
2800 return r;
2801
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002802}
2803EXPORT_SYMBOL(dsi_vc_dcs_read);
2804
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002805int dsi_vc_dcs_read_1(int channel, u8 dcs_cmd, u8 *data)
2806{
2807 int r;
2808
2809 r = dsi_vc_dcs_read(channel, dcs_cmd, data, 1);
2810
2811 if (r < 0)
2812 return r;
2813
2814 if (r != 1)
2815 return -EIO;
2816
2817 return 0;
2818}
2819EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002821int dsi_vc_dcs_read_2(int channel, u8 dcs_cmd, u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002822{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002823 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002824 int r;
2825
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002826 r = dsi_vc_dcs_read(channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002827
2828 if (r < 0)
2829 return r;
2830
2831 if (r != 2)
2832 return -EIO;
2833
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002834 *data1 = buf[0];
2835 *data2 = buf[1];
2836
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002837 return 0;
2838}
2839EXPORT_SYMBOL(dsi_vc_dcs_read_2);
2840
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002841int dsi_vc_set_max_rx_packet_size(int channel, u16 len)
2842{
Tomi Valkeinenfa15c792010-05-14 17:42:07 +03002843 return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002845}
2846EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
2847
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002848static int dsi_enter_ulps(void)
2849{
2850 DECLARE_COMPLETION_ONSTACK(completion);
2851 int r;
2852
2853 DSSDBGF();
2854
2855 WARN_ON(!dsi_bus_is_locked());
2856
2857 WARN_ON(dsi.ulps_enabled);
2858
2859 if (dsi.ulps_enabled)
2860 return 0;
2861
2862 if (REG_GET(DSI_CLK_CTRL, 13, 13)) {
2863 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
2864 return -EIO;
2865 }
2866
2867 dsi_sync_vc(0);
2868 dsi_sync_vc(1);
2869 dsi_sync_vc(2);
2870 dsi_sync_vc(3);
2871
2872 dsi_force_tx_stop_mode_io();
2873
2874 dsi_vc_enable(0, false);
2875 dsi_vc_enable(1, false);
2876 dsi_vc_enable(2, false);
2877 dsi_vc_enable(3, false);
2878
2879 if (REG_GET(DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
2880 DSSERR("HS busy when enabling ULPS\n");
2881 return -EIO;
2882 }
2883
2884 if (REG_GET(DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
2885 DSSERR("LP busy when enabling ULPS\n");
2886 return -EIO;
2887 }
2888
2889 r = dsi_register_isr_cio(dsi_completion_handler, &completion,
2890 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
2891 if (r)
2892 return r;
2893
2894 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
2895 /* LANEx_ULPS_SIG2 */
2896 REG_FLD_MOD(DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2), 7, 5);
2897
2898 if (wait_for_completion_timeout(&completion,
2899 msecs_to_jiffies(1000)) == 0) {
2900 DSSERR("ULPS enable timeout\n");
2901 r = -EIO;
2902 goto err;
2903 }
2904
2905 dsi_unregister_isr_cio(dsi_completion_handler, &completion,
2906 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
2907
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002908 dsi_cio_power(DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002909
2910 dsi_if_enable(false);
2911
2912 dsi.ulps_enabled = true;
2913
2914 return 0;
2915
2916err:
2917 dsi_unregister_isr_cio(dsi_completion_handler, &completion,
2918 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
2919 return r;
2920}
2921
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002922static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002924 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002925 unsigned long total_ticks;
2926 u32 r;
2927
2928 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929
2930 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932
2933 r = dsi_read_reg(DSI_TIMING2);
2934 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002935 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
2936 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
2938 dsi_write_reg(DSI_TIMING2, r);
2939
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002940 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
2941
2942 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
2943 total_ticks,
2944 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
2945 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946}
2947
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002948static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002951 unsigned long total_ticks;
2952 u32 r;
2953
2954 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955
2956 /* ticks in DSI_FCK */
2957 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958
2959 r = dsi_read_reg(DSI_TIMING1);
2960 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002961 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
2962 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
2964 dsi_write_reg(DSI_TIMING1, r);
2965
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002966 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
2967
2968 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
2969 total_ticks,
2970 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
2971 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002972}
2973
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002974static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002977 unsigned long total_ticks;
2978 u32 r;
2979
2980 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
2982 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984
2985 r = dsi_read_reg(DSI_TIMING1);
2986 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002987 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
2988 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
2990 dsi_write_reg(DSI_TIMING1, r);
2991
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002992 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
2993
2994 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
2995 total_ticks,
2996 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
2997 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002998}
2999
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003000static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003003 unsigned long total_ticks;
3004 u32 r;
3005
3006 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003007
3008 /* ticks in TxByteClkHS */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 fck = dsi_get_txbyteclkhs();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010
3011 r = dsi_read_reg(DSI_TIMING2);
3012 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003013 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3014 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003015 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3016 dsi_write_reg(DSI_TIMING2, r);
3017
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003018 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3019
3020 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3021 total_ticks,
3022 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3023 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003024}
3025static int dsi_proto_config(struct omap_dss_device *dssdev)
3026{
3027 u32 r;
3028 int buswidth = 0;
3029
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003030 dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
3031 DSI_FIFO_SIZE_32,
3032 DSI_FIFO_SIZE_32,
3033 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003035 dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
3036 DSI_FIFO_SIZE_32,
3037 DSI_FIFO_SIZE_32,
3038 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039
3040 /* XXX what values for the timeouts? */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003041 dsi_set_stop_state_counter(0x1000, false, false);
3042 dsi_set_ta_timeout(0x1fff, true, true);
3043 dsi_set_lp_rx_timeout(0x1fff, true, true);
3044 dsi_set_hs_tx_timeout(0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045
3046 switch (dssdev->ctrl.pixel_size) {
3047 case 16:
3048 buswidth = 0;
3049 break;
3050 case 18:
3051 buswidth = 1;
3052 break;
3053 case 24:
3054 buswidth = 2;
3055 break;
3056 default:
3057 BUG();
3058 }
3059
3060 r = dsi_read_reg(DSI_CTRL);
3061 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3062 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3063 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3064 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3065 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3066 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3067 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3068 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3069 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003070 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3071 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3072 /* DCS_CMD_CODE, 1=start, 0=continue */
3073 r = FLD_MOD(r, 0, 25, 25);
3074 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075
3076 dsi_write_reg(DSI_CTRL, r);
3077
3078 dsi_vc_initial_config(0);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003079 dsi_vc_initial_config(1);
3080 dsi_vc_initial_config(2);
3081 dsi_vc_initial_config(3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082
3083 return 0;
3084}
3085
3086static void dsi_proto_timings(struct omap_dss_device *dssdev)
3087{
3088 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3089 unsigned tclk_pre, tclk_post;
3090 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3091 unsigned ths_trail, ths_exit;
3092 unsigned ddr_clk_pre, ddr_clk_post;
3093 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3094 unsigned ths_eot;
3095 u32 r;
3096
3097 r = dsi_read_reg(DSI_DSIPHY_CFG0);
3098 ths_prepare = FLD_GET(r, 31, 24);
3099 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3100 ths_zero = ths_prepare_ths_zero - ths_prepare;
3101 ths_trail = FLD_GET(r, 15, 8);
3102 ths_exit = FLD_GET(r, 7, 0);
3103
3104 r = dsi_read_reg(DSI_DSIPHY_CFG1);
3105 tlpx = FLD_GET(r, 22, 16) * 2;
3106 tclk_trail = FLD_GET(r, 15, 8);
3107 tclk_zero = FLD_GET(r, 7, 0);
3108
3109 r = dsi_read_reg(DSI_DSIPHY_CFG2);
3110 tclk_prepare = FLD_GET(r, 7, 0);
3111
3112 /* min 8*UI */
3113 tclk_pre = 20;
3114 /* min 60ns + 52*UI */
3115 tclk_post = ns2ddr(60) + 26;
3116
3117 /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
3118 if (dssdev->phy.dsi.data1_lane != 0 &&
3119 dssdev->phy.dsi.data2_lane != 0)
3120 ths_eot = 2;
3121 else
3122 ths_eot = 4;
3123
3124 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3125 4);
3126 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3127
3128 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3129 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3130
3131 r = dsi_read_reg(DSI_CLK_TIMING);
3132 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3133 r = FLD_MOD(r, ddr_clk_post, 7, 0);
3134 dsi_write_reg(DSI_CLK_TIMING, r);
3135
3136 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3137 ddr_clk_pre,
3138 ddr_clk_post);
3139
3140 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3141 DIV_ROUND_UP(ths_prepare, 4) +
3142 DIV_ROUND_UP(ths_zero + 3, 4);
3143
3144 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3145
3146 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3147 FLD_VAL(exit_hs_mode_lat, 15, 0);
3148 dsi_write_reg(DSI_VM_TIMING7, r);
3149
3150 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3151 enter_hs_mode_lat, exit_hs_mode_lat);
3152}
3153
3154
3155#define DSI_DECL_VARS \
3156 int __dsi_cb = 0; u32 __dsi_cv = 0;
3157
3158#define DSI_FLUSH(ch) \
3159 if (__dsi_cb > 0) { \
3160 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
3161 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
3162 __dsi_cb = __dsi_cv = 0; \
3163 }
3164
3165#define DSI_PUSH(ch, data) \
3166 do { \
3167 __dsi_cv |= (data) << (__dsi_cb * 8); \
3168 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3169 if (++__dsi_cb > 3) \
3170 DSI_FLUSH(ch); \
3171 } while (0)
3172
3173static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3174 int x, int y, int w, int h)
3175{
3176 /* Note: supports only 24bit colors in 32bit container */
3177 int first = 1;
3178 int fifo_stalls = 0;
3179 int max_dsi_packet_size;
3180 int max_data_per_packet;
3181 int max_pixels_per_packet;
3182 int pixels_left;
3183 int bytespp = dssdev->ctrl.pixel_size / 8;
3184 int scr_width;
3185 u32 __iomem *data;
3186 int start_offset;
3187 int horiz_inc;
3188 int current_x;
3189 struct omap_overlay *ovl;
3190
3191 debug_irq = 0;
3192
3193 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3194 x, y, w, h);
3195
3196 ovl = dssdev->manager->overlays[0];
3197
3198 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3199 return -EINVAL;
3200
3201 if (dssdev->ctrl.pixel_size != 24)
3202 return -EINVAL;
3203
3204 scr_width = ovl->info.screen_width;
3205 data = ovl->info.vaddr;
3206
3207 start_offset = scr_width * y + x;
3208 horiz_inc = scr_width - w;
3209 current_x = x;
3210
3211 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3212 * in fifo */
3213
3214 /* When using CPU, max long packet size is TX buffer size */
3215 max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
3216
3217 /* we seem to get better perf if we divide the tx fifo to half,
3218 and while the other half is being sent, we fill the other half
3219 max_dsi_packet_size /= 2; */
3220
3221 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3222
3223 max_pixels_per_packet = max_data_per_packet / bytespp;
3224
3225 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3226
3227 pixels_left = w * h;
3228
3229 DSSDBG("total pixels %d\n", pixels_left);
3230
3231 data += start_offset;
3232
3233 while (pixels_left > 0) {
3234 /* 0x2c = write_memory_start */
3235 /* 0x3c = write_memory_continue */
3236 u8 dcs_cmd = first ? 0x2c : 0x3c;
3237 int pixels;
3238 DSI_DECL_VARS;
3239 first = 0;
3240
3241#if 1
3242 /* using fifo not empty */
3243 /* TX_FIFO_NOT_EMPTY */
3244 while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245 fifo_stalls++;
3246 if (fifo_stalls > 0xfffff) {
3247 DSSERR("fifo stalls overflow, pixels left %d\n",
3248 pixels_left);
3249 dsi_if_enable(0);
3250 return -EIO;
3251 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003252 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003253 }
3254#elif 1
3255 /* using fifo emptiness */
3256 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
3257 max_dsi_packet_size) {
3258 fifo_stalls++;
3259 if (fifo_stalls > 0xfffff) {
3260 DSSERR("fifo stalls overflow, pixels left %d\n",
3261 pixels_left);
3262 dsi_if_enable(0);
3263 return -EIO;
3264 }
3265 }
3266#else
3267 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
3268 fifo_stalls++;
3269 if (fifo_stalls > 0xfffff) {
3270 DSSERR("fifo stalls overflow, pixels left %d\n",
3271 pixels_left);
3272 dsi_if_enable(0);
3273 return -EIO;
3274 }
3275 }
3276#endif
3277 pixels = min(max_pixels_per_packet, pixels_left);
3278
3279 pixels_left -= pixels;
3280
3281 dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
3282 1 + pixels * bytespp, 0);
3283
3284 DSI_PUSH(0, dcs_cmd);
3285
3286 while (pixels-- > 0) {
3287 u32 pix = __raw_readl(data++);
3288
3289 DSI_PUSH(0, (pix >> 16) & 0xff);
3290 DSI_PUSH(0, (pix >> 8) & 0xff);
3291 DSI_PUSH(0, (pix >> 0) & 0xff);
3292
3293 current_x++;
3294 if (current_x == x+w) {
3295 current_x = x;
3296 data += horiz_inc;
3297 }
3298 }
3299
3300 DSI_FLUSH(0);
3301 }
3302
3303 return 0;
3304}
3305
3306static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3307 u16 x, u16 y, u16 w, u16 h)
3308{
3309 unsigned bytespp;
3310 unsigned bytespl;
3311 unsigned bytespf;
3312 unsigned total_len;
3313 unsigned packet_payload;
3314 unsigned packet_len;
3315 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003316 int r;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003317 const unsigned channel = dsi.update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003318 /* line buffer is 1024 x 24bits */
3319 /* XXX: for some reason using full buffer size causes considerable TX
3320 * slowdown with update sizes that fill the whole buffer */
3321 const unsigned line_buf_size = 1023 * 3;
3322
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003323 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3324 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003325
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003326 dsi_vc_config_vp(channel);
3327
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003328 bytespp = dssdev->ctrl.pixel_size / 8;
3329 bytespl = w * bytespp;
3330 bytespf = bytespl * h;
3331
3332 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3333 * number of lines in a packet. See errata about VP_CLK_RATIO */
3334
3335 if (bytespf < line_buf_size)
3336 packet_payload = bytespf;
3337 else
3338 packet_payload = (line_buf_size) / bytespl * bytespl;
3339
3340 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3341 total_len = (bytespf / packet_payload) * packet_len;
3342
3343 if (bytespf % packet_payload)
3344 total_len += (bytespf % packet_payload) + 1;
3345
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003346 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
3347 dsi_write_reg(DSI_VC_TE(channel), l);
3348
3349 dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
3350
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003351 if (dsi.te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003352 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3353 else
3354 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
3355 dsi_write_reg(DSI_VC_TE(channel), l);
3356
3357 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3358 * because DSS interrupts are not capable of waking up the CPU and the
3359 * framedone interrupt could be delayed for quite a long time. I think
3360 * the same goes for any DSS interrupts, but for some reason I have not
3361 * seen the problem anywhere else than here.
3362 */
3363 dispc_disable_sidle();
3364
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003365 dsi_perf_mark_start();
3366
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003367 r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003368 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003369 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003370
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003371 dss_start_update(dssdev);
3372
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003373 if (dsi.te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003374 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3375 * for TE is longer than the timer allows */
3376 REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
3377
3378 dsi_vc_send_bta(channel);
3379
3380#ifdef DSI_CATCH_MISSING_TE
3381 mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
3382#endif
3383 }
3384}
3385
3386#ifdef DSI_CATCH_MISSING_TE
3387static void dsi_te_timeout(unsigned long arg)
3388{
3389 DSSERR("TE not received for 250ms!\n");
3390}
3391#endif
3392
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003393static void dsi_handle_framedone(int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003394{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003395 /* SIDLEMODE back to smart-idle */
3396 dispc_enable_sidle();
3397
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003398 if (dsi.te_enabled) {
3399 /* enable LP_RX_TO again after the TE */
3400 REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
3401 }
3402
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003403 dsi.framedone_callback(error, dsi.framedone_data);
3404
3405 if (!error)
3406 dsi_perf_show("DISPC");
3407}
3408
3409static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3410{
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003411 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3412 * 250ms which would conflict with this timeout work. What should be
3413 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003414 * possibly scheduled framedone work. However, cancelling the transfer
3415 * on the HW is buggy, and would probably require resetting the whole
3416 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003417
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003418 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003419
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003420 dsi_handle_framedone(-ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003421}
3422
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003423static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003424{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003425 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3426 * turns itself off. However, DSI still has the pixels in its buffers,
3427 * and is sending the data.
3428 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003429
Archit Tanejacf398fb2011-03-23 09:59:34 +00003430 __cancel_delayed_work(&dsi.framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003431
Archit Tanejacf398fb2011-03-23 09:59:34 +00003432 dsi_handle_framedone(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003433
Archit Tanejacf398fb2011-03-23 09:59:34 +00003434#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3435 dispc_fake_vsync_irq();
3436#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003437}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003438
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003439int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003440 u16 *x, u16 *y, u16 *w, u16 *h,
3441 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003442{
3443 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003444
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003445 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003446
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003447 if (*x > dw || *y > dh)
3448 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003449
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003450 if (*x + *w > dw)
3451 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003452
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003453 if (*y + *h > dh)
3454 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003455
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003456 if (*w == 1)
3457 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003458
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003459 if (*w == 0 || *h == 0)
3460 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003461
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003462 dsi_perf_mark_setup();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003463
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003464 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003465 dss_setup_partial_planes(dssdev, x, y, w, h,
3466 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003467 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003468 }
3469
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003470 return 0;
3471}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003472EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003473
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003474int omap_dsi_update(struct omap_dss_device *dssdev,
3475 int channel,
3476 u16 x, u16 y, u16 w, u16 h,
3477 void (*callback)(int, void *), void *data)
3478{
3479 dsi.update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003480
Tomi Valkeinena6027712010-05-25 17:01:28 +03003481 /* OMAP DSS cannot send updates of odd widths.
3482 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3483 * here to make sure we catch erroneous updates. Otherwise we'll only
3484 * see rather obscure HW error happening, as DSS halts. */
3485 BUG_ON(x % 2 == 1);
3486
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003487 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
3488 dsi.framedone_callback = callback;
3489 dsi.framedone_data = data;
3490
3491 dsi.update_region.x = x;
3492 dsi.update_region.y = y;
3493 dsi.update_region.w = w;
3494 dsi.update_region.h = h;
3495 dsi.update_region.device = dssdev;
3496
3497 dsi_update_screen_dispc(dssdev, x, y, w, h);
3498 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003499 int r;
3500
3501 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3502 if (r)
3503 return r;
3504
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003505 dsi_perf_show("L4");
3506 callback(0, data);
3507 }
3508
3509 return 0;
3510}
3511EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003512
3513/* Display funcs */
3514
3515static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
3516{
3517 int r;
3518
3519 r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
3520 DISPC_IRQ_FRAMEDONE);
3521 if (r) {
3522 DSSERR("can't get FRAMEDONE irq\n");
3523 return r;
3524 }
3525
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003526 dispc_set_lcd_display_type(dssdev->manager->id,
3527 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003529 dispc_set_parallel_interface_mode(dssdev->manager->id,
3530 OMAP_DSS_PARALLELMODE_DSI);
3531 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003532
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003533 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003534
3535 {
3536 struct omap_video_timings timings = {
3537 .hsw = 1,
3538 .hfp = 1,
3539 .hbp = 1,
3540 .vsw = 1,
3541 .vfp = 0,
3542 .vbp = 0,
3543 };
3544
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003545 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003546 }
3547
3548 return 0;
3549}
3550
3551static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
3552{
3553 omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
3554 DISPC_IRQ_FRAMEDONE);
3555}
3556
3557static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
3558{
3559 struct dsi_clock_info cinfo;
3560 int r;
3561
Archit Taneja1bb47832011-02-24 14:17:30 +05303562 /* we always use DSS_CLK_SYSCK as input clock */
3563 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02003564 cinfo.regn = dssdev->clocks.dsi.regn;
3565 cinfo.regm = dssdev->clocks.dsi.regm;
3566 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
3567 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003568 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003569 if (r) {
3570 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003571 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003572 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003573
3574 r = dsi_pll_set_clock_div(&cinfo);
3575 if (r) {
3576 DSSERR("Failed to set dsi clocks\n");
3577 return r;
3578 }
3579
3580 return 0;
3581}
3582
3583static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
3584{
3585 struct dispc_clock_info dispc_cinfo;
3586 int r;
3587 unsigned long long fck;
3588
Archit Taneja1bb47832011-02-24 14:17:30 +05303589 fck = dsi_get_pll_hsdiv_dispc_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590
Archit Tanejae8881662011-04-12 13:52:24 +05303591 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
3592 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003593
3594 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
3595 if (r) {
3596 DSSERR("Failed to calc dispc clocks\n");
3597 return r;
3598 }
3599
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003600 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003601 if (r) {
3602 DSSERR("Failed to set dispc clocks\n");
3603 return r;
3604 }
3605
3606 return 0;
3607}
3608
3609static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
3610{
3611 int r;
3612
Archit Taneja9613c022011-03-22 06:33:36 -05003613 /* The SCPClk is required for both PLL and CIO registers on OMAP4 */
3614 /* CIO_CLK_ICG, enable L3 clk to CIO */
3615 REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14);
3616
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003617 _dsi_print_reset_status();
3618
3619 r = dsi_pll_init(dssdev, true, true);
3620 if (r)
3621 goto err0;
3622
3623 r = dsi_configure_dsi_clocks(dssdev);
3624 if (r)
3625 goto err1;
3626
Archit Tanejae8881662011-04-12 13:52:24 +05303627 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
3628 dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05003629 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05303630 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003631
3632 DSSDBG("PLL OK\n");
3633
3634 r = dsi_configure_dispc_clocks(dssdev);
3635 if (r)
3636 goto err2;
3637
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003638 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003639 if (r)
3640 goto err2;
3641
3642 _dsi_print_reset_status();
3643
3644 dsi_proto_timings(dssdev);
3645 dsi_set_lp_clk_divisor(dssdev);
3646
3647 if (1)
3648 _dsi_print_reset_status();
3649
3650 r = dsi_proto_config(dssdev);
3651 if (r)
3652 goto err3;
3653
3654 /* enable interface */
3655 dsi_vc_enable(0, 1);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003656 dsi_vc_enable(1, 1);
3657 dsi_vc_enable(2, 1);
3658 dsi_vc_enable(3, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659 dsi_if_enable(1);
3660 dsi_force_tx_stop_mode_io();
3661
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003662 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003663err3:
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003664 dsi_cio_uninit();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003665err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05303666 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3667 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003669 dsi_pll_uninit(true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670err0:
3671 return r;
3672}
3673
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003674static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
3675 bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676{
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003677 if (!dsi.ulps_enabled)
3678 dsi_enter_ulps();
3679
Ville Syrjäläd7370102010-04-22 22:50:09 +02003680 /* disable interface */
3681 dsi_if_enable(0);
3682 dsi_vc_enable(0, 0);
3683 dsi_vc_enable(1, 0);
3684 dsi_vc_enable(2, 0);
3685 dsi_vc_enable(3, 0);
3686
Archit Taneja89a35e52011-04-12 13:52:23 +05303687 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3688 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003689 dsi_cio_uninit();
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003690 dsi_pll_uninit(disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003691}
3692
3693static int dsi_core_init(void)
3694{
3695 /* Autoidle */
3696 REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
3697
3698 /* ENWAKEUP */
3699 REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
3700
3701 /* SIDLEMODE smart-idle */
3702 REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
3703
3704 _dsi_initialize_irq();
3705
3706 return 0;
3707}
3708
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003709int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710{
3711 int r = 0;
3712
3713 DSSDBG("dsi_display_enable\n");
3714
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003715 WARN_ON(!dsi_bus_is_locked());
3716
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003717 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003718
3719 r = omap_dss_start_device(dssdev);
3720 if (r) {
3721 DSSERR("failed to start device\n");
3722 goto err0;
3723 }
3724
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725 enable_clocks(1);
3726 dsi_enable_pll_clock(1);
3727
3728 r = _dsi_reset();
3729 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003730 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003731
3732 dsi_core_init();
3733
3734 r = dsi_display_init_dispc(dssdev);
3735 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003736 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737
3738 r = dsi_display_init_dsi(dssdev);
3739 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003740 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003741
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003742 mutex_unlock(&dsi.lock);
3743
3744 return 0;
3745
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003747 dsi_display_uninit_dispc(dssdev);
3748err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003749 enable_clocks(0);
3750 dsi_enable_pll_clock(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751 omap_dss_stop_device(dssdev);
3752err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003753 mutex_unlock(&dsi.lock);
3754 DSSDBG("dsi_display_enable FAILED\n");
3755 return r;
3756}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003757EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003758
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003759void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
3760 bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003761{
3762 DSSDBG("dsi_display_disable\n");
3763
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003764 WARN_ON(!dsi_bus_is_locked());
3765
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003767
3768 dsi_display_uninit_dispc(dssdev);
3769
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003770 dsi_display_uninit_dsi(dssdev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003771
3772 enable_clocks(0);
3773 dsi_enable_pll_clock(0);
3774
3775 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003776
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003777 mutex_unlock(&dsi.lock);
3778}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003779EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003780
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003781int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003782{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003783 dsi.te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003784 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003785}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003786EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003787
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003788void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
3789 u32 fifo_size, enum omap_burst_size *burst_size,
3790 u32 *fifo_low, u32 *fifo_high)
3791{
3792 unsigned burst_size_bytes;
3793
3794 *burst_size = OMAP_DSS_BURST_16x32;
3795 burst_size_bytes = 16 * 32 / 8;
3796
3797 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03003798 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003799}
3800
3801int dsi_init_display(struct omap_dss_device *dssdev)
3802{
3803 DSSDBG("DSI init\n");
3804
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003805 /* XXX these should be figured out dynamically */
3806 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
3807 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
3808
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02003809 if (dsi.vdds_dsi_reg == NULL) {
3810 struct regulator *vdds_dsi;
3811
3812 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
3813
3814 if (IS_ERR(vdds_dsi)) {
3815 DSSERR("can't get VDDS_DSI regulator\n");
3816 return PTR_ERR(vdds_dsi);
3817 }
3818
3819 dsi.vdds_dsi_reg = vdds_dsi;
3820 }
3821
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003822 return 0;
3823}
3824
Archit Taneja5ee3c142011-03-02 12:35:53 +05303825int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
3826{
3827 int i;
3828
3829 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
3830 if (!dsi.vc[i].dssdev) {
3831 dsi.vc[i].dssdev = dssdev;
3832 *channel = i;
3833 return 0;
3834 }
3835 }
3836
3837 DSSERR("cannot get VC for display %s", dssdev->name);
3838 return -ENOSPC;
3839}
3840EXPORT_SYMBOL(omap_dsi_request_vc);
3841
3842int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
3843{
3844 if (vc_id < 0 || vc_id > 3) {
3845 DSSERR("VC ID out of range\n");
3846 return -EINVAL;
3847 }
3848
3849 if (channel < 0 || channel > 3) {
3850 DSSERR("Virtual Channel out of range\n");
3851 return -EINVAL;
3852 }
3853
3854 if (dsi.vc[channel].dssdev != dssdev) {
3855 DSSERR("Virtual Channel not allocated to display %s\n",
3856 dssdev->name);
3857 return -EINVAL;
3858 }
3859
3860 dsi.vc[channel].vc_id = vc_id;
3861
3862 return 0;
3863}
3864EXPORT_SYMBOL(omap_dsi_set_vc_id);
3865
3866void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
3867{
3868 if ((channel >= 0 && channel <= 3) &&
3869 dsi.vc[channel].dssdev == dssdev) {
3870 dsi.vc[channel].dssdev = NULL;
3871 dsi.vc[channel].vc_id = 0;
3872 }
3873}
3874EXPORT_SYMBOL(omap_dsi_release_vc);
3875
Archit Taneja1bb47832011-02-24 14:17:30 +05303876void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03003877{
3878 if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05303879 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05303880 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
3881 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03003882}
3883
Archit Taneja1bb47832011-02-24 14:17:30 +05303884void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03003885{
3886 if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05303887 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05303888 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
3889 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03003890}
3891
Taneja, Archit49641112011-03-14 23:28:23 -05003892static void dsi_calc_clock_param_ranges(void)
3893{
3894 dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
3895 dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
3896 dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
3897 dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
3898 dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
3899 dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
3900 dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
3901}
3902
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003903static int dsi_init(struct platform_device *pdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003904{
3905 u32 rev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05303906 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003907 struct resource *dsi_mem;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003908
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02003909 spin_lock_init(&dsi.irq_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003910 spin_lock_init(&dsi.errors_lock);
3911 dsi.errors = 0;
3912
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003913#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3914 spin_lock_init(&dsi.irq_stats_lock);
3915 dsi.irq_stats.last_reset = jiffies;
3916#endif
3917
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003918 mutex_init(&dsi.lock);
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +02003919 sema_init(&dsi.bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003920
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003921 dsi.workqueue = create_singlethread_workqueue("dsi");
3922 if (dsi.workqueue == NULL)
3923 return -ENOMEM;
3924
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003925 INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
3926 dsi_framedone_timeout_work_callback);
3927
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928#ifdef DSI_CATCH_MISSING_TE
3929 init_timer(&dsi.te_timer);
3930 dsi.te_timer.function = dsi_te_timeout;
3931 dsi.te_timer.data = 0;
3932#endif
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003933 dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
3934 if (!dsi_mem) {
3935 DSSERR("can't get IORESOURCE_MEM DSI\n");
3936 r = -EINVAL;
3937 goto err1;
3938 }
3939 dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003940 if (!dsi.base) {
3941 DSSERR("can't ioremap DSI\n");
3942 r = -ENOMEM;
3943 goto err1;
3944 }
archit tanejaaffe3602011-02-23 08:41:03 +00003945 dsi.irq = platform_get_irq(dsi.pdev, 0);
3946 if (dsi.irq < 0) {
3947 DSSERR("platform_get_irq failed\n");
3948 r = -ENODEV;
3949 goto err2;
3950 }
3951
3952 r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
3953 "OMAP DSI1", dsi.pdev);
3954 if (r < 0) {
3955 DSSERR("request_irq failed\n");
3956 goto err2;
3957 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003958
Archit Taneja5ee3c142011-03-02 12:35:53 +05303959 /* DSI VCs initialization */
3960 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
3961 dsi.vc[i].mode = DSI_VC_MODE_L4;
3962 dsi.vc[i].dssdev = NULL;
3963 dsi.vc[i].vc_id = 0;
3964 }
3965
Taneja, Archit49641112011-03-14 23:28:23 -05003966 dsi_calc_clock_param_ranges();
3967
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003968 enable_clocks(1);
3969
3970 rev = dsi_read_reg(DSI_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003971 dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003972 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3973
3974 enable_clocks(0);
3975
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003976 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00003977err2:
3978 iounmap(dsi.base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003979err1:
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003980 destroy_workqueue(dsi.workqueue);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003981 return r;
3982}
3983
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003984static void dsi_exit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003985{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003986 if (dsi.vdds_dsi_reg != NULL) {
3987 regulator_put(dsi.vdds_dsi_reg);
3988 dsi.vdds_dsi_reg = NULL;
3989 }
3990
archit tanejaaffe3602011-02-23 08:41:03 +00003991 free_irq(dsi.irq, dsi.pdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003992 iounmap(dsi.base);
3993
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003994 destroy_workqueue(dsi.workqueue);
3995
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003996 DSSDBG("omap_dsi_exit\n");
3997}
3998
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003999/* DSI1 HW IP initialisation */
4000static int omap_dsi1hw_probe(struct platform_device *pdev)
4001{
4002 int r;
4003 dsi.pdev = pdev;
4004 r = dsi_init(pdev);
4005 if (r) {
4006 DSSERR("Failed to initialize DSI\n");
4007 goto err_dsi;
4008 }
4009err_dsi:
4010 return r;
4011}
4012
4013static int omap_dsi1hw_remove(struct platform_device *pdev)
4014{
4015 dsi_exit();
4016 return 0;
4017}
4018
4019static struct platform_driver omap_dsi1hw_driver = {
4020 .probe = omap_dsi1hw_probe,
4021 .remove = omap_dsi1hw_remove,
4022 .driver = {
4023 .name = "omapdss_dsi1",
4024 .owner = THIS_MODULE,
4025 },
4026};
4027
4028int dsi_init_platform_driver(void)
4029{
4030 return platform_driver_register(&omap_dsi1hw_driver);
4031}
4032
4033void dsi_uninit_platform_driver(void)
4034{
4035 return platform_driver_unregister(&omap_dsi1hw_driver);
4036}