blob: 29514ac94f342ac9e6861e27056d5cf79236b5c7 [file] [log] [blame]
Catalin Marinas8ad68bb2005-10-31 14:25:02 +00001/*
2 * linux/arch/arm/mach-realview/core.c
3 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000021#include <linux/init.h>
Russell King1be72282005-10-31 16:57:06 +000022#include <linux/platform_device.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000023#include <linux/dma-mapping.h>
24#include <linux/sysdev.h>
25#include <linux/interrupt.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000026#include <linux/amba/bus.h>
27#include <linux/amba/clcd.h>
Catalin Marinas85802af2008-02-04 17:24:54 +010028#include <linux/clocksource.h>
Catalin Marinasae30cea2008-02-04 17:26:55 +010029#include <linux/clockchips.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000030
31#include <asm/system.h>
32#include <asm/hardware.h>
33#include <asm/io.h>
34#include <asm/irq.h>
35#include <asm/leds.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000036#include <asm/hardware/arm_timer.h>
37#include <asm/hardware/icst307.h>
38
39#include <asm/mach/arch.h>
40#include <asm/mach/flash.h>
41#include <asm/mach/irq.h>
42#include <asm/mach/time.h>
43#include <asm/mach/map.h>
44#include <asm/mach/mmc.h>
45
46#include <asm/hardware/gic.h>
47
48#include "core.h"
49#include "clock.h"
50
51#define REALVIEW_REFCOUNTER (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_24MHz_OFFSET)
52
Catalin Marinasc4057f52008-02-04 17:41:01 +010053/* used by entry-macro.S */
54void __iomem *gic_cpu_base_addr;
55
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000056/*
57 * This is the RealView sched_clock implementation. This has
58 * a resolution of 41.7ns, and a maximum value of about 179s.
59 */
60unsigned long long sched_clock(void)
61{
62 unsigned long long v;
63
64 v = (unsigned long long)readl(REALVIEW_REFCOUNTER) * 125;
65 do_div(v, 3);
66
67 return v;
68}
69
70
71#define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
72
73static int realview_flash_init(void)
74{
75 u32 val;
76
77 val = __raw_readl(REALVIEW_FLASHCTRL);
78 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
79 __raw_writel(val, REALVIEW_FLASHCTRL);
80
81 return 0;
82}
83
84static void realview_flash_exit(void)
85{
86 u32 val;
87
88 val = __raw_readl(REALVIEW_FLASHCTRL);
89 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
90 __raw_writel(val, REALVIEW_FLASHCTRL);
91}
92
93static void realview_flash_set_vpp(int on)
94{
95 u32 val;
96
97 val = __raw_readl(REALVIEW_FLASHCTRL);
98 if (on)
99 val |= REALVIEW_FLASHPROG_FLVPPEN;
100 else
101 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
102 __raw_writel(val, REALVIEW_FLASHCTRL);
103}
104
105static struct flash_platform_data realview_flash_data = {
106 .map_name = "cfi_probe",
107 .width = 4,
108 .init = realview_flash_init,
109 .exit = realview_flash_exit,
110 .set_vpp = realview_flash_set_vpp,
111};
112
113static struct resource realview_flash_resource = {
114 .start = REALVIEW_FLASH_BASE,
115 .end = REALVIEW_FLASH_BASE + REALVIEW_FLASH_SIZE,
116 .flags = IORESOURCE_MEM,
117};
118
119struct platform_device realview_flash_device = {
120 .name = "armflash",
121 .id = 0,
122 .dev = {
123 .platform_data = &realview_flash_data,
124 },
125 .num_resources = 1,
126 .resource = &realview_flash_resource,
127};
128
Russell King6b65cd72006-12-10 21:21:32 +0100129static struct resource realview_i2c_resource = {
130 .start = REALVIEW_I2C_BASE,
131 .end = REALVIEW_I2C_BASE + SZ_4K - 1,
132 .flags = IORESOURCE_MEM,
133};
134
135struct platform_device realview_i2c_device = {
136 .name = "versatile-i2c",
137 .id = -1,
138 .num_resources = 1,
139 .resource = &realview_i2c_resource,
140};
141
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000142#define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
143
144static unsigned int realview_mmc_status(struct device *dev)
145{
146 struct amba_device *adev = container_of(dev, struct amba_device, dev);
147 u32 mask;
148
149 if (adev->res.start == REALVIEW_MMCI0_BASE)
150 mask = 1;
151 else
152 mask = 2;
153
154 return readl(REALVIEW_SYSMCI) & mask;
155}
156
157struct mmc_platform_data realview_mmc0_plat_data = {
158 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
159 .status = realview_mmc_status,
160};
161
162struct mmc_platform_data realview_mmc1_plat_data = {
163 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
164 .status = realview_mmc_status,
165};
166
167/*
168 * Clock handling
169 */
170static const struct icst307_params realview_oscvco_params = {
171 .ref = 24000,
172 .vco_max = 200000,
173 .vd_min = 4 + 8,
174 .vd_max = 511 + 8,
175 .rd_min = 1 + 2,
176 .rd_max = 127 + 2,
177};
178
179static void realview_oscvco_set(struct clk *clk, struct icst307_vco vco)
180{
181 void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
Catalin Marinasf557f5e2006-02-08 21:19:39 +0000182 void __iomem *sys_osc = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC4_OFFSET;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000183 u32 val;
184
185 val = readl(sys_osc) & ~0x7ffff;
186 val |= vco.v | (vco.r << 9) | (vco.s << 16);
187
188 writel(0xa05f, sys_lock);
189 writel(val, sys_osc);
190 writel(0, sys_lock);
191}
192
193struct clk realview_clcd_clk = {
194 .name = "CLCDCLK",
195 .params = &realview_oscvco_params,
196 .setvco = realview_oscvco_set,
197};
198
199/*
200 * CLCD support.
201 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000202#define SYS_CLCD_NLCDIOON (1 << 2)
203#define SYS_CLCD_VDDPOSSWITCH (1 << 3)
204#define SYS_CLCD_PWR3V5SWITCH (1 << 4)
205#define SYS_CLCD_ID_MASK (0x1f << 8)
206#define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
207#define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
208#define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
209#define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
210#define SYS_CLCD_ID_VGA (0x1f << 8)
211
212static struct clcd_panel vga = {
213 .mode = {
214 .name = "VGA",
215 .refresh = 60,
216 .xres = 640,
217 .yres = 480,
218 .pixclock = 39721,
219 .left_margin = 40,
220 .right_margin = 24,
221 .upper_margin = 32,
222 .lower_margin = 11,
223 .hsync_len = 96,
224 .vsync_len = 2,
225 .sync = 0,
226 .vmode = FB_VMODE_NONINTERLACED,
227 },
228 .width = -1,
229 .height = -1,
230 .tim2 = TIM2_BCD | TIM2_IPC,
231 .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
232 .bpp = 16,
233};
234
235static struct clcd_panel sanyo_3_8_in = {
236 .mode = {
237 .name = "Sanyo QVGA",
238 .refresh = 116,
239 .xres = 320,
240 .yres = 240,
241 .pixclock = 100000,
242 .left_margin = 6,
243 .right_margin = 6,
244 .upper_margin = 5,
245 .lower_margin = 5,
246 .hsync_len = 6,
247 .vsync_len = 6,
248 .sync = 0,
249 .vmode = FB_VMODE_NONINTERLACED,
250 },
251 .width = -1,
252 .height = -1,
253 .tim2 = TIM2_BCD,
254 .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
255 .bpp = 16,
256};
257
258static struct clcd_panel sanyo_2_5_in = {
259 .mode = {
260 .name = "Sanyo QVGA Portrait",
261 .refresh = 116,
262 .xres = 240,
263 .yres = 320,
264 .pixclock = 100000,
265 .left_margin = 20,
266 .right_margin = 10,
267 .upper_margin = 2,
268 .lower_margin = 2,
269 .hsync_len = 10,
270 .vsync_len = 2,
271 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
272 .vmode = FB_VMODE_NONINTERLACED,
273 },
274 .width = -1,
275 .height = -1,
276 .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
277 .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
278 .bpp = 16,
279};
280
281static struct clcd_panel epson_2_2_in = {
282 .mode = {
283 .name = "Epson QCIF",
284 .refresh = 390,
285 .xres = 176,
286 .yres = 220,
287 .pixclock = 62500,
288 .left_margin = 3,
289 .right_margin = 2,
290 .upper_margin = 1,
291 .lower_margin = 0,
292 .hsync_len = 3,
293 .vsync_len = 2,
294 .sync = 0,
295 .vmode = FB_VMODE_NONINTERLACED,
296 },
297 .width = -1,
298 .height = -1,
299 .tim2 = TIM2_BCD | TIM2_IPC,
300 .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
301 .bpp = 16,
302};
303
304/*
305 * Detect which LCD panel is connected, and return the appropriate
306 * clcd_panel structure. Note: we do not have any information on
307 * the required timings for the 8.4in panel, so we presently assume
308 * VGA timings.
309 */
310static struct clcd_panel *realview_clcd_panel(void)
311{
312 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
313 struct clcd_panel *panel = &vga;
314 u32 val;
315
316 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
317 if (val == SYS_CLCD_ID_SANYO_3_8)
318 panel = &sanyo_3_8_in;
319 else if (val == SYS_CLCD_ID_SANYO_2_5)
320 panel = &sanyo_2_5_in;
321 else if (val == SYS_CLCD_ID_EPSON_2_2)
322 panel = &epson_2_2_in;
323 else if (val == SYS_CLCD_ID_VGA)
324 panel = &vga;
325 else {
326 printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
327 val);
328 panel = &vga;
329 }
330
331 return panel;
332}
333
334/*
335 * Disable all display connectors on the interface module.
336 */
337static void realview_clcd_disable(struct clcd_fb *fb)
338{
339 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
340 u32 val;
341
342 val = readl(sys_clcd);
343 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
344 writel(val, sys_clcd);
345}
346
347/*
348 * Enable the relevant connector on the interface module.
349 */
350static void realview_clcd_enable(struct clcd_fb *fb)
351{
352 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
353 u32 val;
354
Catalin Marinas9e7714d2006-03-16 14:10:20 +0000355 /*
356 * Enable the PSUs
357 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000358 val = readl(sys_clcd);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000359 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
360 writel(val, sys_clcd);
361}
362
363static unsigned long framesize = SZ_1M;
364
365static int realview_clcd_setup(struct clcd_fb *fb)
366{
367 dma_addr_t dma;
368
369 fb->panel = realview_clcd_panel();
370
371 fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
372 &dma, GFP_KERNEL);
373 if (!fb->fb.screen_base) {
374 printk(KERN_ERR "CLCD: unable to map framebuffer\n");
375 return -ENOMEM;
376 }
377
378 fb->fb.fix.smem_start = dma;
379 fb->fb.fix.smem_len = framesize;
380
381 return 0;
382}
383
384static int realview_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
385{
386 return dma_mmap_writecombine(&fb->dev->dev, vma,
387 fb->fb.screen_base,
388 fb->fb.fix.smem_start,
389 fb->fb.fix.smem_len);
390}
391
392static void realview_clcd_remove(struct clcd_fb *fb)
393{
394 dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
395 fb->fb.screen_base, fb->fb.fix.smem_start);
396}
397
398struct clcd_board clcd_plat_data = {
399 .name = "RealView",
400 .check = clcdfb_check,
401 .decode = clcdfb_decode,
402 .disable = realview_clcd_disable,
403 .enable = realview_clcd_enable,
404 .setup = realview_clcd_setup,
405 .mmap = realview_clcd_mmap,
406 .remove = realview_clcd_remove,
407};
408
409#ifdef CONFIG_LEDS
410#define VA_LEDS_BASE (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LED_OFFSET)
411
412void realview_leds_event(led_event_t ledevt)
413{
414 unsigned long flags;
415 u32 val;
416
417 local_irq_save(flags);
418 val = readl(VA_LEDS_BASE);
419
420 switch (ledevt) {
421 case led_idle_start:
422 val = val & ~REALVIEW_SYS_LED0;
423 break;
424
425 case led_idle_end:
426 val = val | REALVIEW_SYS_LED0;
427 break;
428
429 case led_timer:
430 val = val ^ REALVIEW_SYS_LED1;
431 break;
432
433 case led_halted:
434 val = 0;
435 break;
436
437 default:
438 break;
439 }
440
441 writel(val, VA_LEDS_BASE);
442 local_irq_restore(flags);
443}
444#endif /* CONFIG_LEDS */
445
446/*
447 * Where is the timer (VA)?
448 */
449#define TIMER0_VA_BASE __io_address(REALVIEW_TIMER0_1_BASE)
450#define TIMER1_VA_BASE (__io_address(REALVIEW_TIMER0_1_BASE) + 0x20)
451#define TIMER2_VA_BASE __io_address(REALVIEW_TIMER2_3_BASE)
452#define TIMER3_VA_BASE (__io_address(REALVIEW_TIMER2_3_BASE) + 0x20)
453
454/*
455 * How long is the timer interval?
456 */
457#define TIMER_INTERVAL (TICKS_PER_uSEC * mSEC_10)
458#if TIMER_INTERVAL >= 0x100000
459#define TIMER_RELOAD (TIMER_INTERVAL >> 8)
460#define TIMER_DIVISOR (TIMER_CTRL_DIV256)
461#define TICKS2USECS(x) (256 * (x) / TICKS_PER_uSEC)
462#elif TIMER_INTERVAL >= 0x10000
463#define TIMER_RELOAD (TIMER_INTERVAL >> 4) /* Divide by 16 */
464#define TIMER_DIVISOR (TIMER_CTRL_DIV16)
465#define TICKS2USECS(x) (16 * (x) / TICKS_PER_uSEC)
466#else
467#define TIMER_RELOAD (TIMER_INTERVAL)
468#define TIMER_DIVISOR (TIMER_CTRL_DIV1)
469#define TICKS2USECS(x) ((x) / TICKS_PER_uSEC)
470#endif
471
Catalin Marinasae30cea2008-02-04 17:26:55 +0100472static void timer_set_mode(enum clock_event_mode mode,
473 struct clock_event_device *clk)
474{
475 unsigned long ctrl;
476
477 switch(mode) {
478 case CLOCK_EVT_MODE_PERIODIC:
479 writel(TIMER_RELOAD, TIMER0_VA_BASE + TIMER_LOAD);
480
481 ctrl = TIMER_CTRL_PERIODIC;
482 ctrl |= TIMER_CTRL_32BIT | TIMER_CTRL_IE | TIMER_CTRL_ENABLE;
483 break;
484 case CLOCK_EVT_MODE_ONESHOT:
485 /* period set, and timer enabled in 'next_event' hook */
486 ctrl = TIMER_CTRL_ONESHOT;
487 ctrl |= TIMER_CTRL_32BIT | TIMER_CTRL_IE;
488 break;
489 case CLOCK_EVT_MODE_UNUSED:
490 case CLOCK_EVT_MODE_SHUTDOWN:
491 default:
492 ctrl = 0;
493 }
494
495 writel(ctrl, TIMER0_VA_BASE + TIMER_CTRL);
496}
497
498static int timer_set_next_event(unsigned long evt,
499 struct clock_event_device *unused)
500{
501 unsigned long ctrl = readl(TIMER0_VA_BASE + TIMER_CTRL);
502
503 writel(evt, TIMER0_VA_BASE + TIMER_LOAD);
504 writel(ctrl | TIMER_CTRL_ENABLE, TIMER0_VA_BASE + TIMER_CTRL);
505
506 return 0;
507}
508
509static struct clock_event_device timer0_clockevent = {
510 .name = "timer0",
511 .shift = 32,
512 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
513 .set_mode = timer_set_mode,
514 .set_next_event = timer_set_next_event,
515 .rating = 300,
516 .irq = IRQ_TIMERINT0_1,
517 .cpumask = CPU_MASK_ALL,
518};
519
520static void __init realview_clockevents_init(void)
521{
522 timer0_clockevent.mult =
523 div_sc(1000000, NSEC_PER_SEC, timer0_clockevent.shift);
524 timer0_clockevent.max_delta_ns =
525 clockevent_delta2ns(0xffffffff, &timer0_clockevent);
526 timer0_clockevent.min_delta_ns =
527 clockevent_delta2ns(0xf, &timer0_clockevent);
528
529 clockevents_register_device(&timer0_clockevent);
530}
531
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000532/*
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000533 * IRQ handler for the timer
534 */
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700535static irqreturn_t realview_timer_interrupt(int irq, void *dev_id)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000536{
Catalin Marinasae30cea2008-02-04 17:26:55 +0100537 struct clock_event_device *evt = &timer0_clockevent;
538
539 /* clear the interrupt */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000540 writel(1, TIMER0_VA_BASE + TIMER_INTCLR);
541
Catalin Marinasae30cea2008-02-04 17:26:55 +0100542 evt->event_handler(evt);
Russell Kingdbebb4c2005-11-08 10:40:10 +0000543
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000544 return IRQ_HANDLED;
545}
546
547static struct irqaction realview_timer_irq = {
548 .name = "RealView Timer Tick",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700549 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000550 .handler = realview_timer_interrupt,
551};
552
Catalin Marinas85802af2008-02-04 17:24:54 +0100553static cycle_t realview_get_cycles(void)
554{
555 return ~readl(TIMER3_VA_BASE + TIMER_VALUE);
556}
557
558static struct clocksource clocksource_realview = {
559 .name = "timer3",
560 .rating = 200,
561 .read = realview_get_cycles,
562 .mask = CLOCKSOURCE_MASK(32),
563 .shift = 20,
564 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
565};
566
567static void __init realview_clocksource_init(void)
568{
569 /* setup timer 0 as free-running clocksource */
570 writel(0, TIMER3_VA_BASE + TIMER_CTRL);
571 writel(0xffffffff, TIMER3_VA_BASE + TIMER_LOAD);
572 writel(0xffffffff, TIMER3_VA_BASE + TIMER_VALUE);
573 writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
574 TIMER3_VA_BASE + TIMER_CTRL);
575
576 clocksource_realview.mult =
577 clocksource_khz2mult(1000, clocksource_realview.shift);
578 clocksource_register(&clocksource_realview);
579}
580
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000581/*
Catalin Marinasa8655e82008-02-04 17:30:57 +0100582 * Set up the clock source and clock events devices
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000583 */
584static void __init realview_timer_init(void)
585{
586 u32 val;
587
Catalin Marinasa8655e82008-02-04 17:30:57 +0100588#ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
589 /*
590 * The dummy clock device has to be registered before the main device
591 * so that the latter will broadcast the clock events
592 */
593 local_timer_setup(smp_processor_id());
594#endif
595
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000596 /*
597 * set clock frequency:
598 * REALVIEW_REFCLK is 32KHz
599 * REALVIEW_TIMCLK is 1MHz
600 */
601 val = readl(__io_address(REALVIEW_SCTL_BASE));
602 writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
603 (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
604 (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
605 (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
606 __io_address(REALVIEW_SCTL_BASE));
607
608 /*
609 * Initialise to a known state (all timers off)
610 */
611 writel(0, TIMER0_VA_BASE + TIMER_CTRL);
612 writel(0, TIMER1_VA_BASE + TIMER_CTRL);
613 writel(0, TIMER2_VA_BASE + TIMER_CTRL);
614 writel(0, TIMER3_VA_BASE + TIMER_CTRL);
615
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000616 /*
617 * Make irqs happen for the system timer
618 */
619 setup_irq(IRQ_TIMERINT0_1, &realview_timer_irq);
Catalin Marinas85802af2008-02-04 17:24:54 +0100620
621 realview_clocksource_init();
Catalin Marinasae30cea2008-02-04 17:26:55 +0100622 realview_clockevents_init();
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000623}
624
625struct sys_timer realview_timer = {
626 .init = realview_timer_init,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000627};