blob: 92003cb61a0ad1b06a1d977ecfd060b07f8378f9 [file] [log] [blame]
Marc Zyngierb2fb1c02013-07-12 15:15:23 +01001/*
2 * Copyright (C) 2013 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include <linux/cpu.h>
19#include <linux/kvm.h>
20#include <linux/kvm_host.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/of.h>
24#include <linux/of_address.h>
25#include <linux/of_irq.h>
26
27#include <linux/irqchip/arm-gic-v3.h>
28
29#include <asm/kvm_emulate.h>
30#include <asm/kvm_arm.h>
31#include <asm/kvm_mmu.h>
32
33/* These are for GICv2 emulation only */
34#define GICH_LR_VIRTUALID (0x3ffUL << 0)
35#define GICH_LR_PHYSID_CPUID_SHIFT (10)
36#define GICH_LR_PHYSID_CPUID (7UL << GICH_LR_PHYSID_CPUID_SHIFT)
Andre Przywarab5d84ff2014-06-03 10:26:03 +020037#define ICH_LR_VIRTUALID_MASK (BIT_ULL(32) - 1)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010038
39/*
40 * LRs are stored in reverse order in memory. make sure we index them
41 * correctly.
42 */
43#define LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
44
45static u32 ich_vtr_el2;
46
47static struct vgic_lr vgic_v3_get_lr(const struct kvm_vcpu *vcpu, int lr)
48{
49 struct vgic_lr lr_desc;
50 u64 val = vcpu->arch.vgic_cpu.vgic_v3.vgic_lr[LR_INDEX(lr)];
51
Andre Przywarab5d84ff2014-06-03 10:26:03 +020052 if (vcpu->kvm->arch.vgic.vgic_model == KVM_DEV_TYPE_ARM_VGIC_V3)
53 lr_desc.irq = val & ICH_LR_VIRTUALID_MASK;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010054 else
Andre Przywarab5d84ff2014-06-03 10:26:03 +020055 lr_desc.irq = val & GICH_LR_VIRTUALID;
56
57 lr_desc.source = 0;
58 if (lr_desc.irq <= 15 &&
59 vcpu->kvm->arch.vgic.vgic_model == KVM_DEV_TYPE_ARM_VGIC_V2)
60 lr_desc.source = (val >> GICH_LR_PHYSID_CPUID_SHIFT) & 0x7;
61
62 lr_desc.state = 0;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010063
64 if (val & ICH_LR_PENDING_BIT)
65 lr_desc.state |= LR_STATE_PENDING;
66 if (val & ICH_LR_ACTIVE_BIT)
67 lr_desc.state |= LR_STATE_ACTIVE;
68 if (val & ICH_LR_EOI)
69 lr_desc.state |= LR_EOI_INT;
Marc Zyngierfb182cf2015-06-08 15:37:26 +010070 if (val & ICH_LR_HW) {
71 lr_desc.state |= LR_HW;
72 lr_desc.hwirq = (val >> ICH_LR_PHYS_ID_SHIFT) & GENMASK(9, 0);
73 }
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010074
75 return lr_desc;
76}
77
78static void vgic_v3_set_lr(struct kvm_vcpu *vcpu, int lr,
79 struct vgic_lr lr_desc)
80{
Andre Przywarab5d84ff2014-06-03 10:26:03 +020081 u64 lr_val;
82
83 lr_val = lr_desc.irq;
84
85 /*
86 * Currently all guest IRQs are Group1, as Group0 would result
87 * in a FIQ in the guest, which it wouldn't expect.
88 * Eventually we want to make this configurable, so we may revisit
89 * this in the future.
90 */
Marc Zyngierfb182cf2015-06-08 15:37:26 +010091 switch (vcpu->kvm->arch.vgic.vgic_model) {
92 case KVM_DEV_TYPE_ARM_VGIC_V3:
Andre Przywarab5d84ff2014-06-03 10:26:03 +020093 lr_val |= ICH_LR_GROUP;
Marc Zyngierfb182cf2015-06-08 15:37:26 +010094 break;
95 case KVM_DEV_TYPE_ARM_VGIC_V2:
96 if (lr_desc.irq < VGIC_NR_SGIS)
97 lr_val |= (u32)lr_desc.source << GICH_LR_PHYSID_CPUID_SHIFT;
98 break;
99 default:
100 BUG();
101 }
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100102
103 if (lr_desc.state & LR_STATE_PENDING)
104 lr_val |= ICH_LR_PENDING_BIT;
105 if (lr_desc.state & LR_STATE_ACTIVE)
106 lr_val |= ICH_LR_ACTIVE_BIT;
107 if (lr_desc.state & LR_EOI_INT)
108 lr_val |= ICH_LR_EOI;
Marc Zyngierfb182cf2015-06-08 15:37:26 +0100109 if (lr_desc.state & LR_HW) {
110 lr_val |= ICH_LR_HW;
111 lr_val |= ((u64)lr_desc.hwirq) << ICH_LR_PHYS_ID_SHIFT;
112 }
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100113
114 vcpu->arch.vgic_cpu.vgic_v3.vgic_lr[LR_INDEX(lr)] = lr_val;
115}
116
117static void vgic_v3_sync_lr_elrsr(struct kvm_vcpu *vcpu, int lr,
118 struct vgic_lr lr_desc)
119{
120 if (!(lr_desc.state & LR_STATE_MASK))
121 vcpu->arch.vgic_cpu.vgic_v3.vgic_elrsr |= (1U << lr);
Christoffer Dallae705932015-03-13 17:02:56 +0000122 else
123 vcpu->arch.vgic_cpu.vgic_v3.vgic_elrsr &= ~(1U << lr);
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100124}
125
126static u64 vgic_v3_get_elrsr(const struct kvm_vcpu *vcpu)
127{
128 return vcpu->arch.vgic_cpu.vgic_v3.vgic_elrsr;
129}
130
131static u64 vgic_v3_get_eisr(const struct kvm_vcpu *vcpu)
132{
133 return vcpu->arch.vgic_cpu.vgic_v3.vgic_eisr;
134}
135
Christoffer Dallae705932015-03-13 17:02:56 +0000136static void vgic_v3_clear_eisr(struct kvm_vcpu *vcpu)
137{
138 vcpu->arch.vgic_cpu.vgic_v3.vgic_eisr = 0;
139}
140
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100141static u32 vgic_v3_get_interrupt_status(const struct kvm_vcpu *vcpu)
142{
143 u32 misr = vcpu->arch.vgic_cpu.vgic_v3.vgic_misr;
144 u32 ret = 0;
145
146 if (misr & ICH_MISR_EOI)
147 ret |= INT_STATUS_EOI;
148 if (misr & ICH_MISR_U)
149 ret |= INT_STATUS_UNDERFLOW;
150
151 return ret;
152}
153
154static void vgic_v3_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
155{
156 u32 vmcr = vcpu->arch.vgic_cpu.vgic_v3.vgic_vmcr;
157
158 vmcrp->ctlr = (vmcr & ICH_VMCR_CTLR_MASK) >> ICH_VMCR_CTLR_SHIFT;
159 vmcrp->abpr = (vmcr & ICH_VMCR_BPR1_MASK) >> ICH_VMCR_BPR1_SHIFT;
160 vmcrp->bpr = (vmcr & ICH_VMCR_BPR0_MASK) >> ICH_VMCR_BPR0_SHIFT;
161 vmcrp->pmr = (vmcr & ICH_VMCR_PMR_MASK) >> ICH_VMCR_PMR_SHIFT;
162}
163
164static void vgic_v3_enable_underflow(struct kvm_vcpu *vcpu)
165{
166 vcpu->arch.vgic_cpu.vgic_v3.vgic_hcr |= ICH_HCR_UIE;
167}
168
169static void vgic_v3_disable_underflow(struct kvm_vcpu *vcpu)
170{
171 vcpu->arch.vgic_cpu.vgic_v3.vgic_hcr &= ~ICH_HCR_UIE;
172}
173
174static void vgic_v3_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
175{
176 u32 vmcr;
177
178 vmcr = (vmcrp->ctlr << ICH_VMCR_CTLR_SHIFT) & ICH_VMCR_CTLR_MASK;
179 vmcr |= (vmcrp->abpr << ICH_VMCR_BPR1_SHIFT) & ICH_VMCR_BPR1_MASK;
180 vmcr |= (vmcrp->bpr << ICH_VMCR_BPR0_SHIFT) & ICH_VMCR_BPR0_MASK;
181 vmcr |= (vmcrp->pmr << ICH_VMCR_PMR_SHIFT) & ICH_VMCR_PMR_MASK;
182
183 vcpu->arch.vgic_cpu.vgic_v3.vgic_vmcr = vmcr;
184}
185
186static void vgic_v3_enable(struct kvm_vcpu *vcpu)
187{
Andre Przywara2f5fa412014-06-03 08:58:15 +0200188 struct vgic_v3_cpu_if *vgic_v3 = &vcpu->arch.vgic_cpu.vgic_v3;
189
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100190 /*
191 * By forcing VMCR to zero, the GIC will restore the binary
192 * points to their reset values. Anything else resets to zero
193 * anyway.
194 */
Andre Przywara2f5fa412014-06-03 08:58:15 +0200195 vgic_v3->vgic_vmcr = 0;
Pavel Fedinc4cd4c12015-10-27 11:37:29 +0300196 vgic_v3->vgic_elrsr = ~0;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200197
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200198 /*
199 * If we are emulating a GICv3, we do it in an non-GICv2-compatible
200 * way, so we force SRE to 1 to demonstrate this to the guest.
201 * This goes with the spec allowing the value to be RAO/WI.
202 */
203 if (vcpu->kvm->arch.vgic.vgic_model == KVM_DEV_TYPE_ARM_VGIC_V3)
204 vgic_v3->vgic_sre = ICC_SRE_EL1_SRE;
205 else
206 vgic_v3->vgic_sre = 0;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100207
208 /* Get the show on the road... */
Andre Przywara2f5fa412014-06-03 08:58:15 +0200209 vgic_v3->vgic_hcr = ICH_HCR_EN;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100210}
211
212static const struct vgic_ops vgic_v3_ops = {
213 .get_lr = vgic_v3_get_lr,
214 .set_lr = vgic_v3_set_lr,
215 .sync_lr_elrsr = vgic_v3_sync_lr_elrsr,
216 .get_elrsr = vgic_v3_get_elrsr,
217 .get_eisr = vgic_v3_get_eisr,
Christoffer Dallae705932015-03-13 17:02:56 +0000218 .clear_eisr = vgic_v3_clear_eisr,
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100219 .get_interrupt_status = vgic_v3_get_interrupt_status,
220 .enable_underflow = vgic_v3_enable_underflow,
221 .disable_underflow = vgic_v3_disable_underflow,
222 .get_vmcr = vgic_v3_get_vmcr,
223 .set_vmcr = vgic_v3_set_vmcr,
224 .enable = vgic_v3_enable,
225};
226
227static struct vgic_params vgic_v3_params;
228
229/**
230 * vgic_v3_probe - probe for a GICv3 compatible interrupt controller in DT
231 * @node: pointer to the DT node
232 * @ops: address of a pointer to the GICv3 operations
233 * @params: address of a pointer to HW-specific parameters
234 *
235 * Returns 0 if a GICv3 has been found, with the low level operations
236 * in *ops and the HW parameters in *params. Returns an error code
237 * otherwise.
238 */
239int vgic_v3_probe(struct device_node *vgic_node,
240 const struct vgic_ops **ops,
241 const struct vgic_params **params)
242{
243 int ret = 0;
244 u32 gicv_idx;
245 struct resource vcpu_res;
246 struct vgic_params *vgic = &vgic_v3_params;
247
248 vgic->maint_irq = irq_of_parse_and_map(vgic_node, 0);
249 if (!vgic->maint_irq) {
250 kvm_err("error getting vgic maintenance irq from DT\n");
251 ret = -ENXIO;
252 goto out;
253 }
254
255 ich_vtr_el2 = kvm_call_hyp(__vgic_v3_get_ich_vtr_el2);
256
257 /*
258 * The ListRegs field is 5 bits, but there is a architectural
259 * maximum of 16 list registers. Just ignore bit 4...
260 */
261 vgic->nr_lr = (ich_vtr_el2 & 0xf) + 1;
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200262 vgic->can_emulate_gicv2 = false;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100263
264 if (of_property_read_u32(vgic_node, "#redistributor-regions", &gicv_idx))
265 gicv_idx = 1;
266
267 gicv_idx += 3; /* Also skip GICD, GICC, GICH */
268 if (of_address_to_resource(vgic_node, gicv_idx, &vcpu_res)) {
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200269 kvm_info("GICv3: no GICV resource entry\n");
270 vgic->vcpu_base = 0;
271 } else if (!PAGE_ALIGNED(vcpu_res.start)) {
272 pr_warn("GICV physical address 0x%llx not page aligned\n",
Marc Zyngierfb3ec672014-07-31 11:42:18 +0100273 (unsigned long long)vcpu_res.start);
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200274 vgic->vcpu_base = 0;
275 } else if (!PAGE_ALIGNED(resource_size(&vcpu_res))) {
276 pr_warn("GICV size 0x%llx not a multiple of page size 0x%lx\n",
Marc Zyngierfb3ec672014-07-31 11:42:18 +0100277 (unsigned long long)resource_size(&vcpu_res),
278 PAGE_SIZE);
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200279 vgic->vcpu_base = 0;
280 } else {
281 vgic->vcpu_base = vcpu_res.start;
282 vgic->can_emulate_gicv2 = true;
283 kvm_register_device_ops(&kvm_arm_vgic_v2_ops,
284 KVM_DEV_TYPE_ARM_VGIC_V2);
Marc Zyngierfb3ec672014-07-31 11:42:18 +0100285 }
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200286 if (vgic->vcpu_base == 0)
287 kvm_info("disabling GICv2 emulation\n");
288 kvm_register_device_ops(&kvm_arm_vgic_v3_ops, KVM_DEV_TYPE_ARM_VGIC_V3);
Marc Zyngierfb3ec672014-07-31 11:42:18 +0100289
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100290 vgic->vctrl_base = NULL;
291 vgic->type = VGIC_V3;
Ming Leief748912015-09-02 14:31:21 +0800292 vgic->max_gic_vcpus = VGIC_V3_MAX_CPUS;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100293
294 kvm_info("%s@%llx IRQ%d\n", vgic_node->name,
295 vcpu_res.start, vgic->maint_irq);
296
297 *ops = &vgic_v3_ops;
298 *params = vgic;
299
300out:
301 of_node_put(vgic_node);
302 return ret;
303}