blob: fda82d6c7c83c47ae3cfd5f96430e3197b3b7d69 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * S390 version
Heiko Carstensa53c8fa2012-07-20 11:15:04 +02003 * Copyright IBM Corp. 1999, 2000
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Author(s): Hartmut Penner (hp@de.ibm.com)
5 * Ulrich Weigand (weigand@de.ibm.com)
6 * Martin Schwidefsky (schwidefsky@de.ibm.com)
7 *
8 * Derived from "include/asm-i386/pgtable.h"
9 */
10
11#ifndef _ASM_S390_PGTABLE_H
12#define _ASM_S390_PGTABLE_H
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014/*
15 * The Linux memory management assumes a three-level page table setup. For
16 * s390 31 bit we "fold" the mid level into the top-level page table, so
17 * that we physically have the same two-level page table as the s390 mmu
18 * expects in 31 bit mode. For s390 64 bit we use three of the five levels
19 * the hardware provides (region first and region second tables are not
20 * used).
21 *
22 * The "pgd_xxx()" functions are trivial for a folded two-level
23 * setup: the pgd is never bad, and a pmd always exists (as it's folded
24 * into the pgd entry)
25 *
26 * This file contains the functions and defines necessary to modify and use
27 * the S390 page table tree.
28 */
29#ifndef __ASSEMBLY__
Heiko Carstens9789db02008-07-14 09:59:11 +020030#include <linux/sched.h>
Heiko Carstens2dcea572006-09-29 01:58:41 -070031#include <linux/mm_types.h>
Martin Schwidefskyabf09be2012-11-07 13:17:37 +010032#include <linux/page-flags.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/bug.h>
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +020034#include <asm/page.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036extern pgd_t swapper_pg_dir[] __attribute__ ((aligned (4096)));
37extern void paging_init(void);
Heiko Carstens2b67fc42007-02-05 21:16:47 +010038extern void vmem_map_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/*
41 * The S390 doesn't have any external MMU info: the kernel page
42 * tables contain all the necessary information.
43 */
Russell King4b3073e2009-12-18 16:40:18 +000044#define update_mmu_cache(vma, address, ptep) do { } while (0)
David Millerb113da62012-10-08 16:34:25 -070045#define update_mmu_cache_pmd(vma, address, ptep) do { } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47/*
Martin Schwidefsky238ec4e2010-10-25 16:10:07 +020048 * ZERO_PAGE is a global shared page that is always zero; used
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 * for zero-mapped memory areas etc..
50 */
Martin Schwidefsky238ec4e2010-10-25 16:10:07 +020051
52extern unsigned long empty_zero_page;
53extern unsigned long zero_page_mask;
54
55#define ZERO_PAGE(vaddr) \
56 (virt_to_page((void *)(empty_zero_page + \
57 (((unsigned long)(vaddr)) &zero_page_mask))))
Kirill A. Shutemov816422a2012-12-12 13:52:36 -080058#define __HAVE_COLOR_ZERO_PAGE
Martin Schwidefsky238ec4e2010-10-25 16:10:07 +020059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#endif /* !__ASSEMBLY__ */
61
62/*
63 * PMD_SHIFT determines the size of the area a second-level page
64 * table can map
65 * PGDIR_SHIFT determines what a third-level page table entry can map
66 */
Heiko Carstensf4815ac2012-05-23 16:24:51 +020067#ifndef CONFIG_64BIT
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010068# define PMD_SHIFT 20
69# define PUD_SHIFT 20
70# define PGDIR_SHIFT 20
Heiko Carstensf4815ac2012-05-23 16:24:51 +020071#else /* CONFIG_64BIT */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010072# define PMD_SHIFT 20
Martin Schwidefsky190a1d72007-10-22 12:52:48 +020073# define PUD_SHIFT 31
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010074# define PGDIR_SHIFT 42
Heiko Carstensf4815ac2012-05-23 16:24:51 +020075#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77#define PMD_SIZE (1UL << PMD_SHIFT)
78#define PMD_MASK (~(PMD_SIZE-1))
Martin Schwidefsky190a1d72007-10-22 12:52:48 +020079#define PUD_SIZE (1UL << PUD_SHIFT)
80#define PUD_MASK (~(PUD_SIZE-1))
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010081#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
82#define PGDIR_MASK (~(PGDIR_SIZE-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84/*
85 * entries per page directory level: the S390 is two-level, so
86 * we don't really have any PMD directory physically.
87 * for S390 segment-table entries are combined to one PGD
88 * that leads to 1024 pte per pgd
89 */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010090#define PTRS_PER_PTE 256
Heiko Carstensf4815ac2012-05-23 16:24:51 +020091#ifndef CONFIG_64BIT
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010092#define PTRS_PER_PMD 1
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010093#define PTRS_PER_PUD 1
Heiko Carstensf4815ac2012-05-23 16:24:51 +020094#else /* CONFIG_64BIT */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010095#define PTRS_PER_PMD 2048
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010096#define PTRS_PER_PUD 2048
Heiko Carstensf4815ac2012-05-23 16:24:51 +020097#endif /* CONFIG_64BIT */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010098#define PTRS_PER_PGD 2048
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Hugh Dickinsd455a362005-04-19 13:29:23 -0700100#define FIRST_USER_ADDRESS 0
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#define pte_ERROR(e) \
103 printk("%s:%d: bad pte %p.\n", __FILE__, __LINE__, (void *) pte_val(e))
104#define pmd_ERROR(e) \
105 printk("%s:%d: bad pmd %p.\n", __FILE__, __LINE__, (void *) pmd_val(e))
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200106#define pud_ERROR(e) \
107 printk("%s:%d: bad pud %p.\n", __FILE__, __LINE__, (void *) pud_val(e))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108#define pgd_ERROR(e) \
109 printk("%s:%d: bad pgd %p.\n", __FILE__, __LINE__, (void *) pgd_val(e))
110
111#ifndef __ASSEMBLY__
112/*
Heiko Carstensc972cc62012-10-05 16:52:18 +0200113 * The vmalloc and module area will always be on the topmost area of the kernel
114 * mapping. We reserve 96MB (31bit) / 128GB (64bit) for vmalloc and modules.
115 * On 64 bit kernels we have a 2GB area at the top of the vmalloc area where
116 * modules will reside. That makes sure that inter module branches always
117 * happen without trampolines and in addition the placement within a 2GB frame
118 * is branch prediction unit friendly.
Heiko Carstens8b62bc92006-12-04 15:40:56 +0100119 */
Heiko Carstens239a64252009-06-12 10:26:33 +0200120extern unsigned long VMALLOC_START;
Martin Schwidefsky14045eb2011-12-27 11:27:07 +0100121extern unsigned long VMALLOC_END;
122extern struct page *vmemmap;
Heiko Carstens239a64252009-06-12 10:26:33 +0200123
Martin Schwidefsky14045eb2011-12-27 11:27:07 +0100124#define VMEM_MAX_PHYS ((unsigned long) vmemmap)
Christian Borntraeger5fd9c6e2008-01-26 14:11:00 +0100125
Heiko Carstensc972cc62012-10-05 16:52:18 +0200126#ifdef CONFIG_64BIT
127extern unsigned long MODULES_VADDR;
128extern unsigned long MODULES_END;
129#define MODULES_VADDR MODULES_VADDR
130#define MODULES_END MODULES_END
131#define MODULES_LEN (1UL << 31)
132#endif
133
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134/*
135 * A 31 bit pagetable entry of S390 has following format:
136 * | PFRA | | OS |
137 * 0 0IP0
138 * 00000000001111111111222222222233
139 * 01234567890123456789012345678901
140 *
141 * I Page-Invalid Bit: Page is not available for address-translation
142 * P Page-Protection Bit: Store access not possible for page
143 *
144 * A 31 bit segmenttable entry of S390 has following format:
145 * | P-table origin | |PTL
146 * 0 IC
147 * 00000000001111111111222222222233
148 * 01234567890123456789012345678901
149 *
150 * I Segment-Invalid Bit: Segment is not available for address-translation
151 * C Common-Segment Bit: Segment is not private (PoP 3-30)
152 * PTL Page-Table-Length: Page-table length (PTL+1*16 entries -> up to 256)
153 *
154 * The 31 bit segmenttable origin of S390 has following format:
155 *
156 * |S-table origin | | STL |
157 * X **GPS
158 * 00000000001111111111222222222233
159 * 01234567890123456789012345678901
160 *
161 * X Space-Switch event:
162 * G Segment-Invalid Bit: *
163 * P Private-Space Bit: Segment is not private (PoP 3-30)
164 * S Storage-Alteration:
165 * STL Segment-Table-Length: Segment-table length (STL+1*16 entries -> up to 2048)
166 *
167 * A 64 bit pagetable entry of S390 has following format:
Christian Borntraeger6a985c62009-12-07 12:52:11 +0100168 * | PFRA |0IPC| OS |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 * 0000000000111111111122222222223333333333444444444455555555556666
170 * 0123456789012345678901234567890123456789012345678901234567890123
171 *
172 * I Page-Invalid Bit: Page is not available for address-translation
173 * P Page-Protection Bit: Store access not possible for page
Christian Borntraeger6a985c62009-12-07 12:52:11 +0100174 * C Change-bit override: HW is not required to set change bit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 *
176 * A 64 bit segmenttable entry of S390 has following format:
177 * | P-table origin | TT
178 * 0000000000111111111122222222223333333333444444444455555555556666
179 * 0123456789012345678901234567890123456789012345678901234567890123
180 *
181 * I Segment-Invalid Bit: Segment is not available for address-translation
182 * C Common-Segment Bit: Segment is not private (PoP 3-30)
183 * P Page-Protection Bit: Store access not possible for page
184 * TT Type 00
185 *
186 * A 64 bit region table entry of S390 has following format:
187 * | S-table origin | TF TTTL
188 * 0000000000111111111122222222223333333333444444444455555555556666
189 * 0123456789012345678901234567890123456789012345678901234567890123
190 *
191 * I Segment-Invalid Bit: Segment is not available for address-translation
192 * TT Type 01
193 * TF
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200194 * TL Table length
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 *
196 * The 64 bit regiontable origin of S390 has following format:
197 * | region table origon | DTTL
198 * 0000000000111111111122222222223333333333444444444455555555556666
199 * 0123456789012345678901234567890123456789012345678901234567890123
200 *
201 * X Space-Switch event:
202 * G Segment-Invalid Bit:
203 * P Private-Space Bit:
204 * S Storage-Alteration:
205 * R Real space
206 * TL Table-Length:
207 *
208 * A storage key has the following format:
209 * | ACC |F|R|C|0|
210 * 0 3 4 5 6 7
211 * ACC: access key
212 * F : fetch protection bit
213 * R : referenced bit
214 * C : changed bit
215 */
216
217/* Hardware bits in the page table entry */
Christian Borntraeger6a985c62009-12-07 12:52:11 +0100218#define _PAGE_CO 0x100 /* HW Change-bit override */
Martin Schwidefsky83377482006-10-18 18:30:51 +0200219#define _PAGE_RO 0x200 /* HW read-only bit */
220#define _PAGE_INVALID 0x400 /* HW invalid bit */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200221
222/* Software bits in the page table entry */
Martin Schwidefsky83377482006-10-18 18:30:51 +0200223#define _PAGE_SWT 0x001 /* SW pte type bit t */
224#define _PAGE_SWX 0x002 /* SW pte type bit x */
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100225#define _PAGE_SWC 0x004 /* SW pte changed bit */
226#define _PAGE_SWR 0x008 /* SW pte referenced bit */
227#define _PAGE_SWW 0x010 /* SW pte write bit */
228#define _PAGE_SPECIAL 0x020 /* SW associated with special page */
Nick Piggina08cb622008-04-28 02:13:03 -0700229#define __HAVE_ARCH_PTE_SPECIAL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Nick Piggin138c9022008-07-08 11:31:06 +0200231/* Set of bits not changed in pte_modify */
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100232#define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_SPECIAL | _PAGE_CO | \
233 _PAGE_SWC | _PAGE_SWR)
Nick Piggin138c9022008-07-08 11:31:06 +0200234
Martin Schwidefsky83377482006-10-18 18:30:51 +0200235/* Six different types of pages. */
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200236#define _PAGE_TYPE_EMPTY 0x400
237#define _PAGE_TYPE_NONE 0x401
Martin Schwidefsky83377482006-10-18 18:30:51 +0200238#define _PAGE_TYPE_SWAP 0x403
239#define _PAGE_TYPE_FILE 0x601 /* bit 0x002 is used for offset !! */
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200240#define _PAGE_TYPE_RO 0x200
241#define _PAGE_TYPE_RW 0x000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Martin Schwidefsky83377482006-10-18 18:30:51 +0200243/*
Gerald Schaefer53492b12008-04-30 13:38:46 +0200244 * Only four types for huge pages, using the invalid bit and protection bit
245 * of a segment table entry.
246 */
247#define _HPAGE_TYPE_EMPTY 0x020 /* _SEGMENT_ENTRY_INV */
248#define _HPAGE_TYPE_NONE 0x220
249#define _HPAGE_TYPE_RO 0x200 /* _SEGMENT_ENTRY_RO */
250#define _HPAGE_TYPE_RW 0x000
251
252/*
Martin Schwidefsky83377482006-10-18 18:30:51 +0200253 * PTE type bits are rather complicated. handle_pte_fault uses pte_present,
254 * pte_none and pte_file to find out the pte type WITHOUT holding the page
255 * table lock. ptep_clear_flush on the other hand uses ptep_clear_flush to
256 * invalidate a given pte. ipte sets the hw invalid bit and clears all tlbs
257 * for the page. The page table entry is set to _PAGE_TYPE_EMPTY afterwards.
258 * This change is done while holding the lock, but the intermediate step
259 * of a previously valid pte with the hw invalid bit set can be observed by
260 * handle_pte_fault. That makes it necessary that all valid pte types with
261 * the hw invalid bit set must be distinguishable from the four pte types
262 * empty, none, swap and file.
263 *
264 * irxt ipte irxt
265 * _PAGE_TYPE_EMPTY 1000 -> 1000
266 * _PAGE_TYPE_NONE 1001 -> 1001
267 * _PAGE_TYPE_SWAP 1011 -> 1011
268 * _PAGE_TYPE_FILE 11?1 -> 11?1
269 * _PAGE_TYPE_RO 0100 -> 1100
270 * _PAGE_TYPE_RW 0000 -> 1000
271 *
Gerald Schaeferc1821c22007-02-05 21:18:17 +0100272 * pte_none is true for bits combinations 1000, 1010, 1100, 1110
Martin Schwidefsky83377482006-10-18 18:30:51 +0200273 * pte_present is true for bits combinations 0000, 0010, 0100, 0110, 1001
274 * pte_file is true for bits combinations 1101, 1111
Gerald Schaeferc1821c22007-02-05 21:18:17 +0100275 * swap pte is 1011 and 0001, 0011, 0101, 0111 are invalid.
Martin Schwidefsky83377482006-10-18 18:30:51 +0200276 */
277
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200278#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200280/* Bits in the segment table address-space-control-element */
281#define _ASCE_SPACE_SWITCH 0x80000000UL /* space switch event */
282#define _ASCE_ORIGIN_MASK 0x7ffff000UL /* segment table origin */
283#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
284#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
285#define _ASCE_TABLE_LENGTH 0x7f /* 128 x 64 entries = 8k */
286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287/* Bits in the segment table entry */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200288#define _SEGMENT_ENTRY_ORIGIN 0x7fffffc0UL /* page table origin */
Martin Schwidefsky80217142010-10-25 16:10:11 +0200289#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200290#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
291#define _SEGMENT_ENTRY_COMMON 0x10 /* common segment bit */
292#define _SEGMENT_ENTRY_PTL 0x0f /* page table length */
293
294#define _SEGMENT_ENTRY (_SEGMENT_ENTRY_PTL)
295#define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
296
Martin Schwidefsky6c61cfe2011-06-06 14:14:42 +0200297/* Page status table bits for virtualization */
298#define RCP_ACC_BITS 0xf0000000UL
299#define RCP_FP_BIT 0x08000000UL
300#define RCP_PCL_BIT 0x00800000UL
301#define RCP_HR_BIT 0x00400000UL
302#define RCP_HC_BIT 0x00200000UL
303#define RCP_GR_BIT 0x00040000UL
304#define RCP_GC_BIT 0x00020000UL
305
306/* User dirty / referenced bit for KVM's migration feature */
307#define KVM_UR_BIT 0x00008000UL
308#define KVM_UC_BIT 0x00004000UL
309
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200310#else /* CONFIG_64BIT */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200311
312/* Bits in the segment/region table address-space-control-element */
313#define _ASCE_ORIGIN ~0xfffUL/* segment table origin */
314#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
315#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
316#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
317#define _ASCE_REAL_SPACE 0x20 /* real space control */
318#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
319#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
320#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
321#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
322#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
323#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
324
325/* Bits in the region table entry */
326#define _REGION_ENTRY_ORIGIN ~0xfffUL/* region/segment table origin */
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100327#define _REGION_ENTRY_RO 0x200 /* region protection bit */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200328#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
329#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
330#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
331#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
332#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
333#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
334
335#define _REGION1_ENTRY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_LENGTH)
336#define _REGION1_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_INV)
337#define _REGION2_ENTRY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_LENGTH)
338#define _REGION2_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_INV)
339#define _REGION3_ENTRY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_LENGTH)
340#define _REGION3_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_INV)
341
Heiko Carstens18da2362012-10-08 09:18:26 +0200342#define _REGION3_ENTRY_LARGE 0x400 /* RTTE-format control, large page */
Heiko Carstens1819ed12013-02-16 11:47:27 +0100343#define _REGION3_ENTRY_RO 0x200 /* page protection bit */
344#define _REGION3_ENTRY_CO 0x100 /* change-recording override */
Heiko Carstens18da2362012-10-08 09:18:26 +0200345
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200346/* Bits in the segment table entry */
Heiko Carstensea815312013-03-21 12:50:39 +0100347#define _SEGMENT_ENTRY_ORIGIN_LARGE ~0xfffffUL /* large page address */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200348#define _SEGMENT_ENTRY_ORIGIN ~0x7ffUL/* segment table origin */
349#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
350#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
351
352#define _SEGMENT_ENTRY (0)
353#define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
354
Gerald Schaefer53492b12008-04-30 13:38:46 +0200355#define _SEGMENT_ENTRY_LARGE 0x400 /* STE-format control, large page */
356#define _SEGMENT_ENTRY_CO 0x100 /* change-recording override */
Gerald Schaefer75077af2012-10-08 16:30:15 -0700357#define _SEGMENT_ENTRY_SPLIT_BIT 0 /* THP splitting bit number */
358#define _SEGMENT_ENTRY_SPLIT (1UL << _SEGMENT_ENTRY_SPLIT_BIT)
Gerald Schaefer53492b12008-04-30 13:38:46 +0200359
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -0700360/* Set of bits not changed in pmd_modify */
361#define _SEGMENT_CHG_MASK (_SEGMENT_ENTRY_ORIGIN | _SEGMENT_ENTRY_LARGE \
362 | _SEGMENT_ENTRY_SPLIT | _SEGMENT_ENTRY_CO)
363
Martin Schwidefsky6c61cfe2011-06-06 14:14:42 +0200364/* Page status table bits for virtualization */
365#define RCP_ACC_BITS 0xf000000000000000UL
366#define RCP_FP_BIT 0x0800000000000000UL
367#define RCP_PCL_BIT 0x0080000000000000UL
368#define RCP_HR_BIT 0x0040000000000000UL
369#define RCP_HC_BIT 0x0020000000000000UL
370#define RCP_GR_BIT 0x0004000000000000UL
371#define RCP_GC_BIT 0x0002000000000000UL
372
373/* User dirty / referenced bit for KVM's migration feature */
374#define KVM_UR_BIT 0x0000800000000000UL
375#define KVM_UC_BIT 0x0000400000000000UL
376
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200377#endif /* CONFIG_64BIT */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200378
379/*
380 * A user page table pointer has the space-switch-event bit, the
381 * private-space-control bit and the storage-alteration-event-control
382 * bit set. A kernel page table pointer doesn't need them.
383 */
384#define _ASCE_USER_BITS (_ASCE_SPACE_SWITCH | _ASCE_PRIVATE_SPACE | \
385 _ASCE_ALT_EVENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387/*
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200388 * Page protection definitions.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 */
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200390#define PAGE_NONE __pgprot(_PAGE_TYPE_NONE)
391#define PAGE_RO __pgprot(_PAGE_TYPE_RO)
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100392#define PAGE_RW __pgprot(_PAGE_TYPE_RO | _PAGE_SWW)
393#define PAGE_RWC __pgprot(_PAGE_TYPE_RW | _PAGE_SWW | _PAGE_SWC)
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200394
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100395#define PAGE_KERNEL PAGE_RWC
Heiko Carstensbddb7ae2013-01-30 16:38:55 +0100396#define PAGE_SHARED PAGE_KERNEL
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200397#define PAGE_COPY PAGE_RO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399/*
Martin Schwidefsky043d0702011-05-23 10:24:23 +0200400 * On s390 the page table entry has an invalid bit and a read-only bit.
401 * Read permission implies execute permission and write permission
402 * implies read permission.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 */
404 /*xwr*/
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200405#define __P000 PAGE_NONE
406#define __P001 PAGE_RO
407#define __P010 PAGE_RO
408#define __P011 PAGE_RO
Martin Schwidefsky043d0702011-05-23 10:24:23 +0200409#define __P100 PAGE_RO
410#define __P101 PAGE_RO
411#define __P110 PAGE_RO
412#define __P111 PAGE_RO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200414#define __S000 PAGE_NONE
415#define __S001 PAGE_RO
416#define __S010 PAGE_RW
417#define __S011 PAGE_RW
Martin Schwidefsky043d0702011-05-23 10:24:23 +0200418#define __S100 PAGE_RO
419#define __S101 PAGE_RO
420#define __S110 PAGE_RW
421#define __S111 PAGE_RW
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200423static inline int mm_exclusive(struct mm_struct *mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200425 return likely(mm == current->active_mm &&
426 atomic_read(&mm->context.attach_count) <= 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200429static inline int mm_has_pgste(struct mm_struct *mm)
430{
431#ifdef CONFIG_PGSTE
432 if (unlikely(mm->context.has_pgste))
433 return 1;
434#endif
435 return 0;
436}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437/*
438 * pgd/pmd/pte query functions
439 */
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200440#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800442static inline int pgd_present(pgd_t pgd) { return 1; }
443static inline int pgd_none(pgd_t pgd) { return 0; }
444static inline int pgd_bad(pgd_t pgd) { return 0; }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200446static inline int pud_present(pud_t pud) { return 1; }
447static inline int pud_none(pud_t pud) { return 0; }
Heiko Carstens18da2362012-10-08 09:18:26 +0200448static inline int pud_large(pud_t pud) { return 0; }
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200449static inline int pud_bad(pud_t pud) { return 0; }
450
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200451#else /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100453static inline int pgd_present(pgd_t pgd)
454{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100455 if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
456 return 1;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100457 return (pgd_val(pgd) & _REGION_ENTRY_ORIGIN) != 0UL;
458}
459
460static inline int pgd_none(pgd_t pgd)
461{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100462 if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
463 return 0;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100464 return (pgd_val(pgd) & _REGION_ENTRY_INV) != 0UL;
465}
466
467static inline int pgd_bad(pgd_t pgd)
468{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100469 /*
470 * With dynamic page table levels the pgd can be a region table
471 * entry or a segment table entry. Check for the bit that are
472 * invalid for either table entry.
473 */
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100474 unsigned long mask =
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100475 ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100476 ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
477 return (pgd_val(pgd) & mask) != 0;
478}
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200479
480static inline int pud_present(pud_t pud)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100482 if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
483 return 1;
Martin Schwidefsky0d017922007-12-17 16:25:48 +0100484 return (pud_val(pud) & _REGION_ENTRY_ORIGIN) != 0UL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485}
486
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200487static inline int pud_none(pud_t pud)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100489 if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
490 return 0;
Martin Schwidefsky0d017922007-12-17 16:25:48 +0100491 return (pud_val(pud) & _REGION_ENTRY_INV) != 0UL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492}
493
Heiko Carstens18da2362012-10-08 09:18:26 +0200494static inline int pud_large(pud_t pud)
495{
496 if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) != _REGION_ENTRY_TYPE_R3)
497 return 0;
498 return !!(pud_val(pud) & _REGION3_ENTRY_LARGE);
499}
500
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200501static inline int pud_bad(pud_t pud)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502{
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100503 /*
504 * With dynamic page table levels the pud can be a region table
505 * entry or a segment table entry. Check for the bit that are
506 * invalid for either table entry.
507 */
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100508 unsigned long mask =
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100509 ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100510 ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
511 return (pud_val(pud) & mask) != 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512}
513
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200514#endif /* CONFIG_64BIT */
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200515
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800516static inline int pmd_present(pmd_t pmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517{
Gerald Schaeferd8e7a332012-10-25 17:42:50 +0200518 unsigned long mask = _SEGMENT_ENTRY_INV | _SEGMENT_ENTRY_RO;
519 return (pmd_val(pmd) & mask) == _HPAGE_TYPE_NONE ||
520 !(pmd_val(pmd) & _SEGMENT_ENTRY_INV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521}
522
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800523static inline int pmd_none(pmd_t pmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524{
Gerald Schaeferd8e7a332012-10-25 17:42:50 +0200525 return (pmd_val(pmd) & _SEGMENT_ENTRY_INV) &&
526 !(pmd_val(pmd) & _SEGMENT_ENTRY_RO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527}
528
Heiko Carstens378b1e72012-10-01 12:58:34 +0200529static inline int pmd_large(pmd_t pmd)
530{
531#ifdef CONFIG_64BIT
532 return !!(pmd_val(pmd) & _SEGMENT_ENTRY_LARGE);
533#else
534 return 0;
535#endif
536}
537
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800538static inline int pmd_bad(pmd_t pmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539{
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200540 unsigned long mask = ~_SEGMENT_ENTRY_ORIGIN & ~_SEGMENT_ENTRY_INV;
541 return (pmd_val(pmd) & mask) != _SEGMENT_ENTRY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542}
543
Gerald Schaefer75077af2012-10-08 16:30:15 -0700544#define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
545extern void pmdp_splitting_flush(struct vm_area_struct *vma,
546 unsigned long addr, pmd_t *pmdp);
547
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -0700548#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
549extern int pmdp_set_access_flags(struct vm_area_struct *vma,
550 unsigned long address, pmd_t *pmdp,
551 pmd_t entry, int dirty);
552
553#define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
554extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
555 unsigned long address, pmd_t *pmdp);
556
557#define __HAVE_ARCH_PMD_WRITE
558static inline int pmd_write(pmd_t pmd)
559{
560 return (pmd_val(pmd) & _SEGMENT_ENTRY_RO) == 0;
561}
562
563static inline int pmd_young(pmd_t pmd)
564{
565 return 0;
566}
567
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800568static inline int pte_none(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569{
Martin Schwidefsky83377482006-10-18 18:30:51 +0200570 return (pte_val(pte) & _PAGE_INVALID) && !(pte_val(pte) & _PAGE_SWT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571}
572
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800573static inline int pte_present(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574{
Martin Schwidefsky83377482006-10-18 18:30:51 +0200575 unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT | _PAGE_SWX;
576 return (pte_val(pte) & mask) == _PAGE_TYPE_NONE ||
577 (!(pte_val(pte) & _PAGE_INVALID) &&
578 !(pte_val(pte) & _PAGE_SWT));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800581static inline int pte_file(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582{
Martin Schwidefsky83377482006-10-18 18:30:51 +0200583 unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT;
584 return (pte_val(pte) & mask) == _PAGE_TYPE_FILE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
Nick Piggin7e675132008-04-28 02:13:00 -0700587static inline int pte_special(pte_t pte)
588{
Nick Piggina08cb622008-04-28 02:13:03 -0700589 return (pte_val(pte) & _PAGE_SPECIAL);
Nick Piggin7e675132008-04-28 02:13:00 -0700590}
591
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200592#define __HAVE_ARCH_PTE_SAME
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200593static inline int pte_same(pte_t a, pte_t b)
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100594{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200595 return pte_val(a) == pte_val(b);
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100596}
597
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200598static inline pgste_t pgste_get_lock(pte_t *ptep)
599{
600 unsigned long new = 0;
601#ifdef CONFIG_PGSTE
602 unsigned long old;
603
604 preempt_disable();
605 asm(
606 " lg %0,%2\n"
607 "0: lgr %1,%0\n"
608 " nihh %0,0xff7f\n" /* clear RCP_PCL_BIT in old */
609 " oihh %1,0x0080\n" /* set RCP_PCL_BIT in new */
610 " csg %0,%1,%2\n"
611 " jl 0b\n"
612 : "=&d" (old), "=&d" (new), "=Q" (ptep[PTRS_PER_PTE])
613 : "Q" (ptep[PTRS_PER_PTE]) : "cc");
614#endif
615 return __pgste(new);
616}
617
618static inline void pgste_set_unlock(pte_t *ptep, pgste_t pgste)
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100619{
620#ifdef CONFIG_PGSTE
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200621 asm(
622 " nihh %1,0xff7f\n" /* clear RCP_PCL_BIT */
623 " stg %1,%0\n"
624 : "=Q" (ptep[PTRS_PER_PTE])
625 : "d" (pgste_val(pgste)), "Q" (ptep[PTRS_PER_PTE]) : "cc");
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100626 preempt_enable();
627#endif
628}
629
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200630static inline pgste_t pgste_update_all(pte_t *ptep, pgste_t pgste)
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100631{
632#ifdef CONFIG_PGSTE
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200633 unsigned long address, bits;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200634 unsigned char skey;
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100635
Martin Schwidefsky09b53882011-11-14 11:19:00 +0100636 if (!pte_present(*ptep))
637 return pgste;
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200638 address = pte_val(*ptep) & PAGE_MASK;
639 skey = page_get_storage_key(address);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200640 bits = skey & (_PAGE_CHANGED | _PAGE_REFERENCED);
641 /* Clear page changed & referenced bit in the storage key */
Carsten Otte7c818782011-12-01 13:32:16 +0100642 if (bits & _PAGE_CHANGED)
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100643 page_set_storage_key(address, skey ^ bits, 0);
Carsten Otte7c818782011-12-01 13:32:16 +0100644 else if (bits)
645 page_reset_referenced(address);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200646 /* Transfer page changed & referenced bit to guest bits in pgste */
647 pgste_val(pgste) |= bits << 48; /* RCP_GR_BIT & RCP_GC_BIT */
648 /* Get host changed & referenced bits from pgste */
649 bits |= (pgste_val(pgste) & (RCP_HR_BIT | RCP_HC_BIT)) >> 52;
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100650 /* Transfer page changed & referenced bit to kvm user bits */
651 pgste_val(pgste) |= bits << 45; /* KVM_UR_BIT & KVM_UC_BIT */
652 /* Clear relevant host bits in pgste. */
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200653 pgste_val(pgste) &= ~(RCP_HR_BIT | RCP_HC_BIT);
654 pgste_val(pgste) &= ~(RCP_ACC_BITS | RCP_FP_BIT);
655 /* Copy page access key and fetch protection bit to pgste */
656 pgste_val(pgste) |=
657 (unsigned long) (skey & (_PAGE_ACC_BITS | _PAGE_FP_BIT)) << 56;
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100658 /* Transfer referenced bit to pte */
659 pte_val(*ptep) |= (bits & _PAGE_REFERENCED) << 1;
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100660#endif
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200661 return pgste;
662
663}
664
665static inline pgste_t pgste_update_young(pte_t *ptep, pgste_t pgste)
666{
667#ifdef CONFIG_PGSTE
668 int young;
669
Martin Schwidefsky09b53882011-11-14 11:19:00 +0100670 if (!pte_present(*ptep))
671 return pgste;
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100672 /* Get referenced bit from storage key */
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200673 young = page_reset_referenced(pte_val(*ptep) & PAGE_MASK);
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100674 if (young)
675 pgste_val(pgste) |= RCP_GR_BIT;
676 /* Get host referenced bit from pgste */
677 if (pgste_val(pgste) & RCP_HR_BIT) {
678 pgste_val(pgste) &= ~RCP_HR_BIT;
679 young = 1;
680 }
681 /* Transfer referenced bit to kvm user bits and pte */
682 if (young) {
683 pgste_val(pgste) |= KVM_UR_BIT;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200684 pte_val(*ptep) |= _PAGE_SWR;
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100685 }
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200686#endif
687 return pgste;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200688}
689
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100690static inline void pgste_set_key(pte_t *ptep, pgste_t pgste, pte_t entry)
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200691{
692#ifdef CONFIG_PGSTE
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200693 unsigned long address;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200694 unsigned long okey, nkey;
695
Martin Schwidefsky09b53882011-11-14 11:19:00 +0100696 if (!pte_present(entry))
697 return;
698 address = pte_val(entry) & PAGE_MASK;
Heiko Carstensa43a9d92011-05-29 12:40:50 +0200699 okey = nkey = page_get_storage_key(address);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200700 nkey &= ~(_PAGE_ACC_BITS | _PAGE_FP_BIT);
701 /* Set page access key and fetch protection bit from pgste */
702 nkey |= (pgste_val(pgste) & (RCP_ACC_BITS | RCP_FP_BIT)) >> 56;
703 if (okey != nkey)
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100704 page_set_storage_key(address, nkey, 0);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200705#endif
706}
707
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100708static inline void pgste_set_pte(pte_t *ptep, pte_t entry)
709{
710 if (!MACHINE_HAS_ESOP && (pte_val(entry) & _PAGE_SWW)) {
711 /*
712 * Without enhanced suppression-on-protection force
713 * the dirty bit on for all writable ptes.
714 */
715 pte_val(entry) |= _PAGE_SWC;
716 pte_val(entry) &= ~_PAGE_RO;
717 }
718 *ptep = entry;
719}
720
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200721/**
722 * struct gmap_struct - guest address space
723 * @mm: pointer to the parent mm_struct
724 * @table: pointer to the page directory
Christian Borntraeger480e5922011-09-20 17:07:28 +0200725 * @asce: address space control element for gmap page table
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200726 * @crst_list: list of all crst tables used in the guest address space
727 */
728struct gmap {
729 struct list_head list;
730 struct mm_struct *mm;
731 unsigned long *table;
Christian Borntraeger480e5922011-09-20 17:07:28 +0200732 unsigned long asce;
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200733 struct list_head crst_list;
734};
735
736/**
737 * struct gmap_rmap - reverse mapping for segment table entries
738 * @next: pointer to the next gmap_rmap structure in the list
739 * @entry: pointer to a segment table entry
740 */
741struct gmap_rmap {
742 struct list_head list;
743 unsigned long *entry;
744};
745
746/**
747 * struct gmap_pgtable - gmap information attached to a page table
748 * @vmaddr: address of the 1MB segment in the process virtual memory
749 * @mapper: list of segment table entries maping a page table
750 */
751struct gmap_pgtable {
752 unsigned long vmaddr;
753 struct list_head mapper;
754};
755
756struct gmap *gmap_alloc(struct mm_struct *mm);
757void gmap_free(struct gmap *gmap);
758void gmap_enable(struct gmap *gmap);
759void gmap_disable(struct gmap *gmap);
760int gmap_map_segment(struct gmap *gmap, unsigned long from,
761 unsigned long to, unsigned long length);
762int gmap_unmap_segment(struct gmap *gmap, unsigned long to, unsigned long len);
Heiko Carstensc5034942012-09-10 16:14:33 +0200763unsigned long __gmap_translate(unsigned long address, struct gmap *);
764unsigned long gmap_translate(unsigned long address, struct gmap *);
Carsten Otte499069e2011-10-30 15:17:02 +0100765unsigned long __gmap_fault(unsigned long address, struct gmap *);
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200766unsigned long gmap_fault(unsigned long address, struct gmap *);
Christian Borntraeger388186b2011-10-30 15:17:03 +0100767void gmap_discard(unsigned long from, unsigned long to, struct gmap *);
Martin Schwidefskye5992f22011-07-24 10:48:20 +0200768
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200769/*
770 * Certain architectures need to do special things when PTEs
771 * within a page table are directly modified. Thus, the following
772 * hook is made available.
773 */
774static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
775 pte_t *ptep, pte_t entry)
776{
777 pgste_t pgste;
778
779 if (mm_has_pgste(mm)) {
780 pgste = pgste_get_lock(ptep);
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100781 pgste_set_key(ptep, pgste, entry);
782 pgste_set_pte(ptep, entry);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200783 pgste_set_unlock(ptep, pgste);
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100784 } else {
785 if (!(pte_val(entry) & _PAGE_INVALID) && MACHINE_HAS_EDAT1)
786 pte_val(entry) |= _PAGE_CO;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200787 *ptep = entry;
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100788 }
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100789}
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791/*
792 * query functions pte_write/pte_dirty/pte_young only work if
793 * pte_present() is true. Undefined behaviour if not..
794 */
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800795static inline int pte_write(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796{
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100797 return (pte_val(pte) & _PAGE_SWW) != 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800800static inline int pte_dirty(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801{
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100802 return (pte_val(pte) & _PAGE_SWC) != 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803}
804
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800805static inline int pte_young(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200807#ifdef CONFIG_PGSTE
808 if (pte_val(pte) & _PAGE_SWR)
809 return 1;
810#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 return 0;
812}
813
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814/*
815 * pgd/pmd/pte modification functions
816 */
817
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200818static inline void pgd_clear(pgd_t *pgd)
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100819{
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200820#ifdef CONFIG_64BIT
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100821 if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
822 pgd_val(*pgd) = _REGION2_ENTRY_EMPTY;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200823#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824}
825
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100826static inline void pud_clear(pud_t *pud)
Gerald Schaeferc1821c22007-02-05 21:18:17 +0100827{
Heiko Carstensf4815ac2012-05-23 16:24:51 +0200828#ifdef CONFIG_64BIT
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200829 if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
830 pud_val(*pud) = _REGION3_ENTRY_EMPTY;
831#endif
Gerald Schaeferc1821c22007-02-05 21:18:17 +0100832}
Martin Schwidefsky146e4b32008-02-09 18:24:35 +0100833
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200834static inline void pmd_clear(pmd_t *pmdp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835{
Martin Schwidefsky3610cce2007-10-22 12:52:47 +0200836 pmd_val(*pmdp) = _SEGMENT_ENTRY_EMPTY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837}
838
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800839static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840{
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200841 pte_val(*ptep) = _PAGE_TYPE_EMPTY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842}
843
844/*
845 * The following pte modification functions only work if
846 * pte_present() is true. Undefined behaviour if not..
847 */
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800848static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849{
Nick Piggin138c9022008-07-08 11:31:06 +0200850 pte_val(pte) &= _PAGE_CHG_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 pte_val(pte) |= pgprot_val(newprot);
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100852 if ((pte_val(pte) & _PAGE_SWC) && (pte_val(pte) & _PAGE_SWW))
853 pte_val(pte) &= ~_PAGE_RO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 return pte;
855}
856
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800857static inline pte_t pte_wrprotect(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858{
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100859 pte_val(pte) &= ~_PAGE_SWW;
Gerald Schaefer9282ed92006-09-20 15:59:37 +0200860 /* Do not clobber _PAGE_TYPE_NONE pages! */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 if (!(pte_val(pte) & _PAGE_INVALID))
862 pte_val(pte) |= _PAGE_RO;
863 return pte;
864}
865
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800866static inline pte_t pte_mkwrite(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867{
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100868 pte_val(pte) |= _PAGE_SWW;
869 if (pte_val(pte) & _PAGE_SWC)
870 pte_val(pte) &= ~_PAGE_RO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 return pte;
872}
873
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800874static inline pte_t pte_mkclean(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200876 pte_val(pte) &= ~_PAGE_SWC;
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100877 /* Do not clobber _PAGE_TYPE_NONE pages! */
878 if (!(pte_val(pte) & _PAGE_INVALID))
879 pte_val(pte) |= _PAGE_RO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 return pte;
881}
882
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800883static inline pte_t pte_mkdirty(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884{
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100885 pte_val(pte) |= _PAGE_SWC;
886 if (pte_val(pte) & _PAGE_SWW)
887 pte_val(pte) &= ~_PAGE_RO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 return pte;
889}
890
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800891static inline pte_t pte_mkold(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200893#ifdef CONFIG_PGSTE
894 pte_val(pte) &= ~_PAGE_SWR;
895#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 return pte;
897}
898
Adrian Bunk4448aaf2005-11-08 21:34:42 -0800899static inline pte_t pte_mkyoung(pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 return pte;
902}
903
Nick Piggin7e675132008-04-28 02:13:00 -0700904static inline pte_t pte_mkspecial(pte_t pte)
905{
Nick Piggina08cb622008-04-28 02:13:03 -0700906 pte_val(pte) |= _PAGE_SPECIAL;
Nick Piggin7e675132008-04-28 02:13:00 -0700907 return pte;
908}
909
Heiko Carstens84afdce2010-10-25 16:10:36 +0200910#ifdef CONFIG_HUGETLB_PAGE
911static inline pte_t pte_mkhuge(pte_t pte)
912{
913 /*
914 * PROT_NONE needs to be remapped from the pte type to the ste type.
915 * The HW invalid bit is also different for pte and ste. The pte
916 * invalid bit happens to be the same as the ste _SEGMENT_ENTRY_LARGE
917 * bit, so we don't have to clear it.
918 */
919 if (pte_val(pte) & _PAGE_INVALID) {
920 if (pte_val(pte) & _PAGE_SWT)
921 pte_val(pte) |= _HPAGE_TYPE_NONE;
922 pte_val(pte) |= _SEGMENT_ENTRY_INV;
923 }
924 /*
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100925 * Clear SW pte bits, there are no SW bits in a segment table entry.
Heiko Carstens84afdce2010-10-25 16:10:36 +0200926 */
Martin Schwidefskyabf09be2012-11-07 13:17:37 +0100927 pte_val(pte) &= ~(_PAGE_SWT | _PAGE_SWX | _PAGE_SWC |
928 _PAGE_SWR | _PAGE_SWW);
Heiko Carstens84afdce2010-10-25 16:10:36 +0200929 /*
930 * Also set the change-override bit because we don't need dirty bit
931 * tracking for hugetlbfs pages.
932 */
933 pte_val(pte) |= (_SEGMENT_ENTRY_LARGE | _SEGMENT_ENTRY_CO);
934 return pte;
935}
936#endif
937
Florian Funke15e86b02008-10-10 21:33:26 +0200938/*
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200939 * Get (and clear) the user dirty bit for a pte.
Florian Funke15e86b02008-10-10 21:33:26 +0200940 */
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200941static inline int ptep_test_and_clear_user_dirty(struct mm_struct *mm,
942 pte_t *ptep)
Florian Funke15e86b02008-10-10 21:33:26 +0200943{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200944 pgste_t pgste;
945 int dirty = 0;
Florian Funke15e86b02008-10-10 21:33:26 +0200946
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200947 if (mm_has_pgste(mm)) {
948 pgste = pgste_get_lock(ptep);
949 pgste = pgste_update_all(ptep, pgste);
950 dirty = !!(pgste_val(pgste) & KVM_UC_BIT);
951 pgste_val(pgste) &= ~KVM_UC_BIT;
952 pgste_set_unlock(ptep, pgste);
953 return dirty;
Florian Funke15e86b02008-10-10 21:33:26 +0200954 }
Florian Funke15e86b02008-10-10 21:33:26 +0200955 return dirty;
956}
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200957
958/*
959 * Get (and clear) the user referenced bit for a pte.
960 */
961static inline int ptep_test_and_clear_user_young(struct mm_struct *mm,
962 pte_t *ptep)
963{
964 pgste_t pgste;
965 int young = 0;
966
967 if (mm_has_pgste(mm)) {
968 pgste = pgste_get_lock(ptep);
969 pgste = pgste_update_young(ptep, pgste);
970 young = !!(pgste_val(pgste) & KVM_UR_BIT);
971 pgste_val(pgste) &= ~KVM_UR_BIT;
972 pgste_set_unlock(ptep, pgste);
973 }
974 return young;
975}
Florian Funke15e86b02008-10-10 21:33:26 +0200976
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200977#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
978static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
979 unsigned long addr, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200981 pgste_t pgste;
982 pte_t pte;
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100983
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +0200984 if (mm_has_pgste(vma->vm_mm)) {
985 pgste = pgste_get_lock(ptep);
986 pgste = pgste_update_young(ptep, pgste);
987 pte = *ptep;
988 *ptep = pte_mkold(pte);
989 pgste_set_unlock(ptep, pgste);
990 return pte_young(pte);
991 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 return 0;
993}
994
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200995#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
996static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
997 unsigned long address, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
Christian Borntraeger5b7baf02008-03-25 18:47:12 +0100999 /* No need to flush TLB
1000 * On s390 reference bits are in storage key and never in TLB
1001 * With virtualization we handle the reference bit, without we
1002 * we can simply return */
Christian Borntraeger5b7baf02008-03-25 18:47:12 +01001003 return ptep_test_and_clear_young(vma, address, ptep);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004}
1005
Gerald Schaefer9282ed92006-09-20 15:59:37 +02001006static inline void __ptep_ipte(unsigned long address, pte_t *ptep)
1007{
1008 if (!(pte_val(*ptep) & _PAGE_INVALID)) {
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001009#ifndef CONFIG_64BIT
Martin Schwidefsky146e4b32008-02-09 18:24:35 +01001010 /* pto must point to the start of the segment table */
Gerald Schaefer9282ed92006-09-20 15:59:37 +02001011 pte_t *pto = (pte_t *) (((unsigned long) ptep) & 0x7ffffc00);
1012#else
1013 /* ipte in zarch mode can do the math */
1014 pte_t *pto = ptep;
1015#endif
Martin Schwidefsky94c12cc2006-09-28 16:56:43 +02001016 asm volatile(
1017 " ipte %2,%3"
1018 : "=m" (*ptep) : "m" (*ptep),
1019 "a" (pto), "a" (address));
Gerald Schaefer9282ed92006-09-20 15:59:37 +02001020 }
Gerald Schaefer9282ed92006-09-20 15:59:37 +02001021}
1022
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001023/*
1024 * This is hard to understand. ptep_get_and_clear and ptep_clear_flush
1025 * both clear the TLB for the unmapped pte. The reason is that
1026 * ptep_get_and_clear is used in common code (e.g. change_pte_range)
1027 * to modify an active pte. The sequence is
1028 * 1) ptep_get_and_clear
1029 * 2) set_pte_at
1030 * 3) flush_tlb_range
1031 * On s390 the tlb needs to get flushed with the modification of the pte
1032 * if the pte is active. The only way how this can be implemented is to
1033 * have ptep_get_and_clear do the tlb flush. In exchange flush_tlb_range
1034 * is a nop.
1035 */
1036#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001037static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
1038 unsigned long address, pte_t *ptep)
1039{
1040 pgste_t pgste;
1041 pte_t pte;
1042
1043 mm->context.flush_mm = 1;
1044 if (mm_has_pgste(mm))
1045 pgste = pgste_get_lock(ptep);
1046
1047 pte = *ptep;
1048 if (!mm_exclusive(mm))
1049 __ptep_ipte(address, ptep);
1050 pte_val(*ptep) = _PAGE_TYPE_EMPTY;
1051
1052 if (mm_has_pgste(mm)) {
1053 pgste = pgste_update_all(&pte, pgste);
1054 pgste_set_unlock(ptep, pgste);
1055 }
1056 return pte;
1057}
1058
1059#define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
1060static inline pte_t ptep_modify_prot_start(struct mm_struct *mm,
1061 unsigned long address,
1062 pte_t *ptep)
1063{
1064 pte_t pte;
1065
1066 mm->context.flush_mm = 1;
1067 if (mm_has_pgste(mm))
1068 pgste_get_lock(ptep);
1069
1070 pte = *ptep;
1071 if (!mm_exclusive(mm))
1072 __ptep_ipte(address, ptep);
1073 return pte;
1074}
1075
1076static inline void ptep_modify_prot_commit(struct mm_struct *mm,
1077 unsigned long address,
1078 pte_t *ptep, pte_t pte)
1079{
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001080 if (mm_has_pgste(mm)) {
1081 pgste_set_pte(ptep, pte);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001082 pgste_set_unlock(ptep, *(pgste_t *)(ptep + PTRS_PER_PTE));
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001083 } else
1084 *ptep = pte;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001085}
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001086
1087#define __HAVE_ARCH_PTEP_CLEAR_FLUSH
Martin Schwidefskyf0e47c22007-07-17 04:03:03 -07001088static inline pte_t ptep_clear_flush(struct vm_area_struct *vma,
1089 unsigned long address, pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001091 pgste_t pgste;
1092 pte_t pte;
1093
1094 if (mm_has_pgste(vma->vm_mm))
1095 pgste = pgste_get_lock(ptep);
1096
1097 pte = *ptep;
1098 __ptep_ipte(address, ptep);
1099 pte_val(*ptep) = _PAGE_TYPE_EMPTY;
1100
1101 if (mm_has_pgste(vma->vm_mm)) {
1102 pgste = pgste_update_all(&pte, pgste);
1103 pgste_set_unlock(ptep, pgste);
1104 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 return pte;
1106}
1107
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001108/*
1109 * The batched pte unmap code uses ptep_get_and_clear_full to clear the
1110 * ptes. Here an optimization is possible. tlb_gather_mmu flushes all
1111 * tlbs of an mm if it can guarantee that the ptes of the mm_struct
1112 * cannot be accessed while the batched unmap is running. In this case
1113 * full==1 and a simple pte_clear is enough. See tlb.h.
1114 */
1115#define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
1116static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001117 unsigned long address,
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001118 pte_t *ptep, int full)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119{
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001120 pgste_t pgste;
1121 pte_t pte;
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001122
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001123 if (mm_has_pgste(mm))
1124 pgste = pgste_get_lock(ptep);
1125
1126 pte = *ptep;
1127 if (!full)
1128 __ptep_ipte(address, ptep);
1129 pte_val(*ptep) = _PAGE_TYPE_EMPTY;
1130
1131 if (mm_has_pgste(mm)) {
1132 pgste = pgste_update_all(&pte, pgste);
1133 pgste_set_unlock(ptep, pgste);
1134 }
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001135 return pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136}
1137
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001138#define __HAVE_ARCH_PTEP_SET_WRPROTECT
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001139static inline pte_t ptep_set_wrprotect(struct mm_struct *mm,
1140 unsigned long address, pte_t *ptep)
1141{
1142 pgste_t pgste;
1143 pte_t pte = *ptep;
1144
1145 if (pte_write(pte)) {
1146 mm->context.flush_mm = 1;
1147 if (mm_has_pgste(mm))
1148 pgste = pgste_get_lock(ptep);
1149
1150 if (!mm_exclusive(mm))
1151 __ptep_ipte(address, ptep);
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001152 pte = pte_wrprotect(pte);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001153
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001154 if (mm_has_pgste(mm)) {
1155 pgste_set_pte(ptep, pte);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001156 pgste_set_unlock(ptep, pgste);
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001157 } else
1158 *ptep = pte;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001159 }
1160 return pte;
1161}
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02001162
1163#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001164static inline int ptep_set_access_flags(struct vm_area_struct *vma,
1165 unsigned long address, pte_t *ptep,
1166 pte_t entry, int dirty)
1167{
1168 pgste_t pgste;
1169
1170 if (pte_same(*ptep, entry))
1171 return 0;
1172 if (mm_has_pgste(vma->vm_mm))
1173 pgste = pgste_get_lock(ptep);
1174
1175 __ptep_ipte(address, ptep);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001176
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001177 if (mm_has_pgste(vma->vm_mm)) {
1178 pgste_set_pte(ptep, entry);
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001179 pgste_set_unlock(ptep, pgste);
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001180 } else
1181 *ptep = entry;
Martin Schwidefskyb2fa47e2011-05-23 10:24:40 +02001182 return 1;
1183}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184
1185/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 * Conversion functions: convert a page and protection to a page entry,
1187 * and a page entry and page directory to the page they refer to.
1188 */
1189static inline pte_t mk_pte_phys(unsigned long physpage, pgprot_t pgprot)
1190{
1191 pte_t __pte;
1192 pte_val(__pte) = physpage + pgprot_val(pgprot);
1193 return __pte;
1194}
1195
Heiko Carstens2dcea572006-09-29 01:58:41 -07001196static inline pte_t mk_pte(struct page *page, pgprot_t pgprot)
1197{
Heiko Carstens0b2b6e12006-10-04 20:02:23 +02001198 unsigned long physpage = page_to_phys(page);
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001199 pte_t __pte = mk_pte_phys(physpage, pgprot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001201 if ((pte_val(__pte) & _PAGE_SWW) && PageDirty(page)) {
1202 pte_val(__pte) |= _PAGE_SWC;
1203 pte_val(__pte) &= ~_PAGE_RO;
1204 }
1205 return __pte;
Heiko Carstens2dcea572006-09-29 01:58:41 -07001206}
1207
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001209#define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
1210#define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
1211#define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001213#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214#define pgd_offset_k(address) pgd_offset(&init_mm, address)
1215
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001216#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001218#define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
1219#define pud_deref(pmd) ({ BUG(); 0UL; })
1220#define pgd_deref(pmd) ({ BUG(); 0UL; })
1221
1222#define pud_offset(pgd, address) ((pud_t *) pgd)
1223#define pmd_offset(pud, address) ((pmd_t *) pud + pmd_index(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001225#else /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001227#define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
1228#define pud_deref(pud) (pud_val(pud) & _REGION_ENTRY_ORIGIN)
Martin Schwidefsky5a216a22008-02-09 18:24:36 +01001229#define pgd_deref(pgd) (pgd_val(pgd) & _REGION_ENTRY_ORIGIN)
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001230
Martin Schwidefsky5a216a22008-02-09 18:24:36 +01001231static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
1232{
Martin Schwidefsky6252d702008-02-09 18:24:37 +01001233 pud_t *pud = (pud_t *) pgd;
1234 if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
1235 pud = (pud_t *) pgd_deref(*pgd);
Martin Schwidefsky5a216a22008-02-09 18:24:36 +01001236 return pud + pud_index(address);
1237}
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001238
1239static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
1240{
Martin Schwidefsky6252d702008-02-09 18:24:37 +01001241 pmd_t *pmd = (pmd_t *) pud;
1242 if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
1243 pmd = (pmd_t *) pud_deref(*pud);
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001244 return pmd + pmd_index(address);
1245}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001247#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
Martin Schwidefsky190a1d72007-10-22 12:52:48 +02001249#define pfn_pte(pfn,pgprot) mk_pte_phys(__pa((pfn) << PAGE_SHIFT),(pgprot))
1250#define pte_pfn(x) (pte_val(x) >> PAGE_SHIFT)
1251#define pte_page(x) pfn_to_page(pte_pfn(x))
1252
1253#define pmd_page(pmd) pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT)
1254
1255/* Find an entry in the lowest level page table.. */
1256#define pte_offset(pmd, addr) ((pte_t *) pmd_deref(*(pmd)) + pte_index(addr))
1257#define pte_offset_kernel(pmd, address) pte_offset(pmd,address)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258#define pte_offset_map(pmd, address) pte_offset_kernel(pmd, address)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259#define pte_unmap(pte) do { } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001261static inline void __pmd_idte(unsigned long address, pmd_t *pmdp)
1262{
1263 unsigned long sto = (unsigned long) pmdp -
1264 pmd_index(address) * sizeof(pmd_t);
1265
1266 if (!(pmd_val(*pmdp) & _SEGMENT_ENTRY_INV)) {
1267 asm volatile(
1268 " .insn rrf,0xb98e0000,%2,%3,0,0"
1269 : "=m" (*pmdp)
1270 : "m" (*pmdp), "a" (sto),
1271 "a" ((address & HPAGE_MASK))
1272 : "cc"
1273 );
1274 }
1275}
1276
Gerald Schaefer75077af2012-10-08 16:30:15 -07001277#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Gerald Schaeferd8e7a332012-10-25 17:42:50 +02001278
1279#define SEGMENT_NONE __pgprot(_HPAGE_TYPE_NONE)
1280#define SEGMENT_RO __pgprot(_HPAGE_TYPE_RO)
1281#define SEGMENT_RW __pgprot(_HPAGE_TYPE_RW)
1282
Gerald Schaefer9501d092012-10-08 16:30:18 -07001283#define __HAVE_ARCH_PGTABLE_DEPOSIT
1284extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pgtable_t pgtable);
1285
1286#define __HAVE_ARCH_PGTABLE_WITHDRAW
1287extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm);
1288
Gerald Schaefer75077af2012-10-08 16:30:15 -07001289static inline int pmd_trans_splitting(pmd_t pmd)
1290{
1291 return pmd_val(pmd) & _SEGMENT_ENTRY_SPLIT;
1292}
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001293
1294static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
1295 pmd_t *pmdp, pmd_t entry)
1296{
Martin Schwidefskyabf09be2012-11-07 13:17:37 +01001297 if (!(pmd_val(entry) & _SEGMENT_ENTRY_INV) && MACHINE_HAS_EDAT1)
1298 pmd_val(entry) |= _SEGMENT_ENTRY_CO;
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001299 *pmdp = entry;
1300}
1301
1302static inline unsigned long massage_pgprot_pmd(pgprot_t pgprot)
1303{
Gerald Schaeferd8e7a332012-10-25 17:42:50 +02001304 /*
1305 * pgprot is PAGE_NONE, PAGE_RO, or PAGE_RW (see __Pxxx / __Sxxx)
1306 * Convert to segment table entry format.
1307 */
1308 if (pgprot_val(pgprot) == pgprot_val(PAGE_NONE))
1309 return pgprot_val(SEGMENT_NONE);
1310 if (pgprot_val(pgprot) == pgprot_val(PAGE_RO))
1311 return pgprot_val(SEGMENT_RO);
1312 return pgprot_val(SEGMENT_RW);
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001313}
1314
1315static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
1316{
1317 pmd_val(pmd) &= _SEGMENT_CHG_MASK;
1318 pmd_val(pmd) |= massage_pgprot_pmd(newprot);
1319 return pmd;
1320}
1321
1322static inline pmd_t pmd_mkhuge(pmd_t pmd)
1323{
1324 pmd_val(pmd) |= _SEGMENT_ENTRY_LARGE;
1325 return pmd;
1326}
1327
1328static inline pmd_t pmd_mkwrite(pmd_t pmd)
1329{
Gerald Schaeferd8e7a332012-10-25 17:42:50 +02001330 /* Do not clobber _HPAGE_TYPE_NONE pages! */
1331 if (!(pmd_val(pmd) & _SEGMENT_ENTRY_INV))
1332 pmd_val(pmd) &= ~_SEGMENT_ENTRY_RO;
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001333 return pmd;
1334}
1335
1336static inline pmd_t pmd_wrprotect(pmd_t pmd)
1337{
1338 pmd_val(pmd) |= _SEGMENT_ENTRY_RO;
1339 return pmd;
1340}
1341
1342static inline pmd_t pmd_mkdirty(pmd_t pmd)
1343{
1344 /* No dirty bit in the segment table entry. */
1345 return pmd;
1346}
1347
1348static inline pmd_t pmd_mkold(pmd_t pmd)
1349{
1350 /* No referenced bit in the segment table entry. */
1351 return pmd;
1352}
1353
1354static inline pmd_t pmd_mkyoung(pmd_t pmd)
1355{
1356 /* No referenced bit in the segment table entry. */
1357 return pmd;
1358}
1359
1360#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
1361static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
1362 unsigned long address, pmd_t *pmdp)
1363{
1364 unsigned long pmd_addr = pmd_val(*pmdp) & HPAGE_MASK;
1365 long tmp, rc;
1366 int counter;
1367
1368 rc = 0;
1369 if (MACHINE_HAS_RRBM) {
1370 counter = PTRS_PER_PTE >> 6;
1371 asm volatile(
1372 "0: .insn rre,0xb9ae0000,%0,%3\n" /* rrbm */
1373 " ogr %1,%0\n"
1374 " la %3,0(%4,%3)\n"
1375 " brct %2,0b\n"
1376 : "=&d" (tmp), "+&d" (rc), "+d" (counter),
1377 "+a" (pmd_addr)
1378 : "a" (64 * 4096UL) : "cc");
1379 rc = !!rc;
1380 } else {
1381 counter = PTRS_PER_PTE;
1382 asm volatile(
1383 "0: rrbe 0,%2\n"
1384 " la %2,0(%3,%2)\n"
1385 " brc 12,1f\n"
1386 " lhi %0,1\n"
1387 "1: brct %1,0b\n"
1388 : "+d" (rc), "+d" (counter), "+a" (pmd_addr)
1389 : "a" (4096UL) : "cc");
1390 }
1391 return rc;
1392}
1393
1394#define __HAVE_ARCH_PMDP_GET_AND_CLEAR
1395static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
1396 unsigned long address, pmd_t *pmdp)
1397{
1398 pmd_t pmd = *pmdp;
1399
1400 __pmd_idte(address, pmdp);
1401 pmd_clear(pmdp);
1402 return pmd;
1403}
1404
1405#define __HAVE_ARCH_PMDP_CLEAR_FLUSH
1406static inline pmd_t pmdp_clear_flush(struct vm_area_struct *vma,
1407 unsigned long address, pmd_t *pmdp)
1408{
1409 return pmdp_get_and_clear(vma->vm_mm, address, pmdp);
1410}
1411
1412#define __HAVE_ARCH_PMDP_INVALIDATE
1413static inline void pmdp_invalidate(struct vm_area_struct *vma,
1414 unsigned long address, pmd_t *pmdp)
1415{
1416 __pmd_idte(address, pmdp);
1417}
1418
Gerald Schaeferbe328652013-01-21 16:48:07 +01001419#define __HAVE_ARCH_PMDP_SET_WRPROTECT
1420static inline void pmdp_set_wrprotect(struct mm_struct *mm,
1421 unsigned long address, pmd_t *pmdp)
1422{
1423 pmd_t pmd = *pmdp;
1424
1425 if (pmd_write(pmd)) {
1426 __pmd_idte(address, pmdp);
1427 set_pmd_at(mm, address, pmdp, pmd_wrprotect(pmd));
1428 }
1429}
1430
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001431static inline pmd_t mk_pmd_phys(unsigned long physpage, pgprot_t pgprot)
1432{
1433 pmd_t __pmd;
1434 pmd_val(__pmd) = physpage + massage_pgprot_pmd(pgprot);
1435 return __pmd;
1436}
1437
1438#define pfn_pmd(pfn, pgprot) mk_pmd_phys(__pa((pfn) << PAGE_SHIFT), (pgprot))
1439#define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
1440
1441static inline int pmd_trans_huge(pmd_t pmd)
1442{
1443 return pmd_val(pmd) & _SEGMENT_ENTRY_LARGE;
1444}
1445
1446static inline int has_transparent_hugepage(void)
1447{
1448 return MACHINE_HAS_HPAGE ? 1 : 0;
1449}
1450
1451static inline unsigned long pmd_pfn(pmd_t pmd)
1452{
Gerald Schaefer171c4002013-01-09 18:49:51 +01001453 return pmd_val(pmd) >> PAGE_SHIFT;
Gerald Schaefer1ae1c1d2012-10-08 16:30:24 -07001454}
Gerald Schaefer75077af2012-10-08 16:30:15 -07001455#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1456
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457/*
1458 * 31 bit swap entry format:
1459 * A page-table entry has some bits we have to treat in a special way.
1460 * Bits 0, 20 and bit 23 have to be zero, otherwise an specification
1461 * exception will occur instead of a page translation exception. The
1462 * specifiation exception has the bad habit not to store necessary
1463 * information in the lowcore.
1464 * Bit 21 and bit 22 are the page invalid bit and the page protection
1465 * bit. We set both to indicate a swapped page.
1466 * Bit 30 and 31 are used to distinguish the different page types. For
1467 * a swapped page these bits need to be zero.
1468 * This leaves the bits 1-19 and bits 24-29 to store type and offset.
1469 * We use the 5 bits from 25-29 for the type and the 20 bits from 1-19
1470 * plus 24 for the offset.
1471 * 0| offset |0110|o|type |00|
1472 * 0 0000000001111111111 2222 2 22222 33
1473 * 0 1234567890123456789 0123 4 56789 01
1474 *
1475 * 64 bit swap entry format:
1476 * A page-table entry has some bits we have to treat in a special way.
1477 * Bits 52 and bit 55 have to be zero, otherwise an specification
1478 * exception will occur instead of a page translation exception. The
1479 * specifiation exception has the bad habit not to store necessary
1480 * information in the lowcore.
1481 * Bit 53 and bit 54 are the page invalid bit and the page protection
1482 * bit. We set both to indicate a swapped page.
1483 * Bit 62 and 63 are used to distinguish the different page types. For
1484 * a swapped page these bits need to be zero.
1485 * This leaves the bits 0-51 and bits 56-61 to store type and offset.
1486 * We use the 5 bits from 57-61 for the type and the 53 bits from 0-51
1487 * plus 56 for the offset.
1488 * | offset |0110|o|type |00|
1489 * 0000000000111111111122222222223333333333444444444455 5555 5 55566 66
1490 * 0123456789012345678901234567890123456789012345678901 2345 6 78901 23
1491 */
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001492#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493#define __SWP_OFFSET_MASK (~0UL >> 12)
1494#else
1495#define __SWP_OFFSET_MASK (~0UL >> 11)
1496#endif
Adrian Bunk4448aaf2005-11-08 21:34:42 -08001497static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498{
1499 pte_t pte;
1500 offset &= __SWP_OFFSET_MASK;
Gerald Schaefer9282ed92006-09-20 15:59:37 +02001501 pte_val(pte) = _PAGE_TYPE_SWAP | ((type & 0x1f) << 2) |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 ((offset & 1UL) << 7) | ((offset & ~1UL) << 11);
1503 return pte;
1504}
1505
1506#define __swp_type(entry) (((entry).val >> 2) & 0x1f)
1507#define __swp_offset(entry) (((entry).val >> 11) | (((entry).val >> 7) & 1))
1508#define __swp_entry(type,offset) ((swp_entry_t) { pte_val(mk_swap_pte((type),(offset))) })
1509
1510#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
1511#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
1512
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001513#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514# define PTE_FILE_MAX_BITS 26
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001515#else /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516# define PTE_FILE_MAX_BITS 59
Heiko Carstensf4815ac2012-05-23 16:24:51 +02001517#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
1519#define pte_to_pgoff(__pte) \
1520 ((((__pte).pte >> 12) << 7) + (((__pte).pte >> 1) & 0x7f))
1521
1522#define pgoff_to_pte(__off) \
1523 ((pte_t) { ((((__off) & 0x7f) << 1) + (((__off) >> 7) << 12)) \
Gerald Schaefer9282ed92006-09-20 15:59:37 +02001524 | _PAGE_TYPE_FILE })
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
1526#endif /* !__ASSEMBLY__ */
1527
1528#define kern_addr_valid(addr) (1)
1529
Heiko Carstens17f34582008-04-30 13:38:47 +02001530extern int vmem_add_mapping(unsigned long start, unsigned long size);
1531extern int vmem_remove_mapping(unsigned long start, unsigned long size);
Carsten Otte402b0862008-03-25 18:47:10 +01001532extern int s390_enable_sie(void);
Heiko Carstensf4eb07c2006-12-08 15:56:07 +01001533
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534/*
1535 * No page table caches to initialise
1536 */
Heiko Carstens765a0ca2013-03-23 10:29:01 +01001537static inline void pgtable_cache_init(void) { }
1538static inline void check_pgt_cache(void) { }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540#include <asm-generic/pgtable.h>
1541
1542#endif /* _S390_PAGE_H */