Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2013 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | */ |
| 24 | |
| 25 | #include "i915_drv.h" |
| 26 | #include "intel_drv.h" |
| 27 | |
Jesse Barnes | d8228d0 | 2013-10-11 12:09:30 -0700 | [diff] [blame] | 28 | /* |
| 29 | * IOSF sideband, see VLV2_SidebandMsg_HAS.docx and |
| 30 | * VLV_VLV2_PUNIT_HAS_0.8.docx |
| 31 | */ |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 32 | static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn, |
| 33 | u32 port, u32 opcode, u32 addr, u32 *val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 34 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 35 | u32 cmd, be = 0xf, bar = 0; |
| 36 | bool is_read = (opcode == PUNIT_OPCODE_REG_READ || |
| 37 | opcode == DPIO_OPCODE_REG_READ); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 38 | |
| 39 | cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) | |
| 40 | (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) | |
| 41 | (bar << IOSF_BAR_SHIFT); |
| 42 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 43 | WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 44 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 45 | if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) { |
| 46 | DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n", |
| 47 | is_read ? "read" : "write"); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 48 | return -EAGAIN; |
| 49 | } |
| 50 | |
| 51 | I915_WRITE(VLV_IOSF_ADDR, addr); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 52 | if (!is_read) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 53 | I915_WRITE(VLV_IOSF_DATA, *val); |
| 54 | I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd); |
| 55 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 56 | if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) { |
| 57 | DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n", |
| 58 | is_read ? "read" : "write"); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 59 | return -ETIMEDOUT; |
| 60 | } |
| 61 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 62 | if (is_read) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 63 | *val = I915_READ(VLV_IOSF_DATA); |
| 64 | I915_WRITE(VLV_IOSF_DATA, 0); |
| 65 | |
| 66 | return 0; |
| 67 | } |
| 68 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 69 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 70 | { |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 71 | u32 val = 0; |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 72 | |
| 73 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 74 | |
| 75 | mutex_lock(&dev_priv->dpio_lock); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 76 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT, |
| 77 | PUNIT_OPCODE_REG_READ, addr, &val); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 78 | mutex_unlock(&dev_priv->dpio_lock); |
| 79 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 80 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 81 | } |
| 82 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 83 | void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 84 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 85 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 86 | |
| 87 | mutex_lock(&dev_priv->dpio_lock); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 88 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT, |
| 89 | PUNIT_OPCODE_REG_WRITE, addr, &val); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 90 | mutex_unlock(&dev_priv->dpio_lock); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 91 | } |
| 92 | |
Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 93 | u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg) |
| 94 | { |
| 95 | u32 val = 0; |
| 96 | |
| 97 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_BUNIT, |
| 98 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 99 | |
| 100 | return val; |
| 101 | } |
| 102 | |
| 103 | void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 104 | { |
| 105 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_BUNIT, |
| 106 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 107 | } |
| 108 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 109 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 110 | { |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 111 | u32 val = 0; |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 112 | |
| 113 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 114 | |
| 115 | mutex_lock(&dev_priv->dpio_lock); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 116 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_NC, |
| 117 | PUNIT_OPCODE_REG_READ, addr, &val); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 118 | mutex_unlock(&dev_priv->dpio_lock); |
| 119 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 120 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 121 | } |
| 122 | |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 123 | u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg) |
| 124 | { |
| 125 | u32 val = 0; |
| 126 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC, |
| 127 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 128 | return val; |
| 129 | } |
| 130 | |
| 131 | void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 132 | { |
| 133 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC, |
| 134 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 135 | } |
| 136 | |
| 137 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg) |
| 138 | { |
| 139 | u32 val = 0; |
| 140 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK, |
| 141 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 142 | return val; |
| 143 | } |
| 144 | |
| 145 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 146 | { |
| 147 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK, |
| 148 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 149 | } |
| 150 | |
| 151 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg) |
| 152 | { |
| 153 | u32 val = 0; |
| 154 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU, |
| 155 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 156 | return val; |
| 157 | } |
| 158 | |
| 159 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 160 | { |
| 161 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU, |
| 162 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 163 | } |
| 164 | |
| 165 | u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg) |
| 166 | { |
| 167 | u32 val = 0; |
| 168 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE, |
| 169 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 170 | return val; |
| 171 | } |
| 172 | |
| 173 | void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 174 | { |
| 175 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE, |
| 176 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 177 | } |
| 178 | |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 179 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 180 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 181 | u32 val = 0; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 182 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 183 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)), |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 184 | DPIO_OPCODE_REG_READ, reg, &val); |
Ville Syrjälä | 0d95e11 | 2014-03-31 18:21:27 +0300 | [diff] [blame] | 185 | |
| 186 | /* |
| 187 | * FIXME: There might be some registers where all 1's is a valid value, |
| 188 | * so ideally we should check the register offset instead... |
| 189 | */ |
| 190 | WARN(val == 0xffffffff, "DPIO read pipe %c reg 0x%x == 0x%x\n", |
| 191 | pipe_name(pipe), reg, val); |
| 192 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 193 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 194 | } |
| 195 | |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 196 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 197 | { |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 198 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)), |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 199 | DPIO_OPCODE_REG_WRITE, reg, &val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 200 | } |
| 201 | |
| 202 | /* SBI access */ |
| 203 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
| 204 | enum intel_sbi_destination destination) |
| 205 | { |
| 206 | u32 value = 0; |
| 207 | WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); |
| 208 | |
| 209 | if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, |
| 210 | 100)) { |
| 211 | DRM_ERROR("timeout waiting for SBI to become ready\n"); |
| 212 | return 0; |
| 213 | } |
| 214 | |
| 215 | I915_WRITE(SBI_ADDR, (reg << 16)); |
| 216 | |
| 217 | if (destination == SBI_ICLK) |
| 218 | value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD; |
| 219 | else |
| 220 | value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD; |
| 221 | I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY); |
| 222 | |
| 223 | if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0, |
| 224 | 100)) { |
| 225 | DRM_ERROR("timeout waiting for SBI to complete read transaction\n"); |
| 226 | return 0; |
| 227 | } |
| 228 | |
| 229 | return I915_READ(SBI_DATA); |
| 230 | } |
| 231 | |
| 232 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, |
| 233 | enum intel_sbi_destination destination) |
| 234 | { |
| 235 | u32 tmp; |
| 236 | |
| 237 | WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); |
| 238 | |
| 239 | if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, |
| 240 | 100)) { |
| 241 | DRM_ERROR("timeout waiting for SBI to become ready\n"); |
| 242 | return; |
| 243 | } |
| 244 | |
| 245 | I915_WRITE(SBI_ADDR, (reg << 16)); |
| 246 | I915_WRITE(SBI_DATA, value); |
| 247 | |
| 248 | if (destination == SBI_ICLK) |
| 249 | tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR; |
| 250 | else |
| 251 | tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR; |
| 252 | I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp); |
| 253 | |
| 254 | if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0, |
| 255 | 100)) { |
| 256 | DRM_ERROR("timeout waiting for SBI to complete write transaction\n"); |
| 257 | return; |
| 258 | } |
| 259 | } |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 260 | |
| 261 | u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg) |
| 262 | { |
| 263 | u32 val = 0; |
| 264 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, |
| 265 | DPIO_OPCODE_REG_READ, reg, &val); |
| 266 | return val; |
| 267 | } |
| 268 | |
| 269 | void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 270 | { |
| 271 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, |
| 272 | DPIO_OPCODE_REG_WRITE, reg, &val); |
| 273 | } |