blob: 4aad0d9f5462d4e71154711b3bb0dd86f8bdc231 [file] [log] [blame]
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +00001/*
2 * at91rm9200.dtsi - Device Tree Include file for AT91RM9200 family SoC
3 *
4 * Copyright (C) 2011 Atmel,
5 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>,
6 * 2012 Joachim Eastwood <manabian@gmail.com>
7 *
8 * Based on at91sam9260.dtsi
9 *
10 * Licensed under GPLv2 or later.
11 */
12
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080013#include "skeleton.dtsi"
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080014#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080015#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080016#include <dt-bindings/gpio/gpio.h>
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000017
18/ {
19 model = "Atmel AT91RM9200 family SoC";
20 compatible = "atmel,at91rm9200";
21 interrupt-parent = <&aic>;
22
23 aliases {
24 serial0 = &dbgu;
25 serial1 = &usart0;
26 serial2 = &usart1;
27 serial3 = &usart2;
28 serial4 = &usart3;
29 gpio0 = &pioA;
30 gpio1 = &pioB;
31 gpio2 = &pioC;
32 gpio3 = &pioD;
33 tcb0 = &tcb0;
34 tcb1 = &tcb1;
Joachim Eastwood2d252102013-02-08 02:25:54 +010035 i2c0 = &i2c0;
Joachim Eastwood883a07f2012-12-04 19:10:58 +010036 ssc0 = &ssc0;
37 ssc1 = &ssc1;
38 ssc2 = &ssc2;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000039 };
40 cpus {
41 cpu@0 {
42 compatible = "arm,arm920t";
43 };
44 };
45
46 memory {
47 reg = <0x20000000 0x04000000>;
48 };
49
50 ahb {
51 compatible = "simple-bus";
52 #address-cells = <1>;
53 #size-cells = <1>;
54 ranges;
55
56 apb {
57 compatible = "simple-bus";
58 #address-cells = <1>;
59 #size-cells = <1>;
60 ranges;
61
62 aic: interrupt-controller@fffff000 {
63 #interrupt-cells = <3>;
64 compatible = "atmel,at91rm9200-aic";
65 interrupt-controller;
66 reg = <0xfffff000 0x200>;
67 atmel,external-irqs = <25 26 27 28 29 30 31>;
68 };
69
70 ramc0: ramc@ffffff00 {
71 compatible = "atmel,at91rm9200-sdramc";
72 reg = <0xffffff00 0x100>;
73 };
74
75 pmc: pmc@fffffc00 {
76 compatible = "atmel,at91rm9200-pmc";
77 reg = <0xfffffc00 0x100>;
78 };
79
80 st: timer@fffffd00 {
81 compatible = "atmel,at91rm9200-st";
82 reg = <0xfffffd00 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080083 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000084 };
85
86 tcb0: timer@fffa0000 {
87 compatible = "atmel,at91rm9200-tcb";
88 reg = <0xfffa0000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080089 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0
90 18 IRQ_TYPE_LEVEL_HIGH 0
91 19 IRQ_TYPE_LEVEL_HIGH 0>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000092 };
93
94 tcb1: timer@fffa4000 {
95 compatible = "atmel,at91rm9200-tcb";
96 reg = <0xfffa4000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080097 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0
98 21 IRQ_TYPE_LEVEL_HIGH 0
99 22 IRQ_TYPE_LEVEL_HIGH 0>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000100 };
101
Joachim Eastwood2d252102013-02-08 02:25:54 +0100102 i2c0: i2c@fffb8000 {
103 compatible = "atmel,at91rm9200-i2c";
104 reg = <0xfffb8000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800105 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
Joachim Eastwood2d252102013-02-08 02:25:54 +0100106 pinctrl-names = "default";
107 pinctrl-0 = <&pinctrl_twi>;
108 #address-cells = <1>;
109 #size-cells = <0>;
110 status = "disabled";
111 };
112
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100113 mmc0: mmc@fffb4000 {
114 compatible = "atmel,hsmci";
115 reg = <0xfffb4000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800116 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100117 #address-cells = <1>;
118 #size-cells = <0>;
119 status = "disabled";
120 };
121
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100122 ssc0: ssc@fffd0000 {
123 compatible = "atmel,at91rm9200-ssc";
124 reg = <0xfffd0000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800125 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100126 pinctrl-names = "default";
127 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
128 status = "disable";
129 };
130
131 ssc1: ssc@fffd4000 {
132 compatible = "atmel,at91rm9200-ssc";
133 reg = <0xfffd4000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800134 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100135 pinctrl-names = "default";
136 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
137 status = "disable";
138 };
139
140 ssc2: ssc@fffd8000 {
141 compatible = "atmel,at91rm9200-ssc";
142 reg = <0xfffd8000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800143 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100144 pinctrl-names = "default";
145 pinctrl-0 = <&pinctrl_ssc2_tx &pinctrl_ssc2_rx>;
146 status = "disable";
147 };
148
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100149 macb0: ethernet@fffbc000 {
150 compatible = "cdns,at91rm9200-emac", "cdns,emac";
151 reg = <0xfffbc000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800152 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100153 phy-mode = "rmii";
154 pinctrl-names = "default";
155 pinctrl-0 = <&pinctrl_macb_rmii>;
156 status = "disabled";
157 };
158
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000159 pinctrl@fffff400 {
160 #address-cells = <1>;
161 #size-cells = <1>;
162 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
163 ranges = <0xfffff400 0xfffff400 0x800>;
164
165 atmel,mux-mask = <
166 /* A B */
167 0xffffffff 0xffffffff /* pioA */
168 0xffffffff 0x083fffff /* pioB */
169 0xffff3fff 0x00000000 /* pioC */
170 0x03ff87ff 0x0fffff80 /* pioD */
171 >;
172
173 /* shared pinctrl settings */
174 dbgu {
175 pinctrl_dbgu: dbgu-0 {
176 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800177 <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A */
178 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA31 periph with pullup */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000179 };
180 };
181
182 uart0 {
183 pinctrl_uart0: uart0-0 {
184 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800185 <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
186 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA18 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000187 };
188
189 pinctrl_uart0_rts: uart0_rts-0 {
190 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800191 <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000192 };
193
194 pinctrl_uart0_cts: uart0_cts-0 {
195 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800196 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA21 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000197 };
198 };
199
200 uart1 {
201 pinctrl_uart1: uart1-0 {
202 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800203 <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB20 periph A with pullup */
204 AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB21 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000205 };
206
207 pinctrl_uart1_rts: uart1_rts-0 {
208 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800209 <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB24 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000210 };
211
212 pinctrl_uart1_cts: uart1_cts-0 {
213 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800214 <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB26 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000215 };
216
217 pinctrl_uart1_dtr_dsr: uart1_dtr_dsr-0 {
218 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800219 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB19 periph A */
220 AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB25 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000221 };
222
223 pinctrl_uart1_dcd: uart1_dcd-0 {
224 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800225 <AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB23 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000226 };
227
228 pinctrl_uart1_ri: uart1_ri-0 {
229 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800230 <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000231 };
232 };
233
234 uart2 {
235 pinctrl_uart2: uart2-0 {
236 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800237 <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA22 periph A */
238 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000239 };
240
241 pinctrl_uart2_rts: uart2_rts-0 {
242 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800243 <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000244 };
245
246 pinctrl_uart2_cts: uart2_cts-0 {
247 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800248 <AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA31 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000249 };
250 };
251
252 uart3 {
253 pinctrl_uart3: uart3-0 {
254 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800255 <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA5 periph B with pullup */
256 AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA6 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000257 };
258
259 pinctrl_uart3_rts: uart3_rts-0 {
260 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800261 <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000262 };
263
264 pinctrl_uart3_cts: uart3_cts-0 {
265 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800266 <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000267 };
268 };
269
270 nand {
271 pinctrl_nand: nand-0 {
272 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800273 <AT91_PIOC 2 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC2 gpio RDY pin pull_up */
274 AT91_PIOB 1 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PB1 gpio CD pin pull_up */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000275 };
276 };
277
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100278 macb {
279 pinctrl_macb_rmii: macb_rmii-0 {
280 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800281 <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A */
282 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A */
283 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
284 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
285 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
286 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
287 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
288 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
289 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
290 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA16 periph A */
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100291 };
292
293 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
294 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800295 <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB12 periph B */
296 AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB13 periph B */
297 AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B */
298 AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB15 periph B */
299 AT91_PIOB 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB16 periph B */
300 AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB17 periph B */
301 AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB18 periph B */
302 AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB19 periph B */
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100303 };
304 };
305
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100306 mmc0 {
307 pinctrl_mmc0_clk: mmc0_clk-0 {
308 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800309 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100310 };
311
312 pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
313 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800314 <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
315 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA29 periph A with pullup */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100316 };
317
318 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
319 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800320 <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB3 periph B with pullup */
321 AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB4 periph B with pullup */
322 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PB5 periph B with pullup */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100323 };
324
325 pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
326 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800327 <AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA8 periph B with pullup */
328 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA9 periph B with pullup */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100329 };
330
331 pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
332 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800333 <AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA10 periph B with pullup */
334 AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */
335 AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA12 periph B with pullup */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100336 };
337 };
338
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100339 ssc0 {
340 pinctrl_ssc0_tx: ssc0_tx-0 {
341 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800342 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
343 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
344 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100345 };
346
347 pinctrl_ssc0_rx: ssc0_rx-0 {
348 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800349 <AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
350 AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
351 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100352 };
353 };
354
355 ssc1 {
356 pinctrl_ssc1_tx: ssc1_tx-0 {
357 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800358 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
359 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
360 AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100361 };
362
363 pinctrl_ssc1_rx: ssc1_rx-0 {
364 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800365 <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
366 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
367 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100368 };
369 };
370
371 ssc2 {
372 pinctrl_ssc2_tx: ssc2_tx-0 {
373 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800374 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
375 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
376 AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100377 };
378
379 pinctrl_ssc2_rx: ssc2_rx-0 {
380 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800381 <AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
382 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
383 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100384 };
385 };
386
Joachim Eastwood2d252102013-02-08 02:25:54 +0100387 twi {
388 pinctrl_twi: twi-0 {
389 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800390 <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE /* PA25 periph A with multi drive */
391 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE>; /* PA26 periph A with multi drive */
Joachim Eastwood2d252102013-02-08 02:25:54 +0100392 };
Joachim Eastwood83960c82013-02-08 02:25:55 +0100393
394 pinctrl_twi_gpio: twi_gpio-0 {
395 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800396 <AT91_PIOA 25 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA25 GPIO with multi drive */
397 AT91_PIOA 26 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA26 GPIO with multi drive */
Joachim Eastwood83960c82013-02-08 02:25:55 +0100398 };
Joachim Eastwood2d252102013-02-08 02:25:54 +0100399 };
400
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000401 pioA: gpio@fffff400 {
402 compatible = "atmel,at91rm9200-gpio";
403 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800404 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000405 #gpio-cells = <2>;
406 gpio-controller;
407 interrupt-controller;
408 #interrupt-cells = <2>;
409 };
410
411 pioB: gpio@fffff600 {
412 compatible = "atmel,at91rm9200-gpio";
413 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800414 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000415 #gpio-cells = <2>;
416 gpio-controller;
417 interrupt-controller;
418 #interrupt-cells = <2>;
419 };
420
421 pioC: gpio@fffff800 {
422 compatible = "atmel,at91rm9200-gpio";
423 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800424 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000425 #gpio-cells = <2>;
426 gpio-controller;
427 interrupt-controller;
428 #interrupt-cells = <2>;
429 };
430
431 pioD: gpio@fffffa00 {
432 compatible = "atmel,at91rm9200-gpio";
433 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800434 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000435 #gpio-cells = <2>;
436 gpio-controller;
437 interrupt-controller;
438 #interrupt-cells = <2>;
439 };
440 };
441
442 dbgu: serial@fffff200 {
443 compatible = "atmel,at91rm9200-usart";
444 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800445 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000446 pinctrl-names = "default";
447 pinctrl-0 = <&pinctrl_dbgu>;
448 status = "disabled";
449 };
450
451 usart0: serial@fffc0000 {
452 compatible = "atmel,at91rm9200-usart";
453 reg = <0xfffc0000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800454 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000455 atmel,use-dma-rx;
456 atmel,use-dma-tx;
457 pinctrl-names = "default";
458 pinctrl-0 = <&pinctrl_uart0>;
459 status = "disabled";
460 };
461
462 usart1: serial@fffc4000 {
463 compatible = "atmel,at91rm9200-usart";
464 reg = <0xfffc4000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800465 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000466 atmel,use-dma-rx;
467 atmel,use-dma-tx;
468 pinctrl-names = "default";
469 pinctrl-0 = <&pinctrl_uart1>;
470 status = "disabled";
471 };
472
473 usart2: serial@fffc8000 {
474 compatible = "atmel,at91rm9200-usart";
475 reg = <0xfffc8000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800476 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000477 atmel,use-dma-rx;
478 atmel,use-dma-tx;
479 pinctrl-names = "default";
480 pinctrl-0 = <&pinctrl_uart2>;
481 status = "disabled";
482 };
483
484 usart3: serial@fffcc000 {
485 compatible = "atmel,at91rm9200-usart";
486 reg = <0xfffcc000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800487 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000488 atmel,use-dma-rx;
489 atmel,use-dma-tx;
490 pinctrl-names = "default";
491 pinctrl-0 = <&pinctrl_uart3>;
492 status = "disabled";
493 };
494
495 usb1: gadget@fffb0000 {
496 compatible = "atmel,at91rm9200-udc";
497 reg = <0xfffb0000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800498 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 2>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000499 status = "disabled";
500 };
501 };
502
503 nand0: nand@40000000 {
504 compatible = "atmel,at91rm9200-nand";
505 #address-cells = <1>;
506 #size-cells = <1>;
507 reg = <0x40000000 0x10000000>;
508 atmel,nand-addr-offset = <21>;
509 atmel,nand-cmd-offset = <22>;
510 pinctrl-names = "default";
511 pinctrl-0 = <&pinctrl_nand>;
512 nand-ecc-mode = "soft";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800513 gpios = <&pioC 2 GPIO_ACTIVE_HIGH
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000514 0
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800515 &pioB 1 GPIO_ACTIVE_HIGH
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000516 >;
517 status = "disabled";
518 };
519
520 usb0: ohci@00300000 {
521 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
522 reg = <0x00300000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800523 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000524 status = "disabled";
525 };
526 };
527
528 i2c@0 {
529 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800530 gpios = <&pioA 25 GPIO_ACTIVE_HIGH /* sda */
531 &pioA 26 GPIO_ACTIVE_HIGH /* scl */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000532 >;
533 i2c-gpio,sda-open-drain;
534 i2c-gpio,scl-open-drain;
535 i2c-gpio,delay-us = <2>; /* ~100 kHz */
Joachim Eastwood83960c82013-02-08 02:25:55 +0100536 pinctrl-names = "default";
537 pinctrl-0 = <&pinctrl_twi_gpio>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000538 #address-cells = <1>;
539 #size-cells = <0>;
540 status = "disabled";
541 };
542};