Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 1 | /* |
Robert Richter | 6852fd9 | 2008-07-22 21:09:08 +0200 | [diff] [blame] | 2 | * @file op_model_amd.c |
Barry Kasindorf | bd87f1f | 2007-12-18 18:05:58 +0100 | [diff] [blame] | 3 | * athlon / K7 / K8 / Family 10h model-specific MSR operations |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
Robert Richter | ae735e9 | 2008-12-25 17:26:07 +0100 | [diff] [blame] | 5 | * @remark Copyright 2002-2009 OProfile authors |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * @remark Read the file COPYING |
| 7 | * |
| 8 | * @author John Levon |
| 9 | * @author Philippe Elie |
| 10 | * @author Graydon Hoare |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 11 | * @author Robert Richter <robert.richter@amd.com> |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 12 | * @author Barry Kasindorf <barry.kasindorf@amd.com> |
| 13 | * @author Jason Yeh <jason.yeh@amd.com> |
| 14 | * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com> |
Robert Richter | ae735e9 | 2008-12-25 17:26:07 +0100 | [diff] [blame] | 15 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | |
| 17 | #include <linux/oprofile.h> |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 18 | #include <linux/device.h> |
| 19 | #include <linux/pci.h> |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 20 | #include <linux/percpu.h> |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 21 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/ptrace.h> |
| 23 | #include <asm/msr.h> |
Don Zickus | 3e4ff11 | 2006-06-26 13:57:01 +0200 | [diff] [blame] | 24 | #include <asm/nmi.h> |
Robert Richter | 013cfc5 | 2010-01-28 18:05:26 +0100 | [diff] [blame] | 25 | #include <asm/apic.h> |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 26 | #include <asm/processor.h> |
| 27 | #include <asm/cpufeature.h> |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 28 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | #include "op_x86_model.h" |
| 30 | #include "op_counter.h" |
| 31 | |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 32 | #define NUM_COUNTERS 4 |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 33 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
| 34 | #define NUM_VIRT_COUNTERS 32 |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 35 | #else |
| 36 | #define NUM_VIRT_COUNTERS NUM_COUNTERS |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 37 | #endif |
| 38 | |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 39 | #define OP_EVENT_MASK 0x0FFF |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 40 | #define OP_CTR_OVERFLOW (1ULL<<31) |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 41 | |
| 42 | #define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 44 | static unsigned long reset_value[NUM_VIRT_COUNTERS]; |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 45 | |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 46 | #define IBS_FETCH_SIZE 6 |
| 47 | #define IBS_OP_SIZE 12 |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 48 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 49 | static u32 ibs_caps; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 50 | |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 51 | struct ibs_config { |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 52 | unsigned long op_enabled; |
| 53 | unsigned long fetch_enabled; |
| 54 | unsigned long max_cnt_fetch; |
| 55 | unsigned long max_cnt_op; |
| 56 | unsigned long rand_en; |
| 57 | unsigned long dispatched_ops; |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 58 | unsigned long branch_target; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 59 | }; |
| 60 | |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 61 | struct ibs_state { |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 62 | u64 ibs_op_ctl; |
| 63 | int branch_target; |
| 64 | unsigned long sample_size; |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 65 | }; |
| 66 | |
| 67 | static struct ibs_config ibs_config; |
| 68 | static struct ibs_state ibs_state; |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 69 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 70 | /* |
| 71 | * IBS cpuid feature detection |
| 72 | */ |
| 73 | |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 74 | #define IBS_CPUID_FEATURES 0x8000001b |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 75 | |
| 76 | /* |
| 77 | * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but |
| 78 | * bit 0 is used to indicate the existence of IBS. |
| 79 | */ |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 80 | #define IBS_CAPS_AVAIL (1U<<0) |
Robert Richter | 4ac945f | 2010-09-21 15:58:32 +0200 | [diff] [blame] | 81 | #define IBS_CAPS_FETCHSAM (1U<<1) |
| 82 | #define IBS_CAPS_OPSAM (1U<<2) |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 83 | #define IBS_CAPS_RDWROPCNT (1U<<3) |
| 84 | #define IBS_CAPS_OPCNT (1U<<4) |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 85 | #define IBS_CAPS_BRNTRGT (1U<<5) |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 86 | #define IBS_CAPS_OPCNTEXT (1U<<6) |
Robert Richter | 4ac945f | 2010-09-21 15:58:32 +0200 | [diff] [blame] | 87 | |
| 88 | #define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \ |
| 89 | | IBS_CAPS_FETCHSAM \ |
| 90 | | IBS_CAPS_OPSAM) |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 91 | |
| 92 | /* |
| 93 | * IBS APIC setup |
| 94 | */ |
| 95 | #define IBSCTL 0x1cc |
| 96 | #define IBSCTL_LVT_OFFSET_VALID (1ULL<<8) |
| 97 | #define IBSCTL_LVT_OFFSET_MASK 0x0F |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 98 | |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame] | 99 | /* |
| 100 | * IBS randomization macros |
| 101 | */ |
| 102 | #define IBS_RANDOM_BITS 12 |
| 103 | #define IBS_RANDOM_MASK ((1ULL << IBS_RANDOM_BITS) - 1) |
| 104 | #define IBS_RANDOM_MAXCNT_OFFSET (1ULL << (IBS_RANDOM_BITS - 5)) |
| 105 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 106 | static u32 get_ibs_caps(void) |
| 107 | { |
| 108 | u32 ibs_caps; |
| 109 | unsigned int max_level; |
| 110 | |
| 111 | if (!boot_cpu_has(X86_FEATURE_IBS)) |
| 112 | return 0; |
| 113 | |
| 114 | /* check IBS cpuid feature flags */ |
| 115 | max_level = cpuid_eax(0x80000000); |
| 116 | if (max_level < IBS_CPUID_FEATURES) |
Robert Richter | 4ac945f | 2010-09-21 15:58:32 +0200 | [diff] [blame] | 117 | return IBS_CAPS_DEFAULT; |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 118 | |
| 119 | ibs_caps = cpuid_eax(IBS_CPUID_FEATURES); |
| 120 | if (!(ibs_caps & IBS_CAPS_AVAIL)) |
| 121 | /* cpuid flags not valid */ |
Robert Richter | 4ac945f | 2010-09-21 15:58:32 +0200 | [diff] [blame] | 122 | return IBS_CAPS_DEFAULT; |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 123 | |
| 124 | return ibs_caps; |
| 125 | } |
| 126 | |
Suravee Suthikulpanit | f125be1 | 2010-01-18 11:25:45 -0600 | [diff] [blame] | 127 | /* |
| 128 | * 16-bit Linear Feedback Shift Register (LFSR) |
| 129 | * |
| 130 | * 16 14 13 11 |
| 131 | * Feedback polynomial = X + X + X + X + 1 |
| 132 | */ |
| 133 | static unsigned int lfsr_random(void) |
| 134 | { |
| 135 | static unsigned int lfsr_value = 0xF00D; |
| 136 | unsigned int bit; |
| 137 | |
| 138 | /* Compute next bit to shift in */ |
| 139 | bit = ((lfsr_value >> 0) ^ |
| 140 | (lfsr_value >> 2) ^ |
| 141 | (lfsr_value >> 3) ^ |
| 142 | (lfsr_value >> 5)) & 0x0001; |
| 143 | |
| 144 | /* Advance to next register value */ |
| 145 | lfsr_value = (lfsr_value >> 1) | (bit << 15); |
| 146 | |
| 147 | return lfsr_value; |
| 148 | } |
| 149 | |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame] | 150 | /* |
| 151 | * IBS software randomization |
| 152 | * |
| 153 | * The IBS periodic op counter is randomized in software. The lower 12 |
| 154 | * bits of the 20 bit counter are randomized. IbsOpCurCnt is |
| 155 | * initialized with a 12 bit random value. |
| 156 | */ |
| 157 | static inline u64 op_amd_randomize_ibs_op(u64 val) |
| 158 | { |
| 159 | unsigned int random = lfsr_random(); |
| 160 | |
| 161 | if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) |
| 162 | /* |
| 163 | * Work around if the hw can not write to IbsOpCurCnt |
| 164 | * |
| 165 | * Randomize the lower 8 bits of the 16 bit |
| 166 | * IbsOpMaxCnt [15:0] value in the range of -128 to |
| 167 | * +127 by adding/subtracting an offset to the |
| 168 | * maximum count (IbsOpMaxCnt). |
| 169 | * |
| 170 | * To avoid over or underflows and protect upper bits |
| 171 | * starting at bit 16, the initial value for |
| 172 | * IbsOpMaxCnt must fit in the range from 0x0081 to |
| 173 | * 0xff80. |
| 174 | */ |
| 175 | val += (s8)(random >> 4); |
| 176 | else |
| 177 | val |= (u64)(random & IBS_RANDOM_MASK) << 32; |
| 178 | |
| 179 | return val; |
| 180 | } |
| 181 | |
Andrew Morton | 4680e64 | 2009-06-23 12:36:08 -0700 | [diff] [blame] | 182 | static inline void |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 183 | op_amd_handle_ibs(struct pt_regs * const regs, |
| 184 | struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 186 | u64 val, ctl; |
Robert Richter | 1acda87 | 2009-01-05 10:35:31 +0100 | [diff] [blame] | 187 | struct op_entry entry; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 189 | if (!ibs_caps) |
Andrew Morton | 4680e64 | 2009-06-23 12:36:08 -0700 | [diff] [blame] | 190 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 192 | if (ibs_config.fetch_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 193 | rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl); |
| 194 | if (ctl & IBS_FETCH_VAL) { |
| 195 | rdmsrl(MSR_AMD64_IBSFETCHLINAD, val); |
| 196 | oprofile_write_reserve(&entry, regs, val, |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 197 | IBS_FETCH_CODE, IBS_FETCH_SIZE); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 198 | oprofile_add_data64(&entry, val); |
| 199 | oprofile_add_data64(&entry, ctl); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 200 | rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 201 | oprofile_add_data64(&entry, val); |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 202 | oprofile_write_commit(&entry); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 203 | |
Robert Richter | fd13f6c | 2008-10-19 21:00:09 +0200 | [diff] [blame] | 204 | /* reenable the IRQ */ |
Robert Richter | a163b10 | 2010-02-25 19:43:07 +0100 | [diff] [blame] | 205 | ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 206 | ctl |= IBS_FETCH_ENABLE; |
| 207 | wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 208 | } |
| 209 | } |
| 210 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 211 | if (ibs_config.op_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 212 | rdmsrl(MSR_AMD64_IBSOPCTL, ctl); |
| 213 | if (ctl & IBS_OP_VAL) { |
| 214 | rdmsrl(MSR_AMD64_IBSOPRIP, val); |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 215 | oprofile_write_reserve(&entry, regs, val, IBS_OP_CODE, |
| 216 | ibs_state.sample_size); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 217 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 218 | rdmsrl(MSR_AMD64_IBSOPDATA, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 219 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 220 | rdmsrl(MSR_AMD64_IBSOPDATA2, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 221 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 222 | rdmsrl(MSR_AMD64_IBSOPDATA3, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 223 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 224 | rdmsrl(MSR_AMD64_IBSDCLINAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 225 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 226 | rdmsrl(MSR_AMD64_IBSDCPHYSAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 227 | oprofile_add_data64(&entry, val); |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 228 | if (ibs_state.branch_target) { |
| 229 | rdmsrl(MSR_AMD64_IBSBRTARGET, val); |
| 230 | oprofile_add_data(&entry, (unsigned long)val); |
| 231 | } |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 232 | oprofile_write_commit(&entry); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 233 | |
| 234 | /* reenable the IRQ */ |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 235 | ctl = op_amd_randomize_ibs_op(ibs_state.ibs_op_ctl); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 236 | wrmsrl(MSR_AMD64_IBSOPCTL, ctl); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 237 | } |
| 238 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | } |
| 240 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 241 | static inline void op_amd_start_ibs(void) |
| 242 | { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 243 | u64 val; |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 244 | |
| 245 | if (!ibs_caps) |
| 246 | return; |
| 247 | |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 248 | memset(&ibs_state, 0, sizeof(ibs_state)); |
| 249 | |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 250 | /* |
| 251 | * Note: Since the max count settings may out of range we |
| 252 | * write back the actual used values so that userland can read |
| 253 | * it. |
| 254 | */ |
| 255 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 256 | if (ibs_config.fetch_enabled) { |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 257 | val = ibs_config.max_cnt_fetch >> 4; |
| 258 | val = min(val, IBS_FETCH_MAX_CNT); |
| 259 | ibs_config.max_cnt_fetch = val << 4; |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 260 | val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0; |
| 261 | val |= IBS_FETCH_ENABLE; |
| 262 | wrmsrl(MSR_AMD64_IBSFETCHCTL, val); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 263 | } |
| 264 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 265 | if (ibs_config.op_enabled) { |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 266 | val = ibs_config.max_cnt_op >> 4; |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame] | 267 | if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) { |
| 268 | /* |
| 269 | * IbsOpCurCnt not supported. See |
| 270 | * op_amd_randomize_ibs_op() for details. |
| 271 | */ |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 272 | val = clamp(val, 0x0081ULL, 0xFF80ULL); |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 273 | ibs_config.max_cnt_op = val << 4; |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame] | 274 | } else { |
| 275 | /* |
| 276 | * The start value is randomized with a |
| 277 | * positive offset, we need to compensate it |
| 278 | * with the half of the randomized range. Also |
| 279 | * avoid underflows. |
| 280 | */ |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 281 | val += IBS_RANDOM_MAXCNT_OFFSET; |
| 282 | if (ibs_caps & IBS_CAPS_OPCNTEXT) |
| 283 | val = min(val, IBS_OP_MAX_CNT_EXT); |
| 284 | else |
| 285 | val = min(val, IBS_OP_MAX_CNT); |
| 286 | ibs_config.max_cnt_op = |
| 287 | (val - IBS_RANDOM_MAXCNT_OFFSET) << 4; |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame] | 288 | } |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 289 | val = ((val & ~IBS_OP_MAX_CNT) << 4) | (val & IBS_OP_MAX_CNT); |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 290 | val |= ibs_config.dispatched_ops ? IBS_OP_CNT_CTL : 0; |
| 291 | val |= IBS_OP_ENABLE; |
| 292 | ibs_state.ibs_op_ctl = val; |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 293 | ibs_state.sample_size = IBS_OP_SIZE; |
| 294 | if (ibs_config.branch_target) { |
| 295 | ibs_state.branch_target = 1; |
| 296 | ibs_state.sample_size++; |
| 297 | } |
Robert Richter | 53b39e9 | 2010-09-21 17:58:15 +0200 | [diff] [blame] | 298 | val = op_amd_randomize_ibs_op(ibs_state.ibs_op_ctl); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 299 | wrmsrl(MSR_AMD64_IBSOPCTL, val); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 300 | } |
| 301 | } |
| 302 | |
| 303 | static void op_amd_stop_ibs(void) |
| 304 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 305 | if (!ibs_caps) |
| 306 | return; |
| 307 | |
| 308 | if (ibs_config.fetch_enabled) |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 309 | /* clear max count and enable */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 310 | wrmsrl(MSR_AMD64_IBSFETCHCTL, 0); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 311 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 312 | if (ibs_config.op_enabled) |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 313 | /* clear max count and enable */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 314 | wrmsrl(MSR_AMD64_IBSOPCTL, 0); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 315 | } |
| 316 | |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 317 | static inline int eilvt_is_available(int offset) |
| 318 | { |
| 319 | /* check if we may assign a vector */ |
| 320 | return !setup_APIC_eilvt(offset, 0, APIC_EILVT_MSG_NMI, 1); |
| 321 | } |
| 322 | |
| 323 | static inline int ibs_eilvt_valid(void) |
| 324 | { |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 325 | int offset; |
Ingo Molnar | 2c78ffe | 2010-10-25 08:41:09 +0200 | [diff] [blame] | 326 | u64 val; |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 327 | |
| 328 | rdmsrl(MSR_AMD64_IBSCTL, val); |
Ingo Molnar | 2c78ffe | 2010-10-25 08:41:09 +0200 | [diff] [blame] | 329 | offset = val & IBSCTL_LVT_OFFSET_MASK; |
| 330 | |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 331 | if (!(val & IBSCTL_LVT_OFFSET_VALID)) { |
Ingo Molnar | 2c78ffe | 2010-10-25 08:41:09 +0200 | [diff] [blame] | 332 | pr_err(FW_BUG "cpu %d, invalid IBS interrupt offset %d (MSR%08X=0x%016llx)\n", |
| 333 | smp_processor_id(), offset, MSR_AMD64_IBSCTL, val); |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 334 | return 0; |
| 335 | } |
| 336 | |
Ingo Molnar | 2c78ffe | 2010-10-25 08:41:09 +0200 | [diff] [blame] | 337 | if (!eilvt_is_available(offset)) { |
| 338 | pr_err(FW_BUG "cpu %d, IBS interrupt offset %d not available (MSR%08X=0x%016llx)\n", |
| 339 | smp_processor_id(), offset, MSR_AMD64_IBSCTL, val); |
| 340 | return 0; |
| 341 | } |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 342 | |
Ingo Molnar | 2c78ffe | 2010-10-25 08:41:09 +0200 | [diff] [blame] | 343 | return 1; |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 344 | } |
| 345 | |
| 346 | static inline int get_ibs_offset(void) |
| 347 | { |
| 348 | u64 val; |
| 349 | |
| 350 | rdmsrl(MSR_AMD64_IBSCTL, val); |
| 351 | if (!(val & IBSCTL_LVT_OFFSET_VALID)) |
| 352 | return -EINVAL; |
| 353 | |
| 354 | return val & IBSCTL_LVT_OFFSET_MASK; |
| 355 | } |
| 356 | |
| 357 | static void setup_APIC_ibs(void) |
| 358 | { |
| 359 | int offset; |
| 360 | |
| 361 | offset = get_ibs_offset(); |
| 362 | if (offset < 0) |
| 363 | goto failed; |
| 364 | |
| 365 | if (!setup_APIC_eilvt(offset, 0, APIC_EILVT_MSG_NMI, 0)) |
| 366 | return; |
| 367 | failed: |
| 368 | pr_warn("oprofile: IBS APIC setup failed on cpu #%d\n", |
| 369 | smp_processor_id()); |
| 370 | } |
| 371 | |
| 372 | static void clear_APIC_ibs(void) |
| 373 | { |
| 374 | int offset; |
| 375 | |
| 376 | offset = get_ibs_offset(); |
| 377 | if (offset >= 0) |
| 378 | setup_APIC_eilvt(offset, 0, APIC_EILVT_MSG_FIX, 1); |
| 379 | } |
| 380 | |
Robert Richter | da759fe | 2010-02-26 10:54:56 +0100 | [diff] [blame] | 381 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
| 382 | |
| 383 | static void op_mux_switch_ctrl(struct op_x86_model_spec const *model, |
| 384 | struct op_msrs const * const msrs) |
| 385 | { |
| 386 | u64 val; |
| 387 | int i; |
| 388 | |
| 389 | /* enable active counters */ |
| 390 | for (i = 0; i < NUM_COUNTERS; ++i) { |
| 391 | int virt = op_x86_phys_to_virt(i); |
| 392 | if (!reset_value[virt]) |
| 393 | continue; |
| 394 | rdmsrl(msrs->controls[i].addr, val); |
| 395 | val &= model->reserved; |
| 396 | val |= op_x86_get_ctrl(model, &counter_config[virt]); |
| 397 | wrmsrl(msrs->controls[i].addr, val); |
| 398 | } |
| 399 | } |
| 400 | |
| 401 | #endif |
| 402 | |
| 403 | /* functions for op_amd_spec */ |
| 404 | |
| 405 | static void op_amd_shutdown(struct op_msrs const * const msrs) |
| 406 | { |
| 407 | int i; |
| 408 | |
| 409 | for (i = 0; i < NUM_COUNTERS; ++i) { |
| 410 | if (!msrs->counters[i].addr) |
| 411 | continue; |
| 412 | release_perfctr_nmi(MSR_K7_PERFCTR0 + i); |
| 413 | release_evntsel_nmi(MSR_K7_EVNTSEL0 + i); |
| 414 | } |
| 415 | } |
| 416 | |
| 417 | static int op_amd_fill_in_addresses(struct op_msrs * const msrs) |
| 418 | { |
| 419 | int i; |
| 420 | |
| 421 | for (i = 0; i < NUM_COUNTERS; i++) { |
| 422 | if (!reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i)) |
| 423 | goto fail; |
| 424 | if (!reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i)) { |
| 425 | release_perfctr_nmi(MSR_K7_PERFCTR0 + i); |
| 426 | goto fail; |
| 427 | } |
| 428 | /* both registers must be reserved */ |
| 429 | msrs->counters[i].addr = MSR_K7_PERFCTR0 + i; |
| 430 | msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i; |
| 431 | continue; |
| 432 | fail: |
| 433 | if (!counter_config[i].enabled) |
| 434 | continue; |
| 435 | op_x86_warn_reserved(i); |
| 436 | op_amd_shutdown(msrs); |
| 437 | return -EBUSY; |
| 438 | } |
| 439 | |
| 440 | return 0; |
| 441 | } |
| 442 | |
| 443 | static void op_amd_setup_ctrs(struct op_x86_model_spec const *model, |
| 444 | struct op_msrs const * const msrs) |
| 445 | { |
| 446 | u64 val; |
| 447 | int i; |
| 448 | |
| 449 | /* setup reset_value */ |
| 450 | for (i = 0; i < NUM_VIRT_COUNTERS; ++i) { |
| 451 | if (counter_config[i].enabled |
| 452 | && msrs->counters[op_x86_virt_to_phys(i)].addr) |
| 453 | reset_value[i] = counter_config[i].count; |
| 454 | else |
| 455 | reset_value[i] = 0; |
| 456 | } |
| 457 | |
| 458 | /* clear all counters */ |
| 459 | for (i = 0; i < NUM_COUNTERS; ++i) { |
| 460 | if (!msrs->controls[i].addr) |
| 461 | continue; |
| 462 | rdmsrl(msrs->controls[i].addr, val); |
| 463 | if (val & ARCH_PERFMON_EVENTSEL_ENABLE) |
| 464 | op_x86_warn_in_use(i); |
| 465 | val &= model->reserved; |
| 466 | wrmsrl(msrs->controls[i].addr, val); |
| 467 | /* |
| 468 | * avoid a false detection of ctr overflows in NMI |
| 469 | * handler |
| 470 | */ |
| 471 | wrmsrl(msrs->counters[i].addr, -1LL); |
| 472 | } |
| 473 | |
| 474 | /* enable active counters */ |
| 475 | for (i = 0; i < NUM_COUNTERS; ++i) { |
| 476 | int virt = op_x86_phys_to_virt(i); |
| 477 | if (!reset_value[virt]) |
| 478 | continue; |
| 479 | |
| 480 | /* setup counter registers */ |
| 481 | wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]); |
| 482 | |
| 483 | /* setup control registers */ |
| 484 | rdmsrl(msrs->controls[i].addr, val); |
| 485 | val &= model->reserved; |
| 486 | val |= op_x86_get_ctrl(model, &counter_config[virt]); |
| 487 | wrmsrl(msrs->controls[i].addr, val); |
| 488 | } |
Robert Richter | bae663b | 2010-05-05 17:47:17 +0200 | [diff] [blame] | 489 | |
| 490 | if (ibs_caps) |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 491 | setup_APIC_ibs(); |
Robert Richter | bae663b | 2010-05-05 17:47:17 +0200 | [diff] [blame] | 492 | } |
| 493 | |
| 494 | static void op_amd_cpu_shutdown(void) |
| 495 | { |
| 496 | if (ibs_caps) |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 497 | clear_APIC_ibs(); |
Robert Richter | da759fe | 2010-02-26 10:54:56 +0100 | [diff] [blame] | 498 | } |
| 499 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 500 | static int op_amd_check_ctrs(struct pt_regs * const regs, |
| 501 | struct op_msrs const * const msrs) |
| 502 | { |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 503 | u64 val; |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 504 | int i; |
| 505 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 506 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 507 | int virt = op_x86_phys_to_virt(i); |
| 508 | if (!reset_value[virt]) |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 509 | continue; |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 510 | rdmsrl(msrs->counters[i].addr, val); |
| 511 | /* bit is clear if overflowed: */ |
| 512 | if (val & OP_CTR_OVERFLOW) |
| 513 | continue; |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 514 | oprofile_add_sample(regs, virt); |
| 515 | wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]); |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 516 | } |
| 517 | |
| 518 | op_amd_handle_ibs(regs, msrs); |
| 519 | |
| 520 | /* See op_model_ppro.c */ |
| 521 | return 1; |
| 522 | } |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 523 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 524 | static void op_amd_start(struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 526 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 527 | int i; |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 528 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 529 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 530 | if (!reset_value[op_x86_phys_to_virt(i)]) |
| 531 | continue; |
| 532 | rdmsrl(msrs->controls[i].addr, val); |
Robert Richter | bb1165d | 2010-03-01 14:21:23 +0100 | [diff] [blame] | 533 | val |= ARCH_PERFMON_EVENTSEL_ENABLE; |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 534 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | } |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 536 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 537 | op_amd_start_ibs(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 | } |
| 539 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 540 | static void op_amd_stop(struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 541 | { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 542 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 543 | int i; |
| 544 | |
Robert Richter | fd13f6c | 2008-10-19 21:00:09 +0200 | [diff] [blame] | 545 | /* |
| 546 | * Subtle: stop on all counters to avoid race with setting our |
| 547 | * pm callback |
| 548 | */ |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 549 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 550 | if (!reset_value[op_x86_phys_to_virt(i)]) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 551 | continue; |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 552 | rdmsrl(msrs->controls[i].addr, val); |
Robert Richter | bb1165d | 2010-03-01 14:21:23 +0100 | [diff] [blame] | 553 | val &= ~ARCH_PERFMON_EVENTSEL_ENABLE; |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 554 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 555 | } |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 556 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 557 | op_amd_stop_ibs(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 | } |
| 559 | |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 560 | static int setup_ibs_ctl(int ibs_eilvt_off) |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 561 | { |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 562 | struct pci_dev *cpu_cfg; |
| 563 | int nodes; |
| 564 | u32 value = 0; |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 565 | |
| 566 | nodes = 0; |
| 567 | cpu_cfg = NULL; |
| 568 | do { |
| 569 | cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD, |
| 570 | PCI_DEVICE_ID_AMD_10H_NB_MISC, |
| 571 | cpu_cfg); |
| 572 | if (!cpu_cfg) |
| 573 | break; |
| 574 | ++nodes; |
| 575 | pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 576 | | IBSCTL_LVT_OFFSET_VALID); |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 577 | pci_read_config_dword(cpu_cfg, IBSCTL, &value); |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 578 | if (value != (ibs_eilvt_off | IBSCTL_LVT_OFFSET_VALID)) { |
Robert Richter | 83bd924 | 2008-12-15 15:09:50 +0100 | [diff] [blame] | 579 | pci_dev_put(cpu_cfg); |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 580 | printk(KERN_DEBUG "Failed to setup IBS LVT offset, " |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 581 | "IBSCTL = 0x%08x\n", value); |
| 582 | return -EINVAL; |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 583 | } |
| 584 | } while (1); |
| 585 | |
| 586 | if (!nodes) { |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 587 | printk(KERN_DEBUG "No CPU node configured for IBS\n"); |
| 588 | return -ENODEV; |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 589 | } |
| 590 | |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 591 | return 0; |
| 592 | } |
| 593 | |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 594 | static int force_ibs_eilvt_setup(void) |
| 595 | { |
| 596 | int i; |
| 597 | int ret; |
| 598 | |
| 599 | /* find the next free available EILVT entry */ |
| 600 | for (i = 1; i < 4; i++) { |
| 601 | if (!eilvt_is_available(i)) |
| 602 | continue; |
| 603 | ret = setup_ibs_ctl(i); |
| 604 | if (ret) |
| 605 | return ret; |
| 606 | return 0; |
| 607 | } |
| 608 | |
| 609 | printk(KERN_DEBUG "No EILVT entry available\n"); |
| 610 | |
| 611 | return -EBUSY; |
| 612 | } |
| 613 | |
| 614 | static int __init_ibs_nmi(void) |
| 615 | { |
| 616 | int ret; |
| 617 | |
| 618 | if (ibs_eilvt_valid()) |
| 619 | return 0; |
| 620 | |
| 621 | ret = force_ibs_eilvt_setup(); |
| 622 | if (ret) |
| 623 | return ret; |
| 624 | |
| 625 | if (!ibs_eilvt_valid()) |
| 626 | return -EFAULT; |
| 627 | |
| 628 | pr_err(FW_BUG "workaround enabled for IBS LVT offset\n"); |
| 629 | |
| 630 | return 0; |
| 631 | } |
| 632 | |
Robert Richter | c7c2580 | 2011-01-03 12:15:14 +0100 | [diff] [blame^] | 633 | /* |
| 634 | * check and reserve APIC extended interrupt LVT offset for IBS if |
| 635 | * available |
| 636 | * |
| 637 | * init_ibs() preforms implicitly cpu-local operations, so pin this |
| 638 | * thread to its current CPU |
| 639 | */ |
| 640 | |
Robert Richter | bae663b | 2010-05-05 17:47:17 +0200 | [diff] [blame] | 641 | static void init_ibs(void) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 642 | { |
Robert Richter | c7c2580 | 2011-01-03 12:15:14 +0100 | [diff] [blame^] | 643 | preempt_disable(); |
| 644 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 645 | ibs_caps = get_ibs_caps(); |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 646 | if (!ibs_caps) |
Robert Richter | c7c2580 | 2011-01-03 12:15:14 +0100 | [diff] [blame^] | 647 | goto out; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 648 | |
Robert Richter | c7c2580 | 2011-01-03 12:15:14 +0100 | [diff] [blame^] | 649 | if (__init_ibs_nmi() < 0) |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 650 | ibs_caps = 0; |
Robert Richter | c7c2580 | 2011-01-03 12:15:14 +0100 | [diff] [blame^] | 651 | else |
| 652 | printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n", ibs_caps); |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 653 | |
Robert Richter | c7c2580 | 2011-01-03 12:15:14 +0100 | [diff] [blame^] | 654 | out: |
| 655 | preempt_enable(); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 656 | } |
| 657 | |
Robert Richter | 25ad291 | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 658 | static int (*create_arch_files)(struct super_block *sb, struct dentry *root); |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 659 | |
Robert Richter | 25ad291 | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 660 | static int setup_ibs_files(struct super_block *sb, struct dentry *root) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 661 | { |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 662 | struct dentry *dir; |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 663 | int ret = 0; |
| 664 | |
| 665 | /* architecture specific files */ |
| 666 | if (create_arch_files) |
| 667 | ret = create_arch_files(sb, root); |
| 668 | |
| 669 | if (ret) |
| 670 | return ret; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 671 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 672 | if (!ibs_caps) |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 673 | return ret; |
| 674 | |
| 675 | /* model specific files */ |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 676 | |
| 677 | /* setup some reasonable defaults */ |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 678 | memset(&ibs_config, 0, sizeof(ibs_config)); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 679 | ibs_config.max_cnt_fetch = 250000; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 680 | ibs_config.max_cnt_op = 250000; |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 681 | |
Robert Richter | 4ac945f | 2010-09-21 15:58:32 +0200 | [diff] [blame] | 682 | if (ibs_caps & IBS_CAPS_FETCHSAM) { |
| 683 | dir = oprofilefs_mkdir(sb, root, "ibs_fetch"); |
| 684 | oprofilefs_create_ulong(sb, dir, "enable", |
| 685 | &ibs_config.fetch_enabled); |
| 686 | oprofilefs_create_ulong(sb, dir, "max_count", |
| 687 | &ibs_config.max_cnt_fetch); |
| 688 | oprofilefs_create_ulong(sb, dir, "rand_enable", |
| 689 | &ibs_config.rand_en); |
| 690 | } |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 691 | |
Robert Richter | 4ac945f | 2010-09-21 15:58:32 +0200 | [diff] [blame] | 692 | if (ibs_caps & IBS_CAPS_OPSAM) { |
| 693 | dir = oprofilefs_mkdir(sb, root, "ibs_op"); |
| 694 | oprofilefs_create_ulong(sb, dir, "enable", |
| 695 | &ibs_config.op_enabled); |
| 696 | oprofilefs_create_ulong(sb, dir, "max_count", |
| 697 | &ibs_config.max_cnt_op); |
| 698 | if (ibs_caps & IBS_CAPS_OPCNT) |
| 699 | oprofilefs_create_ulong(sb, dir, "dispatched_ops", |
| 700 | &ibs_config.dispatched_ops); |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 701 | if (ibs_caps & IBS_CAPS_BRNTRGT) |
| 702 | oprofilefs_create_ulong(sb, dir, "branch_target", |
| 703 | &ibs_config.branch_target); |
Robert Richter | 4ac945f | 2010-09-21 15:58:32 +0200 | [diff] [blame] | 704 | } |
Robert Richter | fc2bd73 | 2008-07-22 21:09:00 +0200 | [diff] [blame] | 705 | |
| 706 | return 0; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 707 | } |
| 708 | |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 709 | static int op_amd_init(struct oprofile_operations *ops) |
| 710 | { |
Robert Richter | bae663b | 2010-05-05 17:47:17 +0200 | [diff] [blame] | 711 | init_ibs(); |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 712 | create_arch_files = ops->create_files; |
| 713 | ops->create_files = setup_ibs_files; |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 714 | return 0; |
| 715 | } |
| 716 | |
Robert Richter | 259a83a | 2009-07-09 15:12:35 +0200 | [diff] [blame] | 717 | struct op_x86_model_spec op_amd_spec = { |
Robert Richter | c92960f | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 718 | .num_counters = NUM_COUNTERS, |
Robert Richter | d0e4120 | 2010-03-23 19:33:21 +0100 | [diff] [blame] | 719 | .num_controls = NUM_COUNTERS, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 720 | .num_virt_counters = NUM_VIRT_COUNTERS, |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 721 | .reserved = MSR_AMD_EVENTSEL_RESERVED, |
| 722 | .event_mask = OP_EVENT_MASK, |
| 723 | .init = op_amd_init, |
Robert Richter | c92960f | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 724 | .fill_in_addresses = &op_amd_fill_in_addresses, |
| 725 | .setup_ctrs = &op_amd_setup_ctrs, |
Robert Richter | bae663b | 2010-05-05 17:47:17 +0200 | [diff] [blame] | 726 | .cpu_down = &op_amd_cpu_shutdown, |
Robert Richter | c92960f | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 727 | .check_ctrs = &op_amd_check_ctrs, |
| 728 | .start = &op_amd_start, |
| 729 | .stop = &op_amd_stop, |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 730 | .shutdown = &op_amd_shutdown, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 731 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 732 | .switch_ctrl = &op_mux_switch_ctrl, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 733 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 734 | }; |