blob: f30290572293273e94b9523ce0072f43cf607fc6 [file] [log] [blame]
Andrew Victorb2c65612007-02-08 09:42:40 +01001/*
2 * arch/arm/mach-at91/at91sam9263.c
3 *
4 * Copyright (C) 2007 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
Boris BREZILLON2edb90a2013-10-11 09:37:45 +020014#include <linux/clk/at91_pmc.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010015
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040016#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000017#include <asm/irq.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010018#include <asm/mach/arch.h>
19#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010020#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/at91sam9263.h>
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010022#include <mach/hardware.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010023
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080024#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARDf0995d02012-10-30 08:11:24 +080025#include "at91_rstc.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080026#include "soc.h"
Andrew Victorb2c65612007-02-08 09:42:40 +010027#include "generic.h"
28#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080029#include "sam9_smc.h"
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020030#include "pm.h"
Andrew Victorb2c65612007-02-08 09:42:40 +010031
Andrew Victorb2c65612007-02-08 09:42:40 +010032/* --------------------------------------------------------------------
33 * Clocks
34 * -------------------------------------------------------------------- */
35
36/*
37 * The peripheral clocks.
38 */
39static struct clk pioA_clk = {
40 .name = "pioA_clk",
41 .pmc_mask = 1 << AT91SAM9263_ID_PIOA,
42 .type = CLK_TYPE_PERIPHERAL,
43};
44static struct clk pioB_clk = {
45 .name = "pioB_clk",
46 .pmc_mask = 1 << AT91SAM9263_ID_PIOB,
47 .type = CLK_TYPE_PERIPHERAL,
48};
49static struct clk pioCDE_clk = {
50 .name = "pioCDE_clk",
51 .pmc_mask = 1 << AT91SAM9263_ID_PIOCDE,
52 .type = CLK_TYPE_PERIPHERAL,
53};
54static struct clk usart0_clk = {
55 .name = "usart0_clk",
56 .pmc_mask = 1 << AT91SAM9263_ID_US0,
57 .type = CLK_TYPE_PERIPHERAL,
58};
59static struct clk usart1_clk = {
60 .name = "usart1_clk",
61 .pmc_mask = 1 << AT91SAM9263_ID_US1,
62 .type = CLK_TYPE_PERIPHERAL,
63};
64static struct clk usart2_clk = {
65 .name = "usart2_clk",
66 .pmc_mask = 1 << AT91SAM9263_ID_US2,
67 .type = CLK_TYPE_PERIPHERAL,
68};
69static struct clk mmc0_clk = {
70 .name = "mci0_clk",
71 .pmc_mask = 1 << AT91SAM9263_ID_MCI0,
72 .type = CLK_TYPE_PERIPHERAL,
73};
74static struct clk mmc1_clk = {
75 .name = "mci1_clk",
76 .pmc_mask = 1 << AT91SAM9263_ID_MCI1,
77 .type = CLK_TYPE_PERIPHERAL,
78};
Andrew Victore8788ba2007-05-02 17:14:57 +010079static struct clk can_clk = {
80 .name = "can_clk",
81 .pmc_mask = 1 << AT91SAM9263_ID_CAN,
82 .type = CLK_TYPE_PERIPHERAL,
83};
Andrew Victorb2c65612007-02-08 09:42:40 +010084static struct clk twi_clk = {
85 .name = "twi_clk",
86 .pmc_mask = 1 << AT91SAM9263_ID_TWI,
87 .type = CLK_TYPE_PERIPHERAL,
88};
89static struct clk spi0_clk = {
90 .name = "spi0_clk",
91 .pmc_mask = 1 << AT91SAM9263_ID_SPI0,
92 .type = CLK_TYPE_PERIPHERAL,
93};
94static struct clk spi1_clk = {
95 .name = "spi1_clk",
96 .pmc_mask = 1 << AT91SAM9263_ID_SPI1,
97 .type = CLK_TYPE_PERIPHERAL,
98};
Andrew Victore8788ba2007-05-02 17:14:57 +010099static struct clk ssc0_clk = {
100 .name = "ssc0_clk",
101 .pmc_mask = 1 << AT91SAM9263_ID_SSC0,
102 .type = CLK_TYPE_PERIPHERAL,
103};
104static struct clk ssc1_clk = {
105 .name = "ssc1_clk",
106 .pmc_mask = 1 << AT91SAM9263_ID_SSC1,
107 .type = CLK_TYPE_PERIPHERAL,
108};
109static struct clk ac97_clk = {
110 .name = "ac97_clk",
111 .pmc_mask = 1 << AT91SAM9263_ID_AC97C,
112 .type = CLK_TYPE_PERIPHERAL,
113};
Andrew Victorb2c65612007-02-08 09:42:40 +0100114static struct clk tcb_clk = {
115 .name = "tcb_clk",
116 .pmc_mask = 1 << AT91SAM9263_ID_TCB,
117 .type = CLK_TYPE_PERIPHERAL,
118};
Andrew Victorbb1ad682008-09-18 19:42:37 +0100119static struct clk pwm_clk = {
120 .name = "pwm_clk",
Andrew Victore8788ba2007-05-02 17:14:57 +0100121 .pmc_mask = 1 << AT91SAM9263_ID_PWMC,
122 .type = CLK_TYPE_PERIPHERAL,
123};
Andrew Victor69b2e992007-02-14 08:44:43 +0100124static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200125 .name = "pclk",
Andrew Victorb2c65612007-02-08 09:42:40 +0100126 .pmc_mask = 1 << AT91SAM9263_ID_EMAC,
127 .type = CLK_TYPE_PERIPHERAL,
128};
Andrew Victore8788ba2007-05-02 17:14:57 +0100129static struct clk dma_clk = {
130 .name = "dma_clk",
131 .pmc_mask = 1 << AT91SAM9263_ID_DMA,
132 .type = CLK_TYPE_PERIPHERAL,
133};
134static struct clk twodge_clk = {
135 .name = "2dge_clk",
136 .pmc_mask = 1 << AT91SAM9263_ID_2DGE,
137 .type = CLK_TYPE_PERIPHERAL,
138};
Andrew Victorb2c65612007-02-08 09:42:40 +0100139static struct clk udc_clk = {
140 .name = "udc_clk",
141 .pmc_mask = 1 << AT91SAM9263_ID_UDP,
142 .type = CLK_TYPE_PERIPHERAL,
143};
144static struct clk isi_clk = {
145 .name = "isi_clk",
146 .pmc_mask = 1 << AT91SAM9263_ID_ISI,
147 .type = CLK_TYPE_PERIPHERAL,
148};
149static struct clk lcdc_clk = {
150 .name = "lcdc_clk",
Andrew Victor7f6e2d92007-02-22 07:34:56 +0100151 .pmc_mask = 1 << AT91SAM9263_ID_LCDC,
Andrew Victorb2c65612007-02-08 09:42:40 +0100152 .type = CLK_TYPE_PERIPHERAL,
153};
154static struct clk ohci_clk = {
155 .name = "ohci_clk",
156 .pmc_mask = 1 << AT91SAM9263_ID_UHP,
157 .type = CLK_TYPE_PERIPHERAL,
158};
159
160static struct clk *periph_clocks[] __initdata = {
161 &pioA_clk,
162 &pioB_clk,
163 &pioCDE_clk,
164 &usart0_clk,
165 &usart1_clk,
166 &usart2_clk,
167 &mmc0_clk,
168 &mmc1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100169 &can_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100170 &twi_clk,
171 &spi0_clk,
172 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100173 &ssc0_clk,
174 &ssc1_clk,
175 &ac97_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100176 &tcb_clk,
Andrew Victorbb1ad682008-09-18 19:42:37 +0100177 &pwm_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100178 &macb_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100179 &twodge_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100180 &udc_clk,
181 &isi_clk,
182 &lcdc_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100183 &dma_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100184 &ohci_clk,
185 // irq0 .. irq1
186};
187
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100188static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200189 /* One additional fake clock for macb_hclk */
190 CLKDEV_CON_ID("hclk", &macb_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800191 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
192 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800193 CLKDEV_CON_DEV_ID("pclk", "fff98000.ssc", &ssc0_clk),
194 CLKDEV_CON_DEV_ID("pclk", "fff9c000.ssc", &ssc1_clk),
Johan Hovoldbbd44f6b2013-02-07 16:31:58 +0100195 CLKDEV_CON_DEV_ID("hclk", "at91sam9263-lcdfb.0", &lcdc_clk),
Ludovic Desroches4cf33262012-05-21 12:23:27 +0200196 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
197 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100198 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
199 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
200 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk),
Bo Shen302090a2012-10-15 17:30:28 +0800201 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200202 /* fake hclk clock */
203 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800204 CLKDEV_CON_ID("pioA", &pioA_clk),
205 CLKDEV_CON_ID("pioB", &pioB_clk),
206 CLKDEV_CON_ID("pioC", &pioCDE_clk),
207 CLKDEV_CON_ID("pioD", &pioCDE_clk),
208 CLKDEV_CON_ID("pioE", &pioCDE_clk),
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800209 /* more usart lookup table for DT entries */
210 CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
211 CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
212 CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
213 CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
214 /* more tc lookup table for DT entries */
215 CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb_clk),
216 CLKDEV_CON_DEV_ID("hclk", "a00000.ohci", &ohci_clk),
217 CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk),
218 CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk),
Ludovic Desroches23e3b242012-11-19 12:19:53 +0100219 CLKDEV_CON_DEV_ID("mci_clk", "fff80000.mmc", &mmc0_clk),
220 CLKDEV_CON_DEV_ID("mci_clk", "fff84000.mmc", &mmc1_clk),
Ludovic Desrochesf7d19b92012-09-12 08:42:15 +0200221 CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800222 CLKDEV_CON_DEV_ID(NULL, "fffff200.gpio", &pioA_clk),
223 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioB_clk),
224 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioCDE_clk),
225 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioCDE_clk),
226 CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioCDE_clk),
Bo Shen050208d2013-12-19 11:59:16 +0800227 CLKDEV_CON_DEV_ID(NULL, "fffb8000.pwm", &pwm_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100228};
229
230static struct clk_lookup usart_clocks_lookups[] = {
231 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
232 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
233 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
234 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
235};
236
Andrew Victorb2c65612007-02-08 09:42:40 +0100237/*
238 * The four programmable clocks.
239 * You must configure pin multiplexing to bring these signals out.
240 */
241static struct clk pck0 = {
242 .name = "pck0",
243 .pmc_mask = AT91_PMC_PCK0,
244 .type = CLK_TYPE_PROGRAMMABLE,
245 .id = 0,
246};
247static struct clk pck1 = {
248 .name = "pck1",
249 .pmc_mask = AT91_PMC_PCK1,
250 .type = CLK_TYPE_PROGRAMMABLE,
251 .id = 1,
252};
253static struct clk pck2 = {
254 .name = "pck2",
255 .pmc_mask = AT91_PMC_PCK2,
256 .type = CLK_TYPE_PROGRAMMABLE,
257 .id = 2,
258};
259static struct clk pck3 = {
260 .name = "pck3",
261 .pmc_mask = AT91_PMC_PCK3,
262 .type = CLK_TYPE_PROGRAMMABLE,
263 .id = 3,
264};
265
266static void __init at91sam9263_register_clocks(void)
267{
268 int i;
269
270 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
271 clk_register(periph_clocks[i]);
272
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100273 clkdev_add_table(periph_clocks_lookups,
274 ARRAY_SIZE(periph_clocks_lookups));
275 clkdev_add_table(usart_clocks_lookups,
276 ARRAY_SIZE(usart_clocks_lookups));
277
Andrew Victorb2c65612007-02-08 09:42:40 +0100278 clk_register(&pck0);
279 clk_register(&pck1);
280 clk_register(&pck2);
281 clk_register(&pck3);
282}
283
284/* --------------------------------------------------------------------
285 * GPIO
286 * -------------------------------------------------------------------- */
287
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800288static struct at91_gpio_bank at91sam9263_gpio[] __initdata = {
Andrew Victorb2c65612007-02-08 09:42:40 +0100289 {
290 .id = AT91SAM9263_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800291 .regbase = AT91SAM9263_BASE_PIOA,
Andrew Victorb2c65612007-02-08 09:42:40 +0100292 }, {
293 .id = AT91SAM9263_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800294 .regbase = AT91SAM9263_BASE_PIOB,
Andrew Victorb2c65612007-02-08 09:42:40 +0100295 }, {
296 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800297 .regbase = AT91SAM9263_BASE_PIOC,
Andrew Victorb2c65612007-02-08 09:42:40 +0100298 }, {
299 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800300 .regbase = AT91SAM9263_BASE_PIOD,
Andrew Victorb2c65612007-02-08 09:42:40 +0100301 }, {
302 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800303 .regbase = AT91SAM9263_BASE_PIOE,
Andrew Victorb2c65612007-02-08 09:42:40 +0100304 }
305};
306
Andrew Victorb2c65612007-02-08 09:42:40 +0100307/* --------------------------------------------------------------------
308 * AT91SAM9263 processor initialization
309 * -------------------------------------------------------------------- */
310
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800311static void __init at91sam9263_map_io(void)
Andrew Victorb2c65612007-02-08 09:42:40 +0100312{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800313 at91_init_sram(0, AT91SAM9263_SRAM0_BASE, AT91SAM9263_SRAM0_SIZE);
314 at91_init_sram(1, AT91SAM9263_SRAM1_BASE, AT91SAM9263_SRAM1_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800315}
Andrew Victorb2c65612007-02-08 09:42:40 +0100316
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800317static void __init at91sam9263_ioremap_registers(void)
318{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800319 at91_ioremap_shdwc(AT91SAM9263_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800320 at91_ioremap_rstc(AT91SAM9263_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800321 at91_ioremap_ramc(0, AT91SAM9263_BASE_SDRAMC0, 512);
322 at91_ioremap_ramc(1, AT91SAM9263_BASE_SDRAMC1, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800323 at91sam926x_ioremap_pit(AT91SAM9263_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800324 at91sam9_ioremap_smc(0, AT91SAM9263_BASE_SMC0);
325 at91sam9_ioremap_smc(1, AT91SAM9263_BASE_SMC1);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800326 at91_ioremap_matrix(AT91SAM9263_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARD6b625892013-10-16 16:24:57 +0200327 at91_pm_set_standby(at91sam9_sdram_standby);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800328}
329
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800330static void __init at91sam9263_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800331{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800332 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000333 arm_pm_restart = at91sam9_alt_restart;
Andrew Victorb2c65612007-02-08 09:42:40 +0100334
Johan Hovold94c4c792013-10-16 11:56:15 +0200335 at91_sysirq_mask_rtt(AT91SAM9263_BASE_RTT0);
336 at91_sysirq_mask_rtt(AT91SAM9263_BASE_RTT1);
337
Andrew Victorb2c65612007-02-08 09:42:40 +0100338 /* Register GPIO subsystem */
339 at91_gpio_init(at91sam9263_gpio, 5);
340}
341
342/* --------------------------------------------------------------------
343 * Interrupt initialization
344 * -------------------------------------------------------------------- */
345
346/*
347 * The default interrupt priority levels (0 = lowest, 7 = highest).
348 */
349static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = {
350 7, /* Advanced Interrupt Controller (FIQ) */
351 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100352 1, /* Parallel IO Controller A */
353 1, /* Parallel IO Controller B */
354 1, /* Parallel IO Controller C, D and E */
Andrew Victorb2c65612007-02-08 09:42:40 +0100355 0,
356 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100357 5, /* USART 0 */
358 5, /* USART 1 */
359 5, /* USART 2 */
Andrew Victorb2c65612007-02-08 09:42:40 +0100360 0, /* Multimedia Card Interface 0 */
361 0, /* Multimedia Card Interface 1 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100362 3, /* CAN */
363 6, /* Two-Wire Interface */
364 5, /* Serial Peripheral Interface 0 */
365 5, /* Serial Peripheral Interface 1 */
366 4, /* Serial Synchronous Controller 0 */
367 4, /* Serial Synchronous Controller 1 */
368 5, /* AC97 Controller */
Andrew Victorb2c65612007-02-08 09:42:40 +0100369 0, /* Timer Counter 0, 1 and 2 */
370 0, /* Pulse Width Modulation Controller */
371 3, /* Ethernet */
372 0,
373 0, /* 2D Graphic Engine */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100374 2, /* USB Device Port */
Andrew Victorb2c65612007-02-08 09:42:40 +0100375 0, /* Image Sensor Interface */
376 3, /* LDC Controller */
377 0, /* DMA Controller */
378 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100379 2, /* USB Host port */
Andrew Victorb2c65612007-02-08 09:42:40 +0100380 0, /* Advanced Interrupt Controller (IRQ0) */
381 0, /* Advanced Interrupt Controller (IRQ1) */
382};
383
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000384AT91_SOC_START(at91sam9263)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800385 .map_io = at91sam9263_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800386 .default_irq_priority = at91sam9263_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200387 .extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800388 .ioremap_registers = at91sam9263_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800389 .register_clocks = at91sam9263_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800390 .init = at91sam9263_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800391AT91_SOC_END