blob: ec9a7bc6d0df2a6096a2a500643dc0e3535a4a70 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.h - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#define MMCIPOWER 0x000
11#define MCI_PWR_OFF 0x00
12#define MCI_PWR_UP 0x02
13#define MCI_PWR_ON 0x03
Linus Walleijcc30d602009-01-04 15:18:54 +010014#define MCI_DATA2DIREN (1 << 2)
15#define MCI_CMDDIREN (1 << 3)
16#define MCI_DATA0DIREN (1 << 4)
17#define MCI_DATA31DIREN (1 << 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#define MCI_OD (1 << 6)
19#define MCI_ROD (1 << 7)
Linus Walleijcc30d602009-01-04 15:18:54 +010020/* The ST Micro version does not have ROD */
21#define MCI_FBCLKEN (1 << 7)
22#define MCI_DATA74DIREN (1 << 8)
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#define MMCICLOCK 0x004
25#define MCI_CLK_ENABLE (1 << 8)
26#define MCI_CLK_PWRSAVE (1 << 9)
27#define MCI_CLK_BYPASS (1 << 10)
Linus Walleij771dc152010-04-08 07:38:52 +010028#define MCI_4BIT_BUS (1 << 11)
29/* 8bit wide buses supported in ST Micro versions */
30#define MCI_ST_8BIT_BUS (1 << 12)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#define MMCIARGUMENT 0x008
33#define MMCICOMMAND 0x00c
34#define MCI_CPSM_RESPONSE (1 << 6)
35#define MCI_CPSM_LONGRSP (1 << 7)
36#define MCI_CPSM_INTERRUPT (1 << 8)
37#define MCI_CPSM_PENDING (1 << 9)
38#define MCI_CPSM_ENABLE (1 << 10)
Linus Walleijcc30d602009-01-04 15:18:54 +010039#define MCI_SDIO_SUSP (1 << 11)
40#define MCI_ENCMD_COMPL (1 << 12)
41#define MCI_NIEN (1 << 13)
42#define MCI_CE_ATACMD (1 << 14)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#define MMCIRESPCMD 0x010
45#define MMCIRESPONSE0 0x014
46#define MMCIRESPONSE1 0x018
47#define MMCIRESPONSE2 0x01c
48#define MMCIRESPONSE3 0x020
49#define MMCIDATATIMER 0x024
50#define MMCIDATALENGTH 0x028
51#define MMCIDATACTRL 0x02c
52#define MCI_DPSM_ENABLE (1 << 0)
53#define MCI_DPSM_DIRECTION (1 << 1)
54#define MCI_DPSM_MODE (1 << 2)
55#define MCI_DPSM_DMAENABLE (1 << 3)
Linus Walleijcc30d602009-01-04 15:18:54 +010056#define MCI_DPSM_BLOCKSIZE (1 << 4)
Linus Walleij725343f2010-10-09 13:43:21 +010057/* Control register extensions in the ST Micro U300 and Ux500 versions */
58#define MCI_ST_DPSM_RWSTART (1 << 8)
59#define MCI_ST_DPSM_RWSTOP (1 << 9)
60#define MCI_ST_DPSM_RWMOD (1 << 10)
61#define MCI_ST_DPSM_SDIOEN (1 << 11)
62/* Control register extensions in the ST Micro Ux500 versions */
63#define MCI_ST_DPSM_DMAREQCTL (1 << 12)
64#define MCI_ST_DPSM_DBOOTMODEEN (1 << 13)
65#define MCI_ST_DPSM_BUSYMODE (1 << 14)
66#define MCI_ST_DPSM_DDRMODE (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68#define MMCIDATACNT 0x030
69#define MMCISTATUS 0x034
70#define MCI_CMDCRCFAIL (1 << 0)
71#define MCI_DATACRCFAIL (1 << 1)
72#define MCI_CMDTIMEOUT (1 << 2)
73#define MCI_DATATIMEOUT (1 << 3)
74#define MCI_TXUNDERRUN (1 << 4)
75#define MCI_RXOVERRUN (1 << 5)
76#define MCI_CMDRESPEND (1 << 6)
77#define MCI_CMDSENT (1 << 7)
78#define MCI_DATAEND (1 << 8)
79#define MCI_DATABLOCKEND (1 << 10)
80#define MCI_CMDACTIVE (1 << 11)
81#define MCI_TXACTIVE (1 << 12)
82#define MCI_RXACTIVE (1 << 13)
83#define MCI_TXFIFOHALFEMPTY (1 << 14)
84#define MCI_RXFIFOHALFFULL (1 << 15)
85#define MCI_TXFIFOFULL (1 << 16)
86#define MCI_RXFIFOFULL (1 << 17)
87#define MCI_TXFIFOEMPTY (1 << 18)
88#define MCI_RXFIFOEMPTY (1 << 19)
89#define MCI_TXDATAAVLBL (1 << 20)
90#define MCI_RXDATAAVLBL (1 << 21)
Linus Walleijcc30d602009-01-04 15:18:54 +010091#define MCI_SDIOIT (1 << 22)
92#define MCI_CEATAEND (1 << 23)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94#define MMCICLEAR 0x038
95#define MCI_CMDCRCFAILCLR (1 << 0)
96#define MCI_DATACRCFAILCLR (1 << 1)
97#define MCI_CMDTIMEOUTCLR (1 << 2)
98#define MCI_DATATIMEOUTCLR (1 << 3)
99#define MCI_TXUNDERRUNCLR (1 << 4)
100#define MCI_RXOVERRUNCLR (1 << 5)
101#define MCI_CMDRESPENDCLR (1 << 6)
102#define MCI_CMDSENTCLR (1 << 7)
103#define MCI_DATAENDCLR (1 << 8)
104#define MCI_DATABLOCKENDCLR (1 << 10)
Linus Walleijcc30d602009-01-04 15:18:54 +0100105#define MCI_SDIOITC (1 << 22)
106#define MCI_CEATAENDC (1 << 23)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#define MMCIMASK0 0x03c
109#define MCI_CMDCRCFAILMASK (1 << 0)
110#define MCI_DATACRCFAILMASK (1 << 1)
111#define MCI_CMDTIMEOUTMASK (1 << 2)
112#define MCI_DATATIMEOUTMASK (1 << 3)
113#define MCI_TXUNDERRUNMASK (1 << 4)
114#define MCI_RXOVERRUNMASK (1 << 5)
115#define MCI_CMDRESPENDMASK (1 << 6)
116#define MCI_CMDSENTMASK (1 << 7)
117#define MCI_DATAENDMASK (1 << 8)
118#define MCI_DATABLOCKENDMASK (1 << 10)
119#define MCI_CMDACTIVEMASK (1 << 11)
120#define MCI_TXACTIVEMASK (1 << 12)
121#define MCI_RXACTIVEMASK (1 << 13)
122#define MCI_TXFIFOHALFEMPTYMASK (1 << 14)
123#define MCI_RXFIFOHALFFULLMASK (1 << 15)
124#define MCI_TXFIFOFULLMASK (1 << 16)
125#define MCI_RXFIFOFULLMASK (1 << 17)
126#define MCI_TXFIFOEMPTYMASK (1 << 18)
127#define MCI_RXFIFOEMPTYMASK (1 << 19)
128#define MCI_TXDATAAVLBLMASK (1 << 20)
129#define MCI_RXDATAAVLBLMASK (1 << 21)
Linus Walleijcc30d602009-01-04 15:18:54 +0100130#define MCI_SDIOITMASK (1 << 22)
131#define MCI_CEATAENDMASK (1 << 23)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
133#define MMCIMASK1 0x040
134#define MMCIFIFOCNT 0x048
135#define MMCIFIFO 0x080 /* to 0x0bc */
136
137#define MCI_IRQENABLE \
138 (MCI_CMDCRCFAILMASK|MCI_DATACRCFAILMASK|MCI_CMDTIMEOUTMASK| \
139 MCI_DATATIMEOUTMASK|MCI_TXUNDERRUNMASK|MCI_RXOVERRUNMASK| \
Linus Walleij8cb28152011-01-24 15:22:13 +0100140 MCI_CMDRESPENDMASK|MCI_CMDSENTMASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Linus Walleij2686b4b2010-10-19 12:39:48 +0100142/* These interrupts are directed to IRQ1 when two IRQ lines are available */
143#define MCI_IRQ1MASK \
144 (MCI_RXFIFOHALFFULLMASK | MCI_RXDATAAVLBLMASK | \
145 MCI_TXFIFOHALFEMPTYMASK)
146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147#define NR_SG 16
148
149struct clk;
Rabin Vincent4956e102010-07-21 12:54:40 +0100150struct variant_data;
Russell Kingc8ebae32011-01-11 19:35:53 +0000151struct dma_chan;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153struct mmci_host {
Russell Kingc8ebae32011-01-11 19:35:53 +0000154 phys_addr_t phybase;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 void __iomem *base;
156 struct mmc_request *mrq;
157 struct mmc_command *cmd;
158 struct mmc_data *data;
159 struct mmc_host *mmc;
160 struct clk *clk;
Russell King89001442009-07-09 15:16:07 +0100161 int gpio_cd;
162 int gpio_wp;
Rabin Vincent148b8b32010-08-09 12:55:48 +0100163 int gpio_cd_irq;
Linus Walleij2686b4b2010-10-19 12:39:48 +0100164 bool singleirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 spinlock_t lock;
167
168 unsigned int mclk;
169 unsigned int cclk;
170 u32 pwr;
Linus Walleij6ef297f2009-09-22 14:29:36 +0100171 struct mmci_platform_data *plat;
Rabin Vincent4956e102010-07-21 12:54:40 +0100172 struct variant_data *variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Linus Walleijcc30d602009-01-04 15:18:54 +0100174 u8 hw_designer;
175 u8 hw_revision:4;
176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 struct timer_list timer;
178 unsigned int oldstat;
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 /* pio stuff */
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100181 struct sg_mapping_iter sg_miter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 unsigned int size;
Linus Walleij34e84f32009-09-22 14:41:40 +0100183 struct regulator *vcc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000184
185#ifdef CONFIG_DMA_ENGINE
186 /* DMA stuff */
187 struct dma_chan *dma_current;
188 struct dma_chan *dma_rx_channel;
189 struct dma_chan *dma_tx_channel;
190
191#define dma_inprogress(host) ((host)->dma_current)
192#else
193#define dma_inprogress(host) (0)
194#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195};
196