blob: e3956defc1c3cd95e49c630920f7a989850c802c [file] [log] [blame]
Mythri P K94c52982011-09-08 19:06:21 +05301/*
Archit Tanejaef269582013-09-12 17:45:57 +05302 * HDMI driver definition for TI OMAP4 Processor.
Mythri P K94c52982011-09-08 19:06:21 +05303 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Archit Tanejaef269582013-09-12 17:45:57 +053019#ifndef _HDMI_H
20#define _HDMI_H
Mythri P K94c52982011-09-08 19:06:21 +053021
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053022#include <linux/delay.h>
23#include <linux/io.h>
Archit Tanejaf382d9e2013-08-06 14:56:55 +053024#include <linux/platform_device.h>
Tomi Valkeinendb85ca72014-06-09 13:09:00 +030025#include <linux/hdmi.h>
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053026#include <video/omapdss.h>
27
28#include "dss.h"
29
30/* HDMI Wrapper */
31
32#define HDMI_WP_REVISION 0x0
33#define HDMI_WP_SYSCONFIG 0x10
34#define HDMI_WP_IRQSTATUS_RAW 0x24
35#define HDMI_WP_IRQSTATUS 0x28
36#define HDMI_WP_IRQENABLE_SET 0x2C
37#define HDMI_WP_IRQENABLE_CLR 0x30
38#define HDMI_WP_IRQWAKEEN 0x34
39#define HDMI_WP_PWR_CTRL 0x40
40#define HDMI_WP_DEBOUNCE 0x44
41#define HDMI_WP_VIDEO_CFG 0x50
42#define HDMI_WP_VIDEO_SIZE 0x60
43#define HDMI_WP_VIDEO_TIMING_H 0x68
44#define HDMI_WP_VIDEO_TIMING_V 0x6C
Tomi Valkeinen42116512013-10-28 11:47:29 +020045#define HDMI_WP_CLK 0x70
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053046#define HDMI_WP_AUDIO_CFG 0x80
47#define HDMI_WP_AUDIO_CFG2 0x84
48#define HDMI_WP_AUDIO_CTRL 0x88
49#define HDMI_WP_AUDIO_DATA 0x8C
50
Archit Taneja86961312013-09-10 16:34:02 +053051/* HDMI WP IRQ flags */
Tomi Valkeinen6873efe2013-10-28 11:47:28 +020052#define HDMI_IRQ_CORE (1 << 0)
Archit Taneja86961312013-09-10 16:34:02 +053053#define HDMI_IRQ_OCP_TIMEOUT (1 << 4)
54#define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW (1 << 8)
55#define HDMI_IRQ_AUDIO_FIFO_OVERFLOW (1 << 9)
56#define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ (1 << 10)
57#define HDMI_IRQ_VIDEO_VSYNC (1 << 16)
58#define HDMI_IRQ_VIDEO_FRAME_DONE (1 << 17)
59#define HDMI_IRQ_PHY_LINE5V_ASSERT (1 << 24)
60#define HDMI_IRQ_LINK_CONNECT (1 << 25)
61#define HDMI_IRQ_LINK_DISCONNECT (1 << 26)
62#define HDMI_IRQ_PLL_LOCK (1 << 29)
63#define HDMI_IRQ_PLL_UNLOCK (1 << 30)
64#define HDMI_IRQ_PLL_RECAL (1 << 31)
65
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053066/* HDMI PLL */
67
68#define PLLCTRL_PLL_CONTROL 0x0
69#define PLLCTRL_PLL_STATUS 0x4
70#define PLLCTRL_PLL_GO 0x8
71#define PLLCTRL_CFG1 0xC
72#define PLLCTRL_CFG2 0x10
73#define PLLCTRL_CFG3 0x14
74#define PLLCTRL_SSC_CFG1 0x18
75#define PLLCTRL_SSC_CFG2 0x1C
76#define PLLCTRL_CFG4 0x20
77
78/* HDMI PHY */
79
80#define HDMI_TXPHY_TX_CTRL 0x0
81#define HDMI_TXPHY_DIGITAL_CTRL 0x4
82#define HDMI_TXPHY_POWER_CTRL 0x8
83#define HDMI_TXPHY_PAD_CFG_CTRL 0xC
Archit Taneja19289fd2013-09-23 12:58:52 +053084#define HDMI_TXPHY_BIST_CONTROL 0x1C
Archit Tanejaf382d9e2013-08-06 14:56:55 +053085
Mythri P K94c52982011-09-08 19:06:21 +053086enum hdmi_pll_pwr {
87 HDMI_PLLPWRCMD_ALLOFF = 0,
88 HDMI_PLLPWRCMD_PLLONLY = 1,
89 HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
90 HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
91};
92
Archit Tanejaf382d9e2013-08-06 14:56:55 +053093enum hdmi_phy_pwr {
94 HDMI_PHYPWRCMD_OFF = 0,
95 HDMI_PHYPWRCMD_LDOON = 1,
96 HDMI_PHYPWRCMD_TXON = 2
97};
98
Mythri P K94c52982011-09-08 19:06:21 +053099enum hdmi_core_hdmi_dvi {
100 HDMI_DVI = 0,
101 HDMI_HDMI = 1
102};
103
104enum hdmi_clk_refsel {
105 HDMI_REFSEL_PCLK = 0,
106 HDMI_REFSEL_REF1 = 1,
107 HDMI_REFSEL_REF2 = 2,
108 HDMI_REFSEL_SYSCLK = 3
109};
110
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530111enum hdmi_packing_mode {
112 HDMI_PACK_10b_RGB_YUV444 = 0,
113 HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
114 HDMI_PACK_20b_YUV422 = 2,
115 HDMI_PACK_ALREADYPACKED = 7
116};
117
118enum hdmi_stereo_channels {
119 HDMI_AUDIO_STEREO_NOCHANNELS = 0,
120 HDMI_AUDIO_STEREO_ONECHANNEL = 1,
121 HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
122 HDMI_AUDIO_STEREO_THREECHANNELS = 3,
123 HDMI_AUDIO_STEREO_FOURCHANNELS = 4
124};
125
126enum hdmi_audio_type {
127 HDMI_AUDIO_TYPE_LPCM = 0,
128 HDMI_AUDIO_TYPE_IEC = 1
129};
130
131enum hdmi_audio_justify {
132 HDMI_AUDIO_JUSTIFY_LEFT = 0,
133 HDMI_AUDIO_JUSTIFY_RIGHT = 1
134};
135
136enum hdmi_audio_sample_order {
137 HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
138 HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
139};
140
141enum hdmi_audio_samples_perword {
142 HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
143 HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
144};
145
Tomi Valkeinend27d20c2014-06-09 13:08:02 +0300146enum hdmi_audio_sample_size_omap {
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530147 HDMI_AUDIO_SAMPLE_16BITS = 0,
148 HDMI_AUDIO_SAMPLE_24BITS = 1
149};
150
151enum hdmi_audio_transf_mode {
152 HDMI_AUDIO_TRANSF_DMA = 0,
153 HDMI_AUDIO_TRANSF_IRQ = 1
154};
155
156enum hdmi_audio_blk_strt_end_sig {
157 HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
158 HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
159};
160
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530161enum hdmi_core_audio_layout {
162 HDMI_AUDIO_LAYOUT_2CH = 0,
163 HDMI_AUDIO_LAYOUT_8CH = 1
164};
165
166enum hdmi_core_cts_mode {
167 HDMI_AUDIO_CTS_MODE_HW = 0,
168 HDMI_AUDIO_CTS_MODE_SW = 1
169};
170
171enum hdmi_audio_mclk_mode {
172 HDMI_AUDIO_MCLK_128FS = 0,
173 HDMI_AUDIO_MCLK_256FS = 1,
174 HDMI_AUDIO_MCLK_384FS = 2,
175 HDMI_AUDIO_MCLK_512FS = 3,
176 HDMI_AUDIO_MCLK_768FS = 4,
177 HDMI_AUDIO_MCLK_1024FS = 5,
178 HDMI_AUDIO_MCLK_1152FS = 6,
179 HDMI_AUDIO_MCLK_192FS = 7
180};
181
Mythri P K94c52982011-09-08 19:06:21 +0530182struct hdmi_cm {
183 int code;
184 int mode;
185};
186
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530187struct hdmi_video_format {
188 enum hdmi_packing_mode packing_mode;
189 u32 y_res; /* Line per panel */
190 u32 x_res; /* pixel per line */
191};
192
Mythri P K94c52982011-09-08 19:06:21 +0530193struct hdmi_config {
Archit Tanejacc937e52012-06-24 13:08:10 +0530194 struct omap_video_timings timings;
Mythri P K94c52982011-09-08 19:06:21 +0530195 struct hdmi_cm cm;
Tomi Valkeinenc9d2c792014-06-18 14:21:08 +0300196 struct hdmi_avi_infoframe infoframe;
197 enum hdmi_core_hdmi_dvi hdmi_dvi_mode;
Mythri P K94c52982011-09-08 19:06:21 +0530198};
199
200/* HDMI PLL structure */
201struct hdmi_pll_info {
202 u16 regn;
203 u16 regm;
204 u32 regmf;
205 u16 regm2;
206 u16 regsd;
207 u16 dcofreq;
208 enum hdmi_clk_refsel refsel;
209};
210
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530211struct hdmi_audio_format {
212 enum hdmi_stereo_channels stereo_channels;
213 u8 active_chnnls_msk;
214 enum hdmi_audio_type type;
215 enum hdmi_audio_justify justification;
216 enum hdmi_audio_sample_order sample_order;
217 enum hdmi_audio_samples_perword samples_per_word;
Tomi Valkeinend27d20c2014-06-09 13:08:02 +0300218 enum hdmi_audio_sample_size_omap sample_size;
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530219 enum hdmi_audio_blk_strt_end_sig en_sig_blk_strt_end;
220};
221
222struct hdmi_audio_dma {
223 u8 transfer_size;
224 u8 block_size;
225 enum hdmi_audio_transf_mode mode;
226 u16 fifo_threshold;
227};
228
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530229struct hdmi_core_audio_i2s_config {
230 u8 in_length_bits;
231 u8 justification;
232 u8 sck_edge_mode;
233 u8 vbit;
234 u8 direction;
235 u8 shift;
236 u8 active_sds;
237};
238
239struct hdmi_core_audio_config {
240 struct hdmi_core_audio_i2s_config i2s_cfg;
241 struct snd_aes_iec958 *iec60958_cfg;
242 bool fs_override;
243 u32 n;
244 u32 cts;
245 u32 aud_par_busclk;
246 enum hdmi_core_audio_layout layout;
247 enum hdmi_core_cts_mode cts_mode;
248 bool use_mclk;
249 enum hdmi_audio_mclk_mode mclk_mode;
250 bool en_acr_pkt;
251 bool en_dsd_audio;
252 bool en_parallel_aud_input;
253 bool en_spdif;
254};
255
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530256struct hdmi_wp_data {
257 void __iomem *base;
258};
259
Archit Tanejac1577c12013-10-08 12:55:26 +0530260struct hdmi_pll_data {
261 void __iomem *base;
262
263 struct hdmi_pll_info info;
264};
265
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530266struct hdmi_phy_data {
267 void __iomem *base;
268
Tomi Valkeinen2f5dc672014-04-17 12:54:02 +0300269 u8 lane_function[4];
270 u8 lane_polarity[4];
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530271};
272
Archit Taneja425f02f2013-10-08 14:16:05 +0530273struct hdmi_core_data {
274 void __iomem *base;
275
Tomi Valkeinendb85ca72014-06-09 13:09:00 +0300276 struct hdmi_avi_infoframe avi_infoframe;
Archit Taneja425f02f2013-10-08 14:16:05 +0530277};
278
Archit Taneja8955b722013-09-10 16:21:10 +0530279static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx,
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530280 u32 val)
281{
282 __raw_writel(val, base_addr + idx);
283}
284
Archit Taneja8955b722013-09-10 16:21:10 +0530285static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx)
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530286{
287 return __raw_readl(base_addr + idx);
288}
289
290#define REG_FLD_MOD(base, idx, val, start, end) \
291 hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
292 val, start, end))
293#define REG_GET(base, idx, start, end) \
294 FLD_GET(hdmi_read_reg(base, idx), start, end)
295
296static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
Tomi Valkeinen91b53e62013-10-28 11:47:30 +0200297 const u32 idx, int b2, int b1, u32 val)
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530298{
Tomi Valkeinen91b53e62013-10-28 11:47:30 +0200299 u32 t = 0, v;
300 while (val != (v = REG_GET(base_addr, idx, b2, b1))) {
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530301 if (t++ > 10000)
Tomi Valkeinen91b53e62013-10-28 11:47:30 +0200302 return v;
303 udelay(1);
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530304 }
Tomi Valkeinen91b53e62013-10-28 11:47:30 +0200305 return v;
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530306}
307
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530308/* HDMI wrapper funcs */
309int hdmi_wp_video_start(struct hdmi_wp_data *wp);
310void hdmi_wp_video_stop(struct hdmi_wp_data *wp);
311void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s);
312u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp);
313void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus);
314void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask);
315void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask);
316int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val);
317int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val);
318void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
319 struct hdmi_video_format *video_fmt);
320void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
321 struct omap_video_timings *timings);
322void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
323 struct omap_video_timings *timings);
324void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
325 struct omap_video_timings *timings, struct hdmi_config *param);
326int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp);
327
Archit Tanejac1577c12013-10-08 12:55:26 +0530328/* HDMI PLL funcs */
329int hdmi_pll_enable(struct hdmi_pll_data *pll, struct hdmi_wp_data *wp);
330void hdmi_pll_disable(struct hdmi_pll_data *pll, struct hdmi_wp_data *wp);
331void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s);
332void hdmi_pll_compute(struct hdmi_pll_data *pll, unsigned long clkin, int phy);
333int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll);
334
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530335/* HDMI PHY funcs */
Tomi Valkeinendcf5f722013-10-28 11:47:34 +0200336int hdmi_phy_configure(struct hdmi_phy_data *phy, struct hdmi_config *cfg);
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530337void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s);
338int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy);
Tomi Valkeinen2f5dc672014-04-17 12:54:02 +0300339int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes);
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530340
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530341/* HDMI common funcs */
342const struct hdmi_config *hdmi_default_timing(void);
343const struct hdmi_config *hdmi_get_timings(int mode, int code);
344struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing);
Tomi Valkeinen2f5dc672014-04-17 12:54:02 +0300345int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep,
346 struct hdmi_phy_data *phy);
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530347
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200348#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO) || defined(CONFIG_OMAP5_DSS_HDMI_AUDIO)
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530349int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530350int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable);
351int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable);
352void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
353 struct hdmi_audio_format *aud_fmt);
354void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
355 struct hdmi_audio_dma *aud_dma);
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530356static inline bool hdmi_mode_has_audio(int mode)
357{
358 return mode == HDMI_HDMI ? true : false;
359}
Ricardo Neri80a48592011-11-27 16:09:58 -0600360#endif
Mythri P K94c52982011-09-08 19:06:21 +0530361#endif