blob: 56dc7712aa706b494e27fc7c65e0df5296724598 [file] [log] [blame]
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -07001/******************************************************************************
2 *
3 * GPL LICENSE SUMMARY
4 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -07005 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
Wey-Yi Guy81b81762010-03-16 10:23:30 -070033#include <linux/sched.h>
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -070034
35#include "iwl-dev.h"
36#include "iwl-core.h"
Wey-Yi Guy81b81762010-03-16 10:23:30 -070037#include "iwl-io.h"
Wey-Yi Guy741a6262010-03-16 12:37:24 -070038#include "iwl-helpers.h"
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -070039#include "iwl-agn-hw.h"
Wey-Yi Guy741a6262010-03-16 12:37:24 -070040#include "iwl-agn.h"
Johannes Berg0de76732010-09-22 18:02:11 +020041#include "iwl-agn-calib.h"
Wey-Yi Guy741a6262010-03-16 12:37:24 -070042
Johannes Bergcfa1da72010-11-10 18:25:46 -080043#define IWL_AC_UNSET -1
44
45struct queue_to_fifo_ac {
46 s8 fifo, ac;
Wey-Yi Guy741a6262010-03-16 12:37:24 -070047};
Wey-Yi Guy81b81762010-03-16 10:23:30 -070048
Johannes Bergcfa1da72010-11-10 18:25:46 -080049static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
Johannes Berg0c4ac342010-11-17 11:33:27 -080050 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
51 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
52 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
53 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
Johannes Bergcfa1da72010-11-10 18:25:46 -080054 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
55 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
56 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
57 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
58 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
59 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
60};
61
62static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
Johannes Berg0c4ac342010-11-17 11:33:27 -080063 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
64 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
65 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
66 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
67 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
68 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
69 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
70 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
Johannes Bergcfa1da72010-11-10 18:25:46 -080071 { IWL_TX_FIFO_BE_IPAN, 2, },
72 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
Johannes Berg13bb9482010-08-23 10:46:33 +020073};
74
Wey-Yi Guyf4012412010-04-27 14:10:00 -070075static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
76 {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
77 0, COEX_UNASSOC_IDLE_FLAGS},
78 {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
79 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
80 {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
81 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
82 {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
83 0, COEX_CALIBRATION_FLAGS},
84 {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
85 0, COEX_PERIODIC_CALIBRATION_FLAGS},
86 {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
87 0, COEX_CONNECTION_ESTAB_FLAGS},
88 {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
89 0, COEX_ASSOCIATED_IDLE_FLAGS},
90 {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
91 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
92 {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
93 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
94 {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
95 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
96 {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
97 {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
98 {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
99 0, COEX_STAND_ALONE_DEBUG_FLAGS},
100 {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
101 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
102 {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
103 {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
104};
105
Wey-Yi Guy81b81762010-03-16 10:23:30 -0700106/*
107 * ucode
108 */
109static int iwlagn_load_section(struct iwl_priv *priv, const char *name,
110 struct fw_desc *image, u32 dst_addr)
111{
112 dma_addr_t phy_addr = image->p_addr;
113 u32 byte_cnt = image->len;
114 int ret;
115
116 priv->ucode_write_complete = 0;
117
118 iwl_write_direct32(priv,
119 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
120 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
121
122 iwl_write_direct32(priv,
123 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
124
125 iwl_write_direct32(priv,
126 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
127 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
128
129 iwl_write_direct32(priv,
130 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
131 (iwl_get_dma_hi_addr(phy_addr)
132 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
133
134 iwl_write_direct32(priv,
135 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
136 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
137 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
138 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
139
140 iwl_write_direct32(priv,
141 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
142 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
143 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
144 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
145
146 IWL_DEBUG_INFO(priv, "%s uCode section being loaded...\n", name);
147 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
148 priv->ucode_write_complete, 5 * HZ);
149 if (ret == -ERESTARTSYS) {
150 IWL_ERR(priv, "Could not load the %s uCode section due "
151 "to interrupt\n", name);
152 return ret;
153 }
154 if (!ret) {
155 IWL_ERR(priv, "Could not load the %s uCode section\n",
156 name);
157 return -ETIMEDOUT;
158 }
159
160 return 0;
161}
162
163static int iwlagn_load_given_ucode(struct iwl_priv *priv,
Johannes Bergca7966c2011-04-22 10:15:23 -0700164 struct fw_desc *inst_image,
165 struct fw_desc *data_image)
Wey-Yi Guy81b81762010-03-16 10:23:30 -0700166{
167 int ret = 0;
168
169 ret = iwlagn_load_section(priv, "INST", inst_image,
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -0700170 IWLAGN_RTC_INST_LOWER_BOUND);
Wey-Yi Guy81b81762010-03-16 10:23:30 -0700171 if (ret)
172 return ret;
173
174 return iwlagn_load_section(priv, "DATA", data_image,
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -0700175 IWLAGN_RTC_DATA_LOWER_BOUND);
Wey-Yi Guy81b81762010-03-16 10:23:30 -0700176}
177
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700178/*
179 * Calibration
180 */
181static int iwlagn_set_Xtal_calib(struct iwl_priv *priv)
182{
183 struct iwl_calib_xtal_freq_cmd cmd;
184 __le16 *xtal_calib =
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700185 (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_XTAL);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700186
187 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
188 cmd.hdr.first_group = 0;
189 cmd.hdr.groups_num = 1;
190 cmd.hdr.data_valid = 1;
191 cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
192 cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
193 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
194 (u8 *)&cmd, sizeof(cmd));
195}
196
Shanyu Zhaobf53f932010-09-21 16:54:01 -0700197static int iwlagn_set_temperature_offset_calib(struct iwl_priv *priv)
198{
199 struct iwl_calib_temperature_offset_cmd cmd;
200 __le16 *offset_calib =
201 (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_TEMPERATURE);
202 cmd.hdr.op_code = IWL_PHY_CALIBRATE_TEMP_OFFSET_CMD;
203 cmd.hdr.first_group = 0;
204 cmd.hdr.groups_num = 1;
205 cmd.hdr.data_valid = 1;
206 cmd.radio_sensor_offset = le16_to_cpu(offset_calib[1]);
207 if (!(cmd.radio_sensor_offset))
208 cmd.radio_sensor_offset = DEFAULT_RADIO_SENSOR_OFFSET;
209 cmd.reserved = 0;
210 IWL_DEBUG_CALIB(priv, "Radio sensor offset: %d\n",
211 cmd.radio_sensor_offset);
212 return iwl_calib_set(&priv->calib_results[IWL_CALIB_TEMP_OFFSET],
213 (u8 *)&cmd, sizeof(cmd));
214}
215
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700216static int iwlagn_send_calib_cfg(struct iwl_priv *priv)
217{
218 struct iwl_calib_cfg_cmd calib_cfg_cmd;
219 struct iwl_host_cmd cmd = {
220 .id = CALIBRATION_CFG_CMD,
221 .len = sizeof(struct iwl_calib_cfg_cmd),
222 .data = &calib_cfg_cmd,
223 };
224
225 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
226 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
227 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
228 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
229 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
230
231 return iwl_send_cmd(priv, &cmd);
232}
233
234void iwlagn_rx_calib_result(struct iwl_priv *priv,
235 struct iwl_rx_mem_buffer *rxb)
236{
237 struct iwl_rx_packet *pkt = rxb_addr(rxb);
238 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
239 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
240 int index;
241
242 /* reduce the size of the length field itself */
243 len -= 4;
244
245 /* Define the order in which the results will be sent to the runtime
246 * uCode. iwl_send_calib_results sends them in a row according to
247 * their index. We sort them here
248 */
249 switch (hdr->op_code) {
250 case IWL_PHY_CALIBRATE_DC_CMD:
251 index = IWL_CALIB_DC;
252 break;
253 case IWL_PHY_CALIBRATE_LO_CMD:
254 index = IWL_CALIB_LO;
255 break;
256 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
257 index = IWL_CALIB_TX_IQ;
258 break;
259 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
260 index = IWL_CALIB_TX_IQ_PERD;
261 break;
262 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
263 index = IWL_CALIB_BASE_BAND;
264 break;
265 default:
266 IWL_ERR(priv, "Unknown calibration notification %d\n",
267 hdr->op_code);
268 return;
269 }
270 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
271}
272
Johannes Bergca7966c2011-04-22 10:15:23 -0700273static int iwlagn_init_alive_start(struct iwl_priv *priv)
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700274{
Johannes Bergca7966c2011-04-22 10:15:23 -0700275 int ret;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700276
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700277 if (priv->cfg->bt_params &&
278 priv->cfg->bt_params->advanced_bt_coexist) {
Wey-Yi Guyf7322f82010-08-23 15:24:49 -0700279 /*
280 * Tell uCode we are ready to perform calibration
281 * need to perform this before any calibration
282 * no need to close the envlope since we are going
283 * to load the runtime uCode later.
284 */
Johannes Bergca7966c2011-04-22 10:15:23 -0700285 ret = iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
Wey-Yi Guyf7322f82010-08-23 15:24:49 -0700286 BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
Johannes Bergca7966c2011-04-22 10:15:23 -0700287 if (ret)
288 return ret;
Wey-Yi Guyf7322f82010-08-23 15:24:49 -0700289
290 }
Johannes Bergca7966c2011-04-22 10:15:23 -0700291
292 ret = iwlagn_send_calib_cfg(priv);
293 if (ret)
294 return ret;
Shanyu Zhaobf53f932010-09-21 16:54:01 -0700295
296 /**
297 * temperature offset calibration is only needed for runtime ucode,
298 * so prepare the value now.
299 */
300 if (priv->cfg->need_temp_offset_calib)
Johannes Bergca7966c2011-04-22 10:15:23 -0700301 return iwlagn_set_temperature_offset_calib(priv);
Shanyu Zhaobf53f932010-09-21 16:54:01 -0700302
Johannes Bergca7966c2011-04-22 10:15:23 -0700303 return 0;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700304}
305
Wey-Yi Guyf4012412010-04-27 14:10:00 -0700306static int iwlagn_send_wimax_coex(struct iwl_priv *priv)
307{
308 struct iwl_wimax_coex_cmd coex_cmd;
309
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700310 if (priv->cfg->base_params->support_wimax_coexist) {
Wey-Yi Guyf4012412010-04-27 14:10:00 -0700311 /* UnMask wake up src at associated sleep */
312 coex_cmd.flags = COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
313
314 /* UnMask wake up src at unassociated sleep */
315 coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
316 memcpy(coex_cmd.sta_prio, cu_priorities,
317 sizeof(struct iwl_wimax_coex_event_entry) *
318 COEX_NUM_OF_EVENTS);
319
320 /* enabling the coexistence feature */
321 coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
322
323 /* enabling the priorities tables */
324 coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
325 } else {
326 /* coexistence is disabled */
327 memset(&coex_cmd, 0, sizeof(coex_cmd));
328 }
329 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
330 sizeof(coex_cmd), &coex_cmd);
331}
332
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700333static const u8 iwlagn_bt_prio_tbl[BT_COEX_PRIO_TBL_EVT_MAX] = {
334 ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
335 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
336 ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
337 (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
338 ((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
339 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
340 ((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
341 (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
342 ((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
343 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
344 ((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
345 (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
346 ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
347 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
348 ((BT_COEX_PRIO_TBL_PRIO_COEX_OFF << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
349 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
350 ((BT_COEX_PRIO_TBL_PRIO_COEX_ON << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
351 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
352 0, 0, 0, 0, 0, 0, 0
353};
354
Wey-Yi Guyf7322f82010-08-23 15:24:49 -0700355void iwlagn_send_prio_tbl(struct iwl_priv *priv)
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700356{
357 struct iwl_bt_coex_prio_table_cmd prio_tbl_cmd;
358
359 memcpy(prio_tbl_cmd.prio_tbl, iwlagn_bt_prio_tbl,
360 sizeof(iwlagn_bt_prio_tbl));
361 if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_PRIO_TABLE,
362 sizeof(prio_tbl_cmd), &prio_tbl_cmd))
363 IWL_ERR(priv, "failed to send BT prio tbl command\n");
364}
365
Johannes Bergca7966c2011-04-22 10:15:23 -0700366int iwlagn_send_bt_env(struct iwl_priv *priv, u8 action, u8 type)
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700367{
368 struct iwl_bt_coex_prot_env_cmd env_cmd;
Johannes Bergca7966c2011-04-22 10:15:23 -0700369 int ret;
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700370
371 env_cmd.action = action;
372 env_cmd.type = type;
Johannes Bergca7966c2011-04-22 10:15:23 -0700373 ret = iwl_send_cmd_pdu(priv, REPLY_BT_COEX_PROT_ENV,
374 sizeof(env_cmd), &env_cmd);
375 if (ret)
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700376 IWL_ERR(priv, "failed to send BT env command\n");
Johannes Bergca7966c2011-04-22 10:15:23 -0700377 return ret;
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700378}
379
380
Johannes Bergca7966c2011-04-22 10:15:23 -0700381static int iwlagn_alive_notify(struct iwl_priv *priv)
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700382{
Johannes Bergcfa1da72010-11-10 18:25:46 -0800383 const struct queue_to_fifo_ac *queue_to_fifo;
Garen Tamrazian68b99312011-03-30 02:29:32 -0700384 struct iwl_rxon_context *ctx;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700385 u32 a;
386 unsigned long flags;
387 int i, chan;
388 u32 reg_val;
Wey-Yi Guy74159522011-04-05 09:42:01 -0700389 int ret;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700390
391 spin_lock_irqsave(&priv->lock, flags);
392
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700393 priv->scd_base_addr = iwl_read_prph(priv, IWLAGN_SCD_SRAM_BASE_ADDR);
394 a = priv->scd_base_addr + IWLAGN_SCD_CONTEXT_DATA_OFFSET;
395 for (; a < priv->scd_base_addr + IWLAGN_SCD_TX_STTS_BITMAP_OFFSET;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700396 a += 4)
397 iwl_write_targ_mem(priv, a, 0);
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700398 for (; a < priv->scd_base_addr + IWLAGN_SCD_TRANSLATE_TBL_OFFSET;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700399 a += 4)
400 iwl_write_targ_mem(priv, a, 0);
401 for (; a < priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700402 IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700403 iwl_write_targ_mem(priv, a, 0);
404
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700405 iwl_write_prph(priv, IWLAGN_SCD_DRAM_BASE_ADDR,
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700406 priv->scd_bc_tbls.dma >> 10);
407
408 /* Enable DMA channel */
409 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
410 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
411 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
412 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
413
414 /* Update FH chicken bits */
415 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
416 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
417 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
418
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700419 iwl_write_prph(priv, IWLAGN_SCD_QUEUECHAIN_SEL,
Johannes Berg13bb9482010-08-23 10:46:33 +0200420 IWLAGN_SCD_QUEUECHAIN_SEL_ALL(priv));
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700421 iwl_write_prph(priv, IWLAGN_SCD_AGGR_SEL, 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700422
423 /* initiate the queues */
424 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700425 iwl_write_prph(priv, IWLAGN_SCD_QUEUE_RDPTR(i), 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700426 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
427 iwl_write_targ_mem(priv, priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700428 IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700429 iwl_write_targ_mem(priv, priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700430 IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i) +
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700431 sizeof(u32),
432 ((SCD_WIN_SIZE <<
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700433 IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
434 IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700435 ((SCD_FRAME_LIMIT <<
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700436 IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
437 IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700438 }
439
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700440 iwl_write_prph(priv, IWLAGN_SCD_INTERRUPT_MASK,
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700441 IWL_MASK(0, priv->hw_params.max_txq_num));
442
443 /* Activate all Tx DMA/FIFO channels */
444 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
445
Johannes Berg13bb9482010-08-23 10:46:33 +0200446 /* map queues to FIFOs */
447 if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Johannes Berg76f379ce2010-11-10 18:25:41 -0800448 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
Johannes Berg13bb9482010-08-23 10:46:33 +0200449 else
Johannes Berg76f379ce2010-11-10 18:25:41 -0800450 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
Johannes Berg13bb9482010-08-23 10:46:33 +0200451
452 iwlagn_set_wr_ptrs(priv, priv->cmd_queue, 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700453
454 /* make sure all queue are not stopped */
455 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
456 for (i = 0; i < 4; i++)
457 atomic_set(&priv->queue_stop_count[i], 0);
Garen Tamrazian68b99312011-03-30 02:29:32 -0700458 for_each_context(priv, ctx)
459 ctx->last_tx_rejected = false;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700460
461 /* reset to 0 to enable all the queue first */
462 priv->txq_ctx_active_msk = 0;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700463
Johannes Berg13bb9482010-08-23 10:46:33 +0200464 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) != 10);
465 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) != 10);
466
467 for (i = 0; i < 10; i++) {
Johannes Bergcfa1da72010-11-10 18:25:46 -0800468 int fifo = queue_to_fifo[i].fifo;
469 int ac = queue_to_fifo[i].ac;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700470
471 iwl_txq_ctx_activate(priv, i);
472
Johannes Berg76f379ce2010-11-10 18:25:41 -0800473 if (fifo == IWL_TX_FIFO_UNUSED)
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700474 continue;
475
Johannes Bergcfa1da72010-11-10 18:25:46 -0800476 if (ac != IWL_AC_UNSET)
477 iwl_set_swq_id(&priv->txq[i], ac, i);
Johannes Berg76f379ce2010-11-10 18:25:41 -0800478 iwlagn_tx_queue_set_status(priv, &priv->txq[i], fifo, 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700479 }
480
481 spin_unlock_irqrestore(&priv->lock, flags);
482
Grumbach, Emmanuele7cad692010-11-18 03:47:38 -0800483 /* Enable L1-Active */
484 iwl_clear_bits_prph(priv, APMG_PCIDEV_STT_REG,
485 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
486
Wey-Yi Guy74159522011-04-05 09:42:01 -0700487 ret = iwlagn_send_wimax_coex(priv);
488 if (ret)
489 return ret;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700490
Wey-Yi Guy74159522011-04-05 09:42:01 -0700491 ret = iwlagn_set_Xtal_calib(priv);
492 if (ret)
493 return ret;
494
Wey-Yi Guy36127db2011-04-05 09:41:54 -0700495 return iwl_send_calib_results(priv);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700496}
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700497
498
499/**
500 * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
501 * using sample data 100 bytes apart. If these sample points are good,
502 * it's a pretty good bet that everything between them is good, too.
503 */
Johannes Berg35b1d922011-04-05 09:41:56 -0700504static int iwlcore_verify_inst_sparse(struct iwl_priv *priv,
505 struct fw_desc *fw_desc)
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700506{
Johannes Berg35b1d922011-04-05 09:41:56 -0700507 __le32 *image = (__le32 *)fw_desc->v_addr;
508 u32 len = fw_desc->len;
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700509 u32 val;
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700510 u32 i;
511
512 IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
513
514 for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
515 /* read data comes through single port, auto-incr addr */
516 /* NOTE: Use the debugless read so we don't flood kernel log
517 * if IWL_DL_IO is set */
518 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
519 i + IWLAGN_RTC_INST_LOWER_BOUND);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700520 val = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
Johannes Bergfb662162011-04-05 09:41:55 -0700521 if (val != le32_to_cpu(*image))
522 return -EIO;
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700523 }
524
Johannes Bergfb662162011-04-05 09:41:55 -0700525 return 0;
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700526}
527
Johannes Bergfb662162011-04-05 09:41:55 -0700528static void iwl_print_mismatch_inst(struct iwl_priv *priv,
Johannes Berg35b1d922011-04-05 09:41:56 -0700529 struct fw_desc *fw_desc)
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700530{
Johannes Berg35b1d922011-04-05 09:41:56 -0700531 __le32 *image = (__le32 *)fw_desc->v_addr;
532 u32 len = fw_desc->len;
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700533 u32 val;
Johannes Bergfb662162011-04-05 09:41:55 -0700534 u32 offs;
535 int errors = 0;
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700536
537 IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
538
539 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
540 IWLAGN_RTC_INST_LOWER_BOUND);
541
Johannes Bergfb662162011-04-05 09:41:55 -0700542 for (offs = 0;
543 offs < len && errors < 20;
544 offs += sizeof(u32), image++) {
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700545 /* read data comes through single port, auto-incr addr */
Johannes Berg02a7fa02011-04-05 09:42:12 -0700546 val = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700547 if (val != le32_to_cpu(*image)) {
Johannes Bergfb662162011-04-05 09:41:55 -0700548 IWL_ERR(priv, "uCode INST section at "
549 "offset 0x%x, is 0x%x, s/b 0x%x\n",
550 offs, val, le32_to_cpu(*image));
551 errors++;
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700552 }
553 }
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700554}
555
556/**
557 * iwl_verify_ucode - determine which instruction image is in SRAM,
558 * and verify its contents
559 */
Johannes Bergca7966c2011-04-22 10:15:23 -0700560static int iwl_verify_ucode(struct iwl_priv *priv, struct fw_desc *fw_desc)
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700561{
Johannes Berg35b1d922011-04-05 09:41:56 -0700562 if (!iwlcore_verify_inst_sparse(priv, fw_desc)) {
Johannes Berg3d09cdf2011-04-05 09:42:03 -0700563 IWL_DEBUG_INFO(priv, "uCode is good in inst SRAM\n");
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700564 return 0;
565 }
566
Johannes Berg35b1d922011-04-05 09:41:56 -0700567 IWL_ERR(priv, "UCODE IMAGE IN INSTRUCTION SRAM NOT VALID!!\n");
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700568
Johannes Berg35b1d922011-04-05 09:41:56 -0700569 iwl_print_mismatch_inst(priv, fw_desc);
Johannes Bergfb662162011-04-05 09:41:55 -0700570 return -EIO;
Wey-Yi Guydb41dd272010-05-10 14:15:25 -0700571}
Johannes Bergca7966c2011-04-22 10:15:23 -0700572
573struct iwlagn_alive_data {
574 bool valid;
575 u8 subtype;
576};
577
578static void iwlagn_alive_fn(struct iwl_priv *priv,
579 struct iwl_rx_packet *pkt,
580 void *data)
581{
582 struct iwlagn_alive_data *alive_data = data;
583 struct iwl_alive_resp *palive;
584
585 palive = &pkt->u.alive_frame;
586
587 IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
588 "0x%01X 0x%01X\n",
589 palive->is_valid, palive->ver_type,
590 palive->ver_subtype);
591
592 priv->device_pointers.error_event_table =
593 le32_to_cpu(palive->error_event_table_ptr);
594 priv->device_pointers.log_event_table =
595 le32_to_cpu(palive->log_event_table_ptr);
596
597 alive_data->subtype = palive->ver_subtype;
598 alive_data->valid = palive->is_valid == UCODE_VALID_OK;
599}
600
601#define UCODE_ALIVE_TIMEOUT HZ
602#define UCODE_CALIB_TIMEOUT (2*HZ)
603
604int iwlagn_load_ucode_wait_alive(struct iwl_priv *priv,
605 struct fw_desc *inst_image,
606 struct fw_desc *data_image,
607 int subtype, int alternate_subtype)
608{
609 struct iwl_notification_wait alive_wait;
610 struct iwlagn_alive_data alive_data;
611 int ret;
612 enum iwlagn_ucode_subtype old_type;
613
614 ret = iwlagn_start_device(priv);
615 if (ret)
616 return ret;
617
618 iwlagn_init_notification_wait(priv, &alive_wait, REPLY_ALIVE,
619 iwlagn_alive_fn, &alive_data);
620
621 old_type = priv->ucode_type;
622 priv->ucode_type = subtype;
623
624 ret = iwlagn_load_given_ucode(priv, inst_image, data_image);
625 if (ret) {
626 priv->ucode_type = old_type;
627 iwlagn_remove_notification(priv, &alive_wait);
628 return ret;
629 }
630
631 /* Remove all resets to allow NIC to operate */
632 iwl_write32(priv, CSR_RESET, 0);
633
634 /*
635 * Some things may run in the background now, but we
636 * just wait for the ALIVE notification here.
637 */
638 ret = iwlagn_wait_notification(priv, &alive_wait, UCODE_ALIVE_TIMEOUT);
639 if (ret) {
640 priv->ucode_type = old_type;
641 return ret;
642 }
643
644 if (!alive_data.valid) {
645 IWL_ERR(priv, "Loaded ucode is not valid!\n");
646 priv->ucode_type = old_type;
647 return -EIO;
648 }
649
650 if (alive_data.subtype != subtype &&
651 alive_data.subtype != alternate_subtype) {
652 IWL_ERR(priv,
653 "Loaded ucode is not expected type (got %d, expected %d)!\n",
654 alive_data.subtype, subtype);
655 priv->ucode_type = old_type;
656 return -EIO;
657 }
658
659 ret = iwl_verify_ucode(priv, inst_image);
660 if (ret) {
661 priv->ucode_type = old_type;
662 return ret;
663 }
664
665 /* delay a bit to give rfkill time to run */
666 msleep(5);
667
668 ret = iwlagn_alive_notify(priv);
669 if (ret) {
670 IWL_WARN(priv,
671 "Could not complete ALIVE transition: %d\n", ret);
672 priv->ucode_type = old_type;
673 return ret;
674 }
675
676 return 0;
677}
678
679int iwlagn_run_init_ucode(struct iwl_priv *priv)
680{
681 struct iwl_notification_wait calib_wait;
682 int ret;
683
684 lockdep_assert_held(&priv->mutex);
685
686 /* No init ucode required? Curious, but maybe ok */
687 if (!priv->ucode_init.len)
688 return 0;
689
690 if (priv->ucode_type != UCODE_SUBTYPE_NONE_LOADED)
691 return 0;
692
693 iwlagn_init_notification_wait(priv, &calib_wait,
694 CALIBRATION_COMPLETE_NOTIFICATION,
695 NULL, NULL);
696
697 /* Will also start the device */
698 ret = iwlagn_load_ucode_wait_alive(priv, &priv->ucode_init,
699 &priv->ucode_init_data,
700 UCODE_SUBTYPE_INIT, -1);
701 if (ret)
702 goto error;
703
704 ret = iwlagn_init_alive_start(priv);
705 if (ret)
706 goto error;
707
708 /*
709 * Some things may run in the background now, but we
710 * just wait for the calibration complete notification.
711 */
712 ret = iwlagn_wait_notification(priv, &calib_wait, UCODE_CALIB_TIMEOUT);
713
714 goto out;
715
716 error:
717 iwlagn_remove_notification(priv, &calib_wait);
718 out:
719 /* Whatever happened, stop the device */
720 iwlagn_stop_device(priv);
721 return ret;
722}