blob: d3b94b043a92ee67d8d136432925f52d474e3ad6 [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040019#include <linux/err.h>
20#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080021#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070024#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020025#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040027#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040028#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070029
Kevin Cernekeeaa084652011-05-08 10:48:00 -070030#include <linux/mtd/cfi.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080031#include <linux/mtd/mtd.h>
32#include <linux/mtd/partitions.h>
Shaohui Xie5f949132011-10-14 15:49:00 +080033#include <linux/of_platform.h>
David Brownell7d5230e2007-06-24 15:09:13 -070034
Mike Lavender2f9f7622006-01-08 13:34:27 -080035#include <linux/spi/spi.h>
36#include <linux/spi/flash.h>
37
Mike Lavender2f9f7622006-01-08 13:34:27 -080038/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070039#define OPCODE_WREN 0x06 /* Write enable */
40#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070041#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080042#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070043#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
44#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000045#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
David Woodhouse02d087d2007-06-28 22:38:38 +010046#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000047#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010048#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080049#define OPCODE_RDID 0x9f /* Read JEDEC ID */
50
Brian Norris87c95112013-04-11 01:34:57 -070051/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
52#define OPCODE_NORM_READ_4B 0x13 /* Read data bytes (low frequency) */
53#define OPCODE_FAST_READ_4B 0x0c /* Read data bytes (high frequency) */
54#define OPCODE_PP_4B 0x12 /* Page program (up to 256 bytes) */
55#define OPCODE_SE_4B 0xdc /* Sector erase (usually 64KiB) */
56
Graf Yang49aac4a2009-06-15 08:23:41 +000057/* Used for SST flashes only. */
58#define OPCODE_BP 0x02 /* Byte program */
59#define OPCODE_WRDI 0x04 /* Write disable */
60#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
61
Brian Norriscaddab02013-04-11 01:34:58 -070062/* Used for Macronix and Winbond flashes. */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070063#define OPCODE_EN4B 0xb7 /* Enter 4-byte mode */
64#define OPCODE_EX4B 0xe9 /* Exit 4-byte mode */
65
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -070066/* Used for Spansion flashes only. */
67#define OPCODE_BRWR 0x17 /* Bank register write */
68
Mike Lavender2f9f7622006-01-08 13:34:27 -080069/* Status Register bits. */
70#define SR_WIP 1 /* Write in progress */
71#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070072/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080073#define SR_BP0 4 /* Block protect 0 */
74#define SR_BP1 8 /* Block protect 1 */
75#define SR_BP2 0x10 /* Block protect 2 */
76#define SR_SRWD 0x80 /* SR write protect */
77
78/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040079#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070080#define MAX_CMD_SIZE 5
Mike Lavender2f9f7622006-01-08 13:34:27 -080081
Kevin Cernekeeaa084652011-05-08 10:48:00 -070082#define JEDEC_MFR(_jedec_id) ((_jedec_id) >> 16)
83
Mike Lavender2f9f7622006-01-08 13:34:27 -080084/****************************************************************************/
85
86struct m25p {
87 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -070088 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -080089 struct mtd_info mtd;
Anton Vorontsov837479d2009-10-12 20:24:40 +040090 u16 page_size;
91 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -070092 u8 erase_opcode;
Brian Norris87c95112013-04-11 01:34:57 -070093 u8 read_opcode;
94 u8 program_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +010095 u8 *command;
Marek Vasut12ad2be2012-09-24 03:39:39 +020096 bool fast_read;
Mike Lavender2f9f7622006-01-08 13:34:27 -080097};
98
99static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
100{
101 return container_of(mtd, struct m25p, mtd);
102}
103
104/****************************************************************************/
105
106/*
107 * Internal helper functions
108 */
109
110/*
111 * Read the status register, returning its value in the location
112 * Return the status register value.
113 * Returns negative if error occurred.
114 */
115static int read_sr(struct m25p *flash)
116{
117 ssize_t retval;
118 u8 code = OPCODE_RDSR;
119 u8 val;
120
121 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
122
123 if (retval < 0) {
124 dev_err(&flash->spi->dev, "error %d reading SR\n",
125 (int) retval);
126 return retval;
127 }
128
129 return val;
130}
131
Michael Hennerich72289822008-07-03 23:54:42 -0700132/*
133 * Write status register 1 byte
134 * Returns negative if error occurred.
135 */
136static int write_sr(struct m25p *flash, u8 val)
137{
138 flash->command[0] = OPCODE_WRSR;
139 flash->command[1] = val;
140
141 return spi_write(flash->spi, flash->command, 2);
142}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800143
144/*
145 * Set write enable latch with Write Enable command.
146 * Returns negative if error occurred.
147 */
148static inline int write_enable(struct m25p *flash)
149{
150 u8 code = OPCODE_WREN;
151
David Woodhouse8a1a6272008-10-20 09:26:16 +0100152 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800153}
154
Graf Yang49aac4a2009-06-15 08:23:41 +0000155/*
156 * Send write disble instruction to the chip.
157 */
158static inline int write_disable(struct m25p *flash)
159{
160 u8 code = OPCODE_WRDI;
161
162 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
163}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800164
165/*
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700166 * Enable/disable 4-byte addressing mode.
167 */
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700168static inline int set_4byte(struct m25p *flash, u32 jedec_id, int enable)
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700169{
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700170 switch (JEDEC_MFR(jedec_id)) {
171 case CFI_MFR_MACRONIX:
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200172 case 0xEF /* winbond */:
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700173 flash->command[0] = enable ? OPCODE_EN4B : OPCODE_EX4B;
174 return spi_write(flash->spi, flash->command, 1);
175 default:
176 /* Spansion style */
177 flash->command[0] = OPCODE_BRWR;
178 flash->command[1] = enable << 7;
179 return spi_write(flash->spi, flash->command, 2);
180 }
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700181}
182
183/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800184 * Service routine to read status register until ready, or timeout occurs.
185 * Returns non-zero if error.
186 */
187static int wait_till_ready(struct m25p *flash)
188{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100189 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800190 int sr;
191
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100192 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
193
194 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800195 if ((sr = read_sr(flash)) < 0)
196 break;
197 else if (!(sr & SR_WIP))
198 return 0;
199
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100200 cond_resched();
201
202 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800203
204 return 1;
205}
206
Chen Gongfaff3752008-08-11 16:59:13 +0800207/*
208 * Erase the whole flash memory
209 *
210 * Returns 0 if successful, non-zero otherwise.
211 */
Chen Gong78546432008-11-26 10:23:57 +0000212static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800213{
Brian Norris0a32a102011-07-19 10:06:10 -0700214 pr_debug("%s: %s %lldKiB\n", dev_name(&flash->spi->dev), __func__,
215 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800216
217 /* Wait until finished previous write command. */
218 if (wait_till_ready(flash))
219 return 1;
220
221 /* Send write enable, then erase commands. */
222 write_enable(flash);
223
224 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000225 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800226
227 spi_write(flash->spi, flash->command, 1);
228
229 return 0;
230}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800231
Anton Vorontsov837479d2009-10-12 20:24:40 +0400232static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
233{
234 /* opcode is in cmd[0] */
235 cmd[1] = addr >> (flash->addr_width * 8 - 8);
236 cmd[2] = addr >> (flash->addr_width * 8 - 16);
237 cmd[3] = addr >> (flash->addr_width * 8 - 24);
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700238 cmd[4] = addr >> (flash->addr_width * 8 - 32);
Anton Vorontsov837479d2009-10-12 20:24:40 +0400239}
240
241static int m25p_cmdsz(struct m25p *flash)
242{
243 return 1 + flash->addr_width;
244}
245
Mike Lavender2f9f7622006-01-08 13:34:27 -0800246/*
247 * Erase one sector of flash memory at offset ``offset'' which is any
248 * address within the sector which should be erased.
249 *
250 * Returns 0 if successful, non-zero otherwise.
251 */
252static int erase_sector(struct m25p *flash, u32 offset)
253{
Brian Norris0a32a102011-07-19 10:06:10 -0700254 pr_debug("%s: %s %dKiB at 0x%08x\n", dev_name(&flash->spi->dev),
255 __func__, flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800256
257 /* Wait until finished previous write command. */
258 if (wait_till_ready(flash))
259 return 1;
260
261 /* Send write enable, then erase commands. */
262 write_enable(flash);
263
264 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700265 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400266 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800267
Anton Vorontsov837479d2009-10-12 20:24:40 +0400268 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800269
270 return 0;
271}
272
273/****************************************************************************/
274
275/*
276 * MTD implementation
277 */
278
279/*
280 * Erase an address range on the flash chip. The address range may extend
281 * one or more erase sectors. Return an error is there is a problem erasing.
282 */
283static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
284{
285 struct m25p *flash = mtd_to_m25p(mtd);
286 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200287 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800288
Brian Norris0a32a102011-07-19 10:06:10 -0700289 pr_debug("%s: %s at 0x%llx, len %lld\n", dev_name(&flash->spi->dev),
290 __func__, (long long)instr->addr,
291 (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800292
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200293 div_u64_rem(instr->len, mtd->erasesize, &rem);
294 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800295 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800296
297 addr = instr->addr;
298 len = instr->len;
299
David Brownell7d5230e2007-06-24 15:09:13 -0700300 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800301
Chen Gong78546432008-11-26 10:23:57 +0000302 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400303 if (len == flash->mtd.size) {
304 if (erase_chip(flash)) {
305 instr->state = MTD_ERASE_FAILED;
306 mutex_unlock(&flash->lock);
307 return -EIO;
308 }
Chen Gong78546432008-11-26 10:23:57 +0000309
310 /* REVISIT in some cases we could speed up erasing large regions
311 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
312 * to use "small sector erase", but that's not always optimal.
313 */
314
315 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800316 } else {
317 while (len) {
318 if (erase_sector(flash, addr)) {
319 instr->state = MTD_ERASE_FAILED;
320 mutex_unlock(&flash->lock);
321 return -EIO;
322 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800323
Chen Gongfaff3752008-08-11 16:59:13 +0800324 addr += mtd->erasesize;
325 len -= mtd->erasesize;
326 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800327 }
328
David Brownell7d5230e2007-06-24 15:09:13 -0700329 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800330
331 instr->state = MTD_ERASE_DONE;
332 mtd_erase_callback(instr);
333
334 return 0;
335}
336
337/*
338 * Read an address range from the flash chip. The address range
339 * may be any size provided it is within the physical boundaries.
340 */
341static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
342 size_t *retlen, u_char *buf)
343{
344 struct m25p *flash = mtd_to_m25p(mtd);
345 struct spi_transfer t[2];
346 struct spi_message m;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200347 uint8_t opcode;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800348
Brian Norris0a32a102011-07-19 10:06:10 -0700349 pr_debug("%s: %s from 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
350 __func__, (u32)from, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800351
Vitaly Wool8275c642006-01-08 13:34:28 -0800352 spi_message_init(&m);
353 memset(t, 0, (sizeof t));
354
Bryan Wu2230b762008-04-25 12:07:32 +0800355 /* NOTE:
356 * OPCODE_FAST_READ (if available) is faster.
357 * Should add 1 byte DUMMY_BYTE.
358 */
Vitaly Wool8275c642006-01-08 13:34:28 -0800359 t[0].tx_buf = flash->command;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200360 t[0].len = m25p_cmdsz(flash) + (flash->fast_read ? 1 : 0);
Vitaly Wool8275c642006-01-08 13:34:28 -0800361 spi_message_add_tail(&t[0], &m);
362
363 t[1].rx_buf = buf;
364 t[1].len = len;
365 spi_message_add_tail(&t[1], &m);
366
David Brownell7d5230e2007-06-24 15:09:13 -0700367 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800368
369 /* Wait till previous write/erase is done. */
370 if (wait_till_ready(flash)) {
371 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700372 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800373 return 1;
374 }
375
David Brownellfa0a8c72007-06-24 15:12:35 -0700376 /* FIXME switch to OPCODE_FAST_READ. It's required for higher
377 * clocks; and at this writing, every chip this driver handles
378 * supports that opcode.
379 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800380
381 /* Set up the write data buffer. */
Brian Norris87c95112013-04-11 01:34:57 -0700382 opcode = flash->read_opcode;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200383 flash->command[0] = opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400384 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800385
Mike Lavender2f9f7622006-01-08 13:34:27 -0800386 spi_sync(flash->spi, &m);
387
Marek Vasut12ad2be2012-09-24 03:39:39 +0200388 *retlen = m.actual_length - m25p_cmdsz(flash) -
389 (flash->fast_read ? 1 : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800390
David Brownell7d5230e2007-06-24 15:09:13 -0700391 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800392
393 return 0;
394}
395
396/*
397 * Write an address range to the flash chip. Data must be written in
398 * FLASH_PAGESIZE chunks. The address range may be any size provided
399 * it is within the physical boundaries.
400 */
401static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
402 size_t *retlen, const u_char *buf)
403{
404 struct m25p *flash = mtd_to_m25p(mtd);
405 u32 page_offset, page_size;
406 struct spi_transfer t[2];
407 struct spi_message m;
408
Brian Norris0a32a102011-07-19 10:06:10 -0700409 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
410 __func__, (u32)to, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800411
Vitaly Wool8275c642006-01-08 13:34:28 -0800412 spi_message_init(&m);
413 memset(t, 0, (sizeof t));
414
415 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400416 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800417 spi_message_add_tail(&t[0], &m);
418
419 t[1].tx_buf = buf;
420 spi_message_add_tail(&t[1], &m);
421
David Brownell7d5230e2007-06-24 15:09:13 -0700422 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800423
424 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800425 if (wait_till_ready(flash)) {
426 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800427 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800428 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800429
430 write_enable(flash);
431
Mike Lavender2f9f7622006-01-08 13:34:27 -0800432 /* Set up the opcode in the write buffer. */
Brian Norris87c95112013-04-11 01:34:57 -0700433 flash->command[0] = flash->program_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400434 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800435
Anton Vorontsov837479d2009-10-12 20:24:40 +0400436 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800437
438 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400439 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800440 t[1].len = len;
441
442 spi_sync(flash->spi, &m);
443
Anton Vorontsov837479d2009-10-12 20:24:40 +0400444 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800445 } else {
446 u32 i;
447
448 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400449 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800450
Mike Lavender2f9f7622006-01-08 13:34:27 -0800451 t[1].len = page_size;
452 spi_sync(flash->spi, &m);
453
Anton Vorontsov837479d2009-10-12 20:24:40 +0400454 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800455
Anton Vorontsov837479d2009-10-12 20:24:40 +0400456 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800457 for (i = page_size; i < len; i += page_size) {
458 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400459 if (page_size > flash->page_size)
460 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800461
462 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400463 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800464
465 t[1].tx_buf = buf + i;
466 t[1].len = page_size;
467
468 wait_till_ready(flash);
469
470 write_enable(flash);
471
472 spi_sync(flash->spi, &m);
473
Dan Carpenterb06cd212010-08-12 09:53:52 +0200474 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700475 }
476 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800477
David Brownell7d5230e2007-06-24 15:09:13 -0700478 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800479
480 return 0;
481}
482
Graf Yang49aac4a2009-06-15 08:23:41 +0000483static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
484 size_t *retlen, const u_char *buf)
485{
486 struct m25p *flash = mtd_to_m25p(mtd);
487 struct spi_transfer t[2];
488 struct spi_message m;
489 size_t actual;
490 int cmd_sz, ret;
491
Brian Norris0a32a102011-07-19 10:06:10 -0700492 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
493 __func__, (u32)to, len);
Nicolas Ferredcf12462010-12-15 12:59:32 +0100494
Graf Yang49aac4a2009-06-15 08:23:41 +0000495 spi_message_init(&m);
496 memset(t, 0, (sizeof t));
497
498 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400499 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000500 spi_message_add_tail(&t[0], &m);
501
502 t[1].tx_buf = buf;
503 spi_message_add_tail(&t[1], &m);
504
505 mutex_lock(&flash->lock);
506
507 /* Wait until finished previous write command. */
508 ret = wait_till_ready(flash);
509 if (ret)
510 goto time_out;
511
512 write_enable(flash);
513
514 actual = to % 2;
515 /* Start write from odd address. */
516 if (actual) {
517 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400518 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000519
520 /* write one byte. */
521 t[1].len = 1;
522 spi_sync(flash->spi, &m);
523 ret = wait_till_ready(flash);
524 if (ret)
525 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400526 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000527 }
528 to += actual;
529
530 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400531 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000532
533 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400534 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000535 for (; actual < len - 1; actual += 2) {
536 t[0].len = cmd_sz;
537 /* write two bytes. */
538 t[1].len = 2;
539 t[1].tx_buf = buf + actual;
540
541 spi_sync(flash->spi, &m);
542 ret = wait_till_ready(flash);
543 if (ret)
544 goto time_out;
545 *retlen += m.actual_length - cmd_sz;
546 cmd_sz = 1;
547 to += 2;
548 }
549 write_disable(flash);
550 ret = wait_till_ready(flash);
551 if (ret)
552 goto time_out;
553
554 /* Write out trailing byte if it exists. */
555 if (actual != len) {
556 write_enable(flash);
557 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400558 m25p_addr2cmd(flash, to, flash->command);
559 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000560 t[1].len = 1;
561 t[1].tx_buf = buf + actual;
562
563 spi_sync(flash->spi, &m);
564 ret = wait_till_ready(flash);
565 if (ret)
566 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400567 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000568 write_disable(flash);
569 }
570
571time_out:
572 mutex_unlock(&flash->lock);
573 return ret;
574}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800575
Austin Boyle972e1b72013-01-04 13:02:28 +1300576static int m25p80_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
577{
578 struct m25p *flash = mtd_to_m25p(mtd);
579 uint32_t offset = ofs;
580 uint8_t status_old, status_new;
581 int res = 0;
582
583 mutex_lock(&flash->lock);
584 /* Wait until finished previous command */
585 if (wait_till_ready(flash)) {
586 res = 1;
587 goto err;
588 }
589
590 status_old = read_sr(flash);
591
592 if (offset < flash->mtd.size-(flash->mtd.size/2))
593 status_new = status_old | SR_BP2 | SR_BP1 | SR_BP0;
594 else if (offset < flash->mtd.size-(flash->mtd.size/4))
595 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
596 else if (offset < flash->mtd.size-(flash->mtd.size/8))
597 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
598 else if (offset < flash->mtd.size-(flash->mtd.size/16))
599 status_new = (status_old & ~(SR_BP0|SR_BP1)) | SR_BP2;
600 else if (offset < flash->mtd.size-(flash->mtd.size/32))
601 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
602 else if (offset < flash->mtd.size-(flash->mtd.size/64))
603 status_new = (status_old & ~(SR_BP2|SR_BP0)) | SR_BP1;
604 else
605 status_new = (status_old & ~(SR_BP2|SR_BP1)) | SR_BP0;
606
607 /* Only modify protection if it will not unlock other areas */
608 if ((status_new&(SR_BP2|SR_BP1|SR_BP0)) >
609 (status_old&(SR_BP2|SR_BP1|SR_BP0))) {
610 write_enable(flash);
611 if (write_sr(flash, status_new) < 0) {
612 res = 1;
613 goto err;
614 }
615 }
616
617err: mutex_unlock(&flash->lock);
618 return res;
619}
620
621static int m25p80_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
622{
623 struct m25p *flash = mtd_to_m25p(mtd);
624 uint32_t offset = ofs;
625 uint8_t status_old, status_new;
626 int res = 0;
627
628 mutex_lock(&flash->lock);
629 /* Wait until finished previous command */
630 if (wait_till_ready(flash)) {
631 res = 1;
632 goto err;
633 }
634
635 status_old = read_sr(flash);
636
637 if (offset+len > flash->mtd.size-(flash->mtd.size/64))
638 status_new = status_old & ~(SR_BP2|SR_BP1|SR_BP0);
639 else if (offset+len > flash->mtd.size-(flash->mtd.size/32))
640 status_new = (status_old & ~(SR_BP2|SR_BP1)) | SR_BP0;
641 else if (offset+len > flash->mtd.size-(flash->mtd.size/16))
642 status_new = (status_old & ~(SR_BP2|SR_BP0)) | SR_BP1;
643 else if (offset+len > flash->mtd.size-(flash->mtd.size/8))
644 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
645 else if (offset+len > flash->mtd.size-(flash->mtd.size/4))
646 status_new = (status_old & ~(SR_BP0|SR_BP1)) | SR_BP2;
647 else if (offset+len > flash->mtd.size-(flash->mtd.size/2))
648 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
649 else
650 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
651
652 /* Only modify protection if it will not lock other areas */
653 if ((status_new&(SR_BP2|SR_BP1|SR_BP0)) <
654 (status_old&(SR_BP2|SR_BP1|SR_BP0))) {
655 write_enable(flash);
656 if (write_sr(flash, status_new) < 0) {
657 res = 1;
658 goto err;
659 }
660 }
661
662err: mutex_unlock(&flash->lock);
663 return res;
664}
665
Mike Lavender2f9f7622006-01-08 13:34:27 -0800666/****************************************************************************/
667
668/*
669 * SPI device driver setup and teardown
670 */
671
672struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700673 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
674 * a high byte of zero plus three data bytes: the manufacturer id,
675 * then a two byte device id.
676 */
677 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800678 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700679
680 /* The size listed here is what works with OPCODE_SE, which isn't
681 * necessarily called a "sector" by the vendor.
682 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800683 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700684 u16 n_sectors;
685
Anton Vorontsov837479d2009-10-12 20:24:40 +0400686 u16 page_size;
687 u16 addr_width;
688
David Brownellfa0a8c72007-06-24 15:12:35 -0700689 u16 flags;
690#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400691#define M25P_NO_ERASE 0x02 /* No erase command needed */
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100692#define SST_WRITE 0x04 /* use SST byte programming */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800693};
694
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400695#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
696 ((kernel_ulong_t)&(struct flash_info) { \
697 .jedec_id = (_jedec_id), \
698 .ext_id = (_ext_id), \
699 .sector_size = (_sector_size), \
700 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400701 .page_size = 256, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400702 .flags = (_flags), \
703 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700704
Anton Vorontsov837479d2009-10-12 20:24:40 +0400705#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width) \
706 ((kernel_ulong_t)&(struct flash_info) { \
707 .sector_size = (_sector_size), \
708 .n_sectors = (_n_sectors), \
709 .page_size = (_page_size), \
710 .addr_width = (_addr_width), \
711 .flags = M25P_NO_ERASE, \
712 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700713
714/* NOTE: double check command sets and memory organization when you add
715 * more flash chips. This current list focusses on newer chips, which
716 * have been converging on command sets which including JEDEC ID.
717 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400718static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700719 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400720 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
721 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700722
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400723 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
Mikhail Kshevetskiyada766e2011-09-23 19:36:18 +0400724 { "at25df321a", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400725 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700726
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400727 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
728 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
729 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
Aleksandr Koltsoff8fffed82011-01-04 10:42:35 +0200730 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700731
Chunhe Lana5b2d762012-06-19 10:55:08 +0800732 { "at45db081d", INFO(0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
733
Gabor Juhos37a23c202011-01-25 11:20:26 +0100734 /* EON -- en25xxx */
735 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200736 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
Shaohui Xie86a98932011-09-30 15:08:38 +0800737 { "en25q32b", INFO(0x1c3016, 0, 64 * 1024, 64, 0) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200738 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
Gabor Juhos58d864e2012-08-26 10:37:31 +0200739 { "en25q64", INFO(0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
Daniel Schwierzeck6b751522013-02-10 19:54:07 +0100740 { "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512, 0) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200741
Marek Vasut5ca11ca2012-05-01 04:04:00 +0200742 /* Everspin */
743 { "mr25h256", CAT25_INFO( 32 * 1024, 1, 256, 2) },
744
Michel Stempin55bf75b2013-01-06 00:39:36 +0100745 /* GigaDevice */
746 { "gd25q32", INFO(0xc84016, 0, 64 * 1024, 64, SECT_4K) },
747 { "gd25q64", INFO(0xc84017, 0, 64 * 1024, 128, SECT_4K) },
748
Gabor Juhosf80e5212010-08-05 16:58:36 +0200749 /* Intel/Numonyx -- xxxs33b */
750 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
751 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
752 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
753
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200754 /* Macronix */
John Crispinbb08bc12012-04-30 19:30:45 +0200755 { "mx25l2005a", INFO(0xc22012, 0, 64 * 1024, 4, SECT_4K) },
Simon Guinotdf0094d2009-12-05 15:28:00 +0100756 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100757 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Gabor Juhos9c76b4e2011-03-25 08:48:52 +0100758 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400759 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
760 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
761 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
762 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700763 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
Kevin Cernekeeac622f52010-10-30 21:11:04 -0700764 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
Daniel Schwierzeckf99527542013-02-10 19:53:44 +0100765 { "mx66l51235l", INFO(0xc2201a, 0, 64 * 1024, 1024, 0) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200766
Vivien Didelot8da28682012-08-14 15:24:07 -0400767 /* Micron */
Brian Norrise66e2802013-02-22 14:07:22 -0800768 { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, 0) },
Liming Wang98a9e242012-11-22 14:58:09 +0800769 { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, 0) },
770 { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, 0) },
Vivien Didelot8da28682012-08-14 15:24:07 -0400771 { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K) },
772
David Brownellfa0a8c72007-06-24 15:12:35 -0700773 /* Spansion -- single (large) sector size only, at least
774 * for the chips listed here (without boot sectors).
775 */
Marek Vasutb277f772012-09-04 05:31:36 +0200776 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, 0) },
777 { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, 0) },
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700778 { "s25fl256s0", INFO(0x010219, 0x4d00, 256 * 1024, 128, 0) },
779 { "s25fl256s1", INFO(0x010219, 0x4d01, 64 * 1024, 512, 0) },
Kevin Cernekee3d2d2b62011-05-08 10:48:02 -0700780 { "s25fl512s", INFO(0x010220, 0x4d00, 256 * 1024, 256, 0) },
781 { "s70fl01gs", INFO(0x010221, 0x4d00, 256 * 1024, 256, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400782 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
783 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
784 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
785 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
Marek Vasut8bb8b852012-07-06 08:10:26 +0200786 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
787 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
788 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
789 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
790 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
Gernot Hoylerf2df1ae2010-09-02 17:27:20 +0200791 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
792 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700793
794 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100795 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
796 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
797 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
798 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
Krzysztof Mazur89134052013-02-22 15:51:06 +0100799 { "sst25vf064c", INFO(0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100800 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) },
801 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) },
802 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) },
803 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700804
805 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400806 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
807 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
808 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
809 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
810 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
811 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
812 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
813 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
814 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
Knut Wohlrab48003992012-07-17 15:45:53 +0200815 { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700816
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400817 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
818 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
819 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
820 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
821 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
822 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
823 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
824 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
825 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
826
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400827 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
828 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
829 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700830
Alexandre Pereira da Silva943b35a2012-06-12 16:42:40 -0300831 { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400832 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
833 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700834
Kevin Cernekee16004f32011-05-08 10:47:59 -0700835 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
836 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
837 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
838 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
Yoshihiro Shimodad8f90b22011-02-09 17:00:33 +0900839
David Woodhouse02d087d2007-06-28 22:38:38 +0100840 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400841 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
842 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
843 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
844 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
845 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
846 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos0af18d22010-08-04 21:14:27 +0200847 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
ing. Federico Fuga9d6367f2012-06-05 17:37:01 +0200848 { "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400849 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Thierry Redingd2ac4672010-08-30 13:00:48 +0200850 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Thomas Abraham4fba37a2012-05-09 04:04:54 +0530851 { "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
Stephen Warren9b7ef602012-11-12 12:58:28 -0700852 { "w25q80bl", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
Rafał Miłecki001c33a2013-02-24 13:57:26 +0100853 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200854 { "w25q256", INFO(0xef4019, 0, 64 * 1024, 512, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800855
Anton Vorontsov837479d2009-10-12 20:24:40 +0400856 /* Catalyst / On Semiconductor -- non-JEDEC */
857 { "cat25c11", CAT25_INFO( 16, 8, 16, 1) },
858 { "cat25c03", CAT25_INFO( 32, 8, 16, 2) },
859 { "cat25c09", CAT25_INFO( 128, 8, 32, 2) },
860 { "cat25c17", CAT25_INFO( 256, 8, 32, 2) },
861 { "cat25128", CAT25_INFO(2048, 8, 64, 2) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400862 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800863};
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400864MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800865
Bill Pemberton06f25512012-11-19 13:23:07 -0500866static const struct spi_device_id *jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -0700867{
868 int tmp;
869 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +0800870 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -0700871 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +0800872 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -0700873 struct flash_info *info;
874
875 /* JEDEC also defines an optional "extended device information"
876 * string for after vendor-specific data, after the three bytes
877 * we use here. Supporting some chips might require using it.
878 */
Chen Gongdaa84732008-09-16 14:14:12 +0800879 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -0700880 if (tmp < 0) {
Brian Norris289c0522011-07-19 10:06:09 -0700881 pr_debug("%s: error %d reading JEDEC ID\n",
Brian Norris0a32a102011-07-19 10:06:10 -0700882 dev_name(&spi->dev), tmp);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400883 return ERR_PTR(tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -0700884 }
885 jedec = id[0];
886 jedec = jedec << 8;
887 jedec |= id[1];
888 jedec = jedec << 8;
889 jedec |= id[2];
890
Chen Gongd0e8c472008-08-11 16:59:15 +0800891 ext_jedec = id[3] << 8 | id[4];
892
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400893 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
894 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +0000895 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +0000896 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +0800897 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400898 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +0000899 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700900 }
Kevin Cernekeef0dff9b2010-10-30 21:11:02 -0700901 dev_err(&spi->dev, "unrecognized JEDEC id %06x\n", jedec);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400902 return ERR_PTR(-ENODEV);
David Brownellfa0a8c72007-06-24 15:12:35 -0700903}
904
905
Mike Lavender2f9f7622006-01-08 13:34:27 -0800906/*
907 * board specific setup should have ensured the SPI clock used here
908 * matches what the READ command supports, at least until this driver
909 * understands FAST_READ (for clocks over 25 MHz).
910 */
Bill Pemberton06f25512012-11-19 13:23:07 -0500911static int m25p_probe(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800912{
Anton Vorontsov18c61822009-10-12 20:24:38 +0400913 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800914 struct flash_platform_data *data;
915 struct m25p *flash;
916 struct flash_info *info;
917 unsigned i;
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +0400918 struct mtd_part_parser_data ppdata;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200919 struct device_node __maybe_unused *np = spi->dev.of_node;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800920
Shaohui Xie5f949132011-10-14 15:49:00 +0800921#ifdef CONFIG_MTD_OF_PARTS
Marek Vasut12ad2be2012-09-24 03:39:39 +0200922 if (!of_device_is_available(np))
Shaohui Xie5f949132011-10-14 15:49:00 +0800923 return -ENODEV;
924#endif
925
Mike Lavender2f9f7622006-01-08 13:34:27 -0800926 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -0700927 * well as how this board partitions it. If we don't have
928 * a chip ID, try the JEDEC id commands; they'll work for most
929 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -0800930 */
931 data = spi->dev.platform_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700932 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400933 const struct spi_device_id *plat_id;
934
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400935 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400936 plat_id = &m25p_ids[i];
937 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400938 continue;
939 break;
David Brownellfa0a8c72007-06-24 15:12:35 -0700940 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800941
Dan Carpenterf78ec6b2010-08-12 09:58:27 +0200942 if (i < ARRAY_SIZE(m25p_ids) - 1)
Anton Vorontsov18c61822009-10-12 20:24:38 +0400943 id = plat_id;
944 else
945 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400946 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700947
Anton Vorontsov18c61822009-10-12 20:24:38 +0400948 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700949
Anton Vorontsov18c61822009-10-12 20:24:38 +0400950 if (info->jedec_id) {
951 const struct spi_device_id *jid;
952
953 jid = jedec_probe(spi);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400954 if (IS_ERR(jid)) {
955 return PTR_ERR(jid);
Anton Vorontsov18c61822009-10-12 20:24:38 +0400956 } else if (jid != id) {
957 /*
958 * JEDEC knows better, so overwrite platform ID. We
959 * can't trust partitions any longer, but we'll let
960 * mtd apply them anyway, since some partitions may be
961 * marked read-only, and we don't want to lose that
962 * information, even if it's not 100% accurate.
963 */
964 dev_warn(&spi->dev, "found %s, expected %s\n",
965 jid->name, id->name);
966 id = jid;
967 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700968 }
Anton Vorontsov18c61822009-10-12 20:24:38 +0400969 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800970
Christoph Lametere94b1762006-12-06 20:33:17 -0800971 flash = kzalloc(sizeof *flash, GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800972 if (!flash)
973 return -ENOMEM;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200974 flash->command = kmalloc(MAX_CMD_SIZE + (flash->fast_read ? 1 : 0),
975 GFP_KERNEL);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100976 if (!flash->command) {
977 kfree(flash);
978 return -ENOMEM;
979 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800980
981 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -0700982 mutex_init(&flash->lock);
Jingoo Han975aefc2013-04-06 15:41:32 +0900983 spi_set_drvdata(spi, flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800984
Michael Hennerich72289822008-07-03 23:54:42 -0700985 /*
Gabor Juhosf80e5212010-08-05 16:58:36 +0200986 * Atmel, SST and Intel/Numonyx serial flash tend to power
Graf Yangea60658a2009-09-24 15:46:22 -0400987 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -0700988 */
989
Kevin Cernekeeaa084652011-05-08 10:48:00 -0700990 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ATMEL ||
991 JEDEC_MFR(info->jedec_id) == CFI_MFR_INTEL ||
992 JEDEC_MFR(info->jedec_id) == CFI_MFR_SST) {
Michael Hennerich72289822008-07-03 23:54:42 -0700993 write_enable(flash);
994 write_sr(flash, 0);
995 }
996
David Brownellfa0a8c72007-06-24 15:12:35 -0700997 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800998 flash->mtd.name = data->name;
999 else
Kay Sievers160bbab2008-12-23 10:00:14 +00001000 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001001
1002 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +04001003 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001004 flash->mtd.flags = MTD_CAP_NORFLASH;
1005 flash->mtd.size = info->sector_size * info->n_sectors;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001006 flash->mtd._erase = m25p80_erase;
1007 flash->mtd._read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +00001008
Austin Boyle972e1b72013-01-04 13:02:28 +13001009 /* flash protection support for STmicro chips */
1010 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ST) {
1011 flash->mtd._lock = m25p80_lock;
1012 flash->mtd._unlock = m25p80_unlock;
1013 }
1014
Graf Yang49aac4a2009-06-15 08:23:41 +00001015 /* sst flash chips use AAI word program */
Krzysztof Mazure534ee42013-02-22 15:51:05 +01001016 if (info->flags & SST_WRITE)
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001017 flash->mtd._write = sst_write;
Graf Yang49aac4a2009-06-15 08:23:41 +00001018 else
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001019 flash->mtd._write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001020
David Brownellfa0a8c72007-06-24 15:12:35 -07001021 /* prefer "small sector" erase if possible */
1022 if (info->flags & SECT_4K) {
1023 flash->erase_opcode = OPCODE_BE_4K;
1024 flash->mtd.erasesize = 4096;
1025 } else {
1026 flash->erase_opcode = OPCODE_SE;
1027 flash->mtd.erasesize = info->sector_size;
1028 }
1029
Anton Vorontsov837479d2009-10-12 20:24:40 +04001030 if (info->flags & M25P_NO_ERASE)
1031 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -07001032
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +04001033 ppdata.of_node = spi->dev.of_node;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001034 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +04001035 flash->page_size = info->page_size;
Brian Norrisb54f47c2012-01-31 00:06:03 -08001036 flash->mtd.writebufsize = flash->page_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001037
Marek Vasut12ad2be2012-09-24 03:39:39 +02001038 flash->fast_read = false;
1039#ifdef CONFIG_OF
1040 if (np && of_property_read_bool(np, "m25p,fast-read"))
1041 flash->fast_read = true;
1042#endif
1043
1044#ifdef CONFIG_M25PXX_USE_FAST_READ
1045 flash->fast_read = true;
1046#endif
1047
Brian Norris87c95112013-04-11 01:34:57 -07001048 /* Default commands */
1049 if (flash->fast_read)
1050 flash->read_opcode = OPCODE_FAST_READ;
1051 else
1052 flash->read_opcode = OPCODE_NORM_READ;
1053
1054 flash->program_opcode = OPCODE_PP;
1055
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001056 if (info->addr_width)
1057 flash->addr_width = info->addr_width;
Brian Norris87c95112013-04-11 01:34:57 -07001058 else if (flash->mtd.size > 0x1000000) {
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001059 /* enable 4-byte addressing if the device exceeds 16MiB */
Brian Norris87c95112013-04-11 01:34:57 -07001060 flash->addr_width = 4;
1061 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_AMD) {
1062 /* Dedicated 4-byte command set */
1063 flash->read_opcode = flash->fast_read ?
1064 OPCODE_FAST_READ_4B :
1065 OPCODE_NORM_READ_4B;
1066 flash->program_opcode = OPCODE_PP_4B;
1067 /* No small sector erase for 4-byte command set */
1068 flash->erase_opcode = OPCODE_SE_4B;
1069 flash->mtd.erasesize = info->sector_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001070 } else
Brian Norris87c95112013-04-11 01:34:57 -07001071 set_4byte(flash, info->jedec_id, 1);
1072 } else {
1073 flash->addr_width = 3;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001074 }
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001075
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001076 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001077 (long long)flash->mtd.size >> 10);
1078
Brian Norris289c0522011-07-19 10:06:09 -07001079 pr_debug("mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +01001080 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -08001081 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001082 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -08001083 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
1084 flash->mtd.numeraseregions);
1085
1086 if (flash->mtd.numeraseregions)
1087 for (i = 0; i < flash->mtd.numeraseregions; i++)
Brian Norris289c0522011-07-19 10:06:09 -07001088 pr_debug("mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +01001089 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -08001090 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001091 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001092 flash->mtd.eraseregions[i].erasesize,
1093 flash->mtd.eraseregions[i].erasesize / 1024,
1094 flash->mtd.eraseregions[i].numblocks);
1095
1096
1097 /* partitions should match sector boundaries; and it may be good to
1098 * use readonly partitions for writeprotected sectors (BP2..BP0).
1099 */
Dmitry Eremin-Solenikov871770b2011-06-02 17:59:16 +04001100 return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
1101 data ? data->parts : NULL,
1102 data ? data->nr_parts : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001103}
1104
1105
Bill Pemberton810b7e02012-11-19 13:26:04 -05001106static int m25p_remove(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001107{
Jingoo Han975aefc2013-04-06 15:41:32 +09001108 struct m25p *flash = spi_get_drvdata(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001109 int status;
1110
1111 /* Clean up MTD stuff. */
Jamie Ilesba52f3a2011-05-23 10:22:57 +01001112 status = mtd_device_unregister(&flash->mtd);
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001113 if (status == 0) {
1114 kfree(flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001115 kfree(flash);
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001116 }
Mike Lavender2f9f7622006-01-08 13:34:27 -08001117 return 0;
1118}
1119
1120
1121static struct spi_driver m25p80_driver = {
1122 .driver = {
1123 .name = "m25p80",
Mike Lavender2f9f7622006-01-08 13:34:27 -08001124 .owner = THIS_MODULE,
1125 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001126 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001127 .probe = m25p_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -05001128 .remove = m25p_remove,
David Brownellfa0a8c72007-06-24 15:12:35 -07001129
1130 /* REVISIT: many of these chips have deep power-down modes, which
1131 * should clearly be entered on suspend() to minimize power use.
1132 * And also when they're otherwise idle...
1133 */
Mike Lavender2f9f7622006-01-08 13:34:27 -08001134};
1135
Axel Linc9d1b752012-01-27 15:45:20 +08001136module_spi_driver(m25p80_driver);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001137
1138MODULE_LICENSE("GPL");
1139MODULE_AUTHOR("Mike Lavender");
1140MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");