blob: e114e4e00d2972e2bb55765bfbf7c431d38ccb44 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl>,
3 Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
4 <mdsxyz123@yahoo.com>
Jean Delvareb3b8df92014-11-12 10:20:40 +01005 Copyright (C) 2007 - 2014 Jean Delvare <jdelvare@suse.de>
David Woodhouse0cd96eb2010-10-31 21:06:59 +01006 Copyright (C) 2010 Intel Corporation,
7 David Woodhouse <dwmw2@infradead.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018*/
19
20/*
Jean Delvarece316112014-07-17 15:03:24 +020021 * Supports the following Intel I/O Controller Hubs (ICH):
22 *
23 * I/O Block I2C
24 * region SMBus Block proc. block
25 * Chip name PCI ID size PEC buffer call read
26 * ---------------------------------------------------------------------------
27 * 82801AA (ICH) 0x2413 16 no no no no
28 * 82801AB (ICH0) 0x2423 16 no no no no
29 * 82801BA (ICH2) 0x2443 16 no no no no
30 * 82801CA (ICH3) 0x2483 32 soft no no no
31 * 82801DB (ICH4) 0x24c3 32 hard yes no no
32 * 82801E (ICH5) 0x24d3 32 hard yes yes yes
33 * 6300ESB 0x25a4 32 hard yes yes yes
34 * 82801F (ICH6) 0x266a 32 hard yes yes yes
35 * 6310ESB/6320ESB 0x269b 32 hard yes yes yes
36 * 82801G (ICH7) 0x27da 32 hard yes yes yes
37 * 82801H (ICH8) 0x283e 32 hard yes yes yes
38 * 82801I (ICH9) 0x2930 32 hard yes yes yes
39 * EP80579 (Tolapai) 0x5032 32 hard yes yes yes
40 * ICH10 0x3a30 32 hard yes yes yes
41 * ICH10 0x3a60 32 hard yes yes yes
42 * 5/3400 Series (PCH) 0x3b30 32 hard yes yes yes
43 * 6 Series (PCH) 0x1c22 32 hard yes yes yes
44 * Patsburg (PCH) 0x1d22 32 hard yes yes yes
45 * Patsburg (PCH) IDF 0x1d70 32 hard yes yes yes
46 * Patsburg (PCH) IDF 0x1d71 32 hard yes yes yes
47 * Patsburg (PCH) IDF 0x1d72 32 hard yes yes yes
48 * DH89xxCC (PCH) 0x2330 32 hard yes yes yes
49 * Panther Point (PCH) 0x1e22 32 hard yes yes yes
50 * Lynx Point (PCH) 0x8c22 32 hard yes yes yes
51 * Lynx Point-LP (PCH) 0x9c22 32 hard yes yes yes
52 * Avoton (SOC) 0x1f3c 32 hard yes yes yes
53 * Wellsburg (PCH) 0x8d22 32 hard yes yes yes
54 * Wellsburg (PCH) MS 0x8d7d 32 hard yes yes yes
55 * Wellsburg (PCH) MS 0x8d7e 32 hard yes yes yes
56 * Wellsburg (PCH) MS 0x8d7f 32 hard yes yes yes
57 * Coleto Creek (PCH) 0x23b0 32 hard yes yes yes
Jean Delvareb299de82014-07-17 15:04:41 +020058 * Wildcat Point (PCH) 0x8ca2 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020059 * Wildcat Point-LP (PCH) 0x9ca2 32 hard yes yes yes
60 * BayTrail (SOC) 0x0f12 32 hard yes yes yes
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -070061 * Sunrise Point-H (PCH) 0xa123 32 hard yes yes yes
Devin Ryles3eee17992014-11-05 16:30:03 -050062 * Sunrise Point-LP (PCH) 0x9d23 32 hard yes yes yes
Mika Westerberg84d7f2e2015-10-13 15:41:39 +030063 * DNV (SOC) 0x19df 32 hard yes yes yes
Jarkko Nikuladd77f422015-10-22 17:16:58 +030064 * Broxton (SOC) 0x5ad4 32 hard yes yes yes
Alexandra Yatescdc5a312015-11-05 11:40:25 -080065 * Lewisburg (PCH) 0xa1a3 32 hard yes yes yes
66 * Lewisburg Supersku (PCH) 0xa223 32 hard yes yes yes
Andy Shevchenko31158762016-09-23 11:56:01 +030067 * Kaby Lake PCH-H (PCH) 0xa2a3 32 hard yes yes yes
Mika Westerberg9827f9e2017-02-01 19:20:59 +030068 * Gemini Lake (SOC) 0x31d4 32 hard yes yes yes
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +030069 * Cannon Lake-H (PCH) 0xa323 32 hard yes yes yes
70 * Cannon Lake-LP (PCH) 0x9da3 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020071 *
72 * Features supported by this driver:
73 * Software PEC no
74 * Hardware PEC yes
75 * Block buffer yes
76 * Block process call transaction no
77 * I2C block read transaction yes (doesn't use the block buffer)
78 * Slave mode no
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020079 * SMBus Host Notify yes
Jean Delvarece316112014-07-17 15:03:24 +020080 * Interrupt processing yes
81 *
82 * See the file Documentation/i2c/busses/i2c-i801 for details.
83 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Daniel Kurtz636752b2012-07-24 14:13:58 +020085#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070086#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/kernel.h>
89#include <linux/stddef.h>
90#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#include <linux/ioport.h>
92#include <linux/init.h>
93#include <linux/i2c.h>
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020094#include <linux/i2c-smbus.h>
Jean Delvare54fb4a052008-07-14 22:38:33 +020095#include <linux/acpi.h>
Jean Delvare1561bfe2009-01-07 14:29:17 +010096#include <linux/io.h>
Hans de Goedefa5bfab2009-03-30 21:46:44 +020097#include <linux/dmi.h>
Ben Hutchings665a96b2011-01-10 22:11:22 +010098#include <linux/slab.h>
Daniel Kurtz636752b2012-07-24 14:13:58 +020099#include <linux/wait.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200100#include <linux/err.h>
Mika Westerberg94246932015-08-06 13:46:25 +0100101#include <linux/platform_device.h>
102#include <linux/platform_data/itco_wdt.h>
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200103#include <linux/pm_runtime.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200104
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400105#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200106#include <linux/gpio.h>
107#include <linux/i2c-mux-gpio.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200108#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110/* I801 SMBus address offsets */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100111#define SMBHSTSTS(p) (0 + (p)->smba)
112#define SMBHSTCNT(p) (2 + (p)->smba)
113#define SMBHSTCMD(p) (3 + (p)->smba)
114#define SMBHSTADD(p) (4 + (p)->smba)
115#define SMBHSTDAT0(p) (5 + (p)->smba)
116#define SMBHSTDAT1(p) (6 + (p)->smba)
117#define SMBBLKDAT(p) (7 + (p)->smba)
118#define SMBPEC(p) (8 + (p)->smba) /* ICH3 and later */
119#define SMBAUXSTS(p) (12 + (p)->smba) /* ICH4 and later */
120#define SMBAUXCTL(p) (13 + (p)->smba) /* ICH4 and later */
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200121#define SMBSLVSTS(p) (16 + (p)->smba) /* ICH3 and later */
122#define SMBSLVCMD(p) (17 + (p)->smba) /* ICH3 and later */
123#define SMBNTFDADD(p) (20 + (p)->smba) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
125/* PCI Address Constants */
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200126#define SMBBAR 4
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100127#define SMBPCICTL 0x004
Daniel Kurtz636752b2012-07-24 14:13:58 +0200128#define SMBPCISTS 0x006
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129#define SMBHSTCFG 0x040
Mika Westerberg94246932015-08-06 13:46:25 +0100130#define TCOBASE 0x050
131#define TCOCTL 0x054
132
133#define ACPIBASE 0x040
134#define ACPIBASE_SMI_OFF 0x030
135#define ACPICTRL 0x044
136#define ACPICTRL_EN 0x080
137
138#define SBREG_BAR 0x10
139#define SBREG_SMBCTRL 0xc6000c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Daniel Kurtz636752b2012-07-24 14:13:58 +0200141/* Host status bits for SMBPCISTS */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200142#define SMBPCISTS_INTS BIT(3)
Daniel Kurtz636752b2012-07-24 14:13:58 +0200143
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100144/* Control bits for SMBPCICTL */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200145#define SMBPCICTL_INTDIS BIT(10)
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147/* Host configuration bits for SMBHSTCFG */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200148#define SMBHSTCFG_HST_EN BIT(0)
149#define SMBHSTCFG_SMB_SMI_EN BIT(1)
150#define SMBHSTCFG_I2C_EN BIT(2)
151#define SMBHSTCFG_SPD_WD BIT(4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Mika Westerberg94246932015-08-06 13:46:25 +0100153/* TCO configuration bits for TCOCTL */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200154#define TCOCTL_EN BIT(8)
Mika Westerberg94246932015-08-06 13:46:25 +0100155
Ellen Wang97d34ec2016-07-01 22:42:15 +0200156/* Auxiliary status register bits, ICH4+ only */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200157#define SMBAUXSTS_CRCE BIT(0)
158#define SMBAUXSTS_STCO BIT(1)
Ellen Wang97d34ec2016-07-01 22:42:15 +0200159
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300160/* Auxiliary control register bits, ICH4+ only */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200161#define SMBAUXCTL_CRC BIT(0)
162#define SMBAUXCTL_E32B BIT(1)
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164/* Other settings */
Jean Delvare84c1af42012-03-26 21:47:19 +0200165#define MAX_RETRIES 400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
167/* I801 command constants */
168#define I801_QUICK 0x00
169#define I801_BYTE 0x04
170#define I801_BYTE_DATA 0x08
171#define I801_WORD_DATA 0x0C
Jean Delvareae7b0492008-01-27 18:14:49 +0100172#define I801_PROC_CALL 0x10 /* unimplemented */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define I801_BLOCK_DATA 0x14
Jean Delvare63420642008-01-27 18:14:50 +0100174#define I801_I2C_BLOCK_DATA 0x18 /* ICH5 and later */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200175
176/* I801 Host Control register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200177#define SMBHSTCNT_INTREN BIT(0)
178#define SMBHSTCNT_KILL BIT(1)
179#define SMBHSTCNT_LAST_BYTE BIT(5)
180#define SMBHSTCNT_START BIT(6)
181#define SMBHSTCNT_PEC_EN BIT(7) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200183/* I801 Hosts Status register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200184#define SMBHSTSTS_BYTE_DONE BIT(7)
185#define SMBHSTSTS_INUSE_STS BIT(6)
186#define SMBHSTSTS_SMBALERT_STS BIT(5)
187#define SMBHSTSTS_FAILED BIT(4)
188#define SMBHSTSTS_BUS_ERR BIT(3)
189#define SMBHSTSTS_DEV_ERR BIT(2)
190#define SMBHSTSTS_INTR BIT(1)
191#define SMBHSTSTS_HOST_BUSY BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Benjamin Tissoires9786b1f2016-10-13 14:10:36 +0200193/* Host Notify Status register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200194#define SMBSLVSTS_HST_NTFY_STS BIT(0)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200195
Benjamin Tissoires9786b1f2016-10-13 14:10:36 +0200196/* Host Notify Command register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200197#define SMBSLVCMD_HST_NTFY_INTREN BIT(0)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200198
Daniel Kurtz70a1cc12012-07-24 14:13:58 +0200199#define STATUS_ERROR_FLAGS (SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
200 SMBHSTSTS_DEV_ERR)
201
202#define STATUS_FLAGS (SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
203 STATUS_ERROR_FLAGS)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200204
Jean Delvarea6e5e2b2011-05-01 18:18:49 +0200205/* Older devices have their ID defined in <linux/pci_ids.h> */
Jean Delvarece316112014-07-17 15:03:24 +0200206#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS 0x0f12
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200207#define PCI_DEVICE_ID_INTEL_DNV_SMBUS 0x19df
Jean Delvarece316112014-07-17 15:03:24 +0200208#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS 0x1c22
209#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS 0x1d22
David Woodhouse55fee8d2010-10-31 21:07:00 +0100210/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
Jean Delvarece316112014-07-17 15:03:24 +0200211#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0 0x1d70
212#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1 0x1d71
213#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2 0x1d72
214#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS 0x1e22
215#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS 0x1f3c
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200216#define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS 0x2292
Jean Delvarece316112014-07-17 15:03:24 +0200217#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS 0x2330
218#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS 0x23b0
Mika Westerberg9827f9e2017-02-01 19:20:59 +0300219#define PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS 0x31d4
Jean Delvarece316112014-07-17 15:03:24 +0200220#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS 0x3b30
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200221#define PCI_DEVICE_ID_INTEL_BROXTON_SMBUS 0x5ad4
Jean Delvarece316112014-07-17 15:03:24 +0200222#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS 0x8c22
Jean Delvareb299de82014-07-17 15:04:41 +0200223#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS 0x8ca2
Jean Delvarece316112014-07-17 15:03:24 +0200224#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS 0x8d22
225#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0 0x8d7d
226#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1 0x8d7e
227#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2 0x8d7f
228#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS 0x9c22
James Ralstonafc65922013-11-04 09:29:48 -0800229#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS 0x9ca2
Devin Ryles3eee17992014-11-05 16:30:03 -0500230#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS 0x9d23
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +0300231#define PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS 0x9da3
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200232#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS 0xa123
Alexandra Yatescdc5a312015-11-05 11:40:25 -0800233#define PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS 0xa1a3
234#define PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS 0xa223
Andy Shevchenko31158762016-09-23 11:56:01 +0300235#define PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS 0xa2a3
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +0300236#define PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS 0xa323
David Woodhouse55fee8d2010-10-31 21:07:00 +0100237
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200238struct i801_mux_config {
239 char *gpio_chip;
240 unsigned values[3];
241 int n_values;
242 unsigned classes[3];
243 unsigned gpios[2]; /* Relative to gpio_chip->base */
244 int n_gpios;
245};
246
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100247struct i801_priv {
248 struct i2c_adapter adapter;
249 unsigned long smba;
250 unsigned char original_hstcfg;
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200251 unsigned char original_slvcmd;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100252 struct pci_dev *pci_dev;
253 unsigned int features;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200254
255 /* isr processing */
256 wait_queue_head_t waitq;
257 u8 status;
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200258
259 /* Command state used by isr for byte-by-byte block transactions */
260 u8 cmd;
261 bool is_read;
262 int count;
263 int len;
264 u8 *data;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200265
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400266#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200267 const struct i801_mux_config *mux_drvdata;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200268 struct platform_device *mux_pdev;
269#endif
Mika Westerberg94246932015-08-06 13:46:25 +0100270 struct platform_device *tco_pdev;
Mika Westerberga7ae8192016-06-09 16:56:28 +0300271
272 /*
273 * If set to true the host controller registers are reserved for
274 * ACPI AML use. Protected by acpi_lock.
275 */
276 bool acpi_reserved;
277 struct mutex acpi_lock;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100278};
279
Benjamin Tissoiresf91fba62016-10-13 14:10:38 +0200280#define FEATURE_SMBUS_PEC BIT(0)
281#define FEATURE_BLOCK_BUFFER BIT(1)
282#define FEATURE_BLOCK_PROC BIT(2)
283#define FEATURE_I2C_BLOCK_READ BIT(3)
284#define FEATURE_IRQ BIT(4)
285#define FEATURE_HOST_NOTIFY BIT(5)
Jean Delvaree7198fb2011-05-24 20:58:49 +0200286/* Not really a feature, but it's convenient to handle it as such */
Benjamin Tissoiresf91fba62016-10-13 14:10:38 +0200287#define FEATURE_IDF BIT(15)
288#define FEATURE_TCO BIT(16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
Jean Delvareadff6872010-05-21 18:40:54 +0200290static const char *i801_feature_names[] = {
291 "SMBus PEC",
292 "Block buffer",
293 "Block process call",
294 "I2C block read",
Daniel Kurtz636752b2012-07-24 14:13:58 +0200295 "Interrupt",
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200296 "SMBus Host Notify",
Jean Delvareadff6872010-05-21 18:40:54 +0200297};
298
299static unsigned int disable_features;
300module_param(disable_features, uint, S_IRUGO | S_IWUSR);
Jean Delvare53229342013-05-15 02:44:10 +0000301MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
302 "\t\t 0x01 disable SMBus PEC\n"
303 "\t\t 0x02 disable the block buffer\n"
304 "\t\t 0x08 disable the I2C block read functionality\n"
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200305 "\t\t 0x10 don't use interrupts\n"
306 "\t\t 0x20 disable SMBus Host Notify ");
Jean Delvareadff6872010-05-21 18:40:54 +0200307
Jean Delvarecf898dc2008-07-14 22:38:33 +0200308/* Make sure the SMBus host is ready to start transmitting.
309 Return 0 if it is, -EBUSY if it is not. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100310static int i801_check_pre(struct i801_priv *priv)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200311{
312 int status;
313
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100314 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200315 if (status & SMBHSTSTS_HOST_BUSY) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100316 dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200317 return -EBUSY;
318 }
319
320 status &= STATUS_FLAGS;
321 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100322 dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
Jean Delvarecf898dc2008-07-14 22:38:33 +0200323 status);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100324 outb_p(status, SMBHSTSTS(priv));
325 status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200326 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100327 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200328 "Failed clearing status flags (%02x)\n",
329 status);
330 return -EBUSY;
331 }
332 }
333
Ellen Wang97d34ec2016-07-01 22:42:15 +0200334 /*
335 * Clear CRC status if needed.
336 * During normal operation, i801_check_post() takes care
337 * of it after every operation. We do it here only in case
338 * the hardware was already in this state when the driver
339 * started.
340 */
341 if (priv->features & FEATURE_SMBUS_PEC) {
342 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
343 if (status) {
344 dev_dbg(&priv->pci_dev->dev,
345 "Clearing aux status flags (%02x)\n", status);
346 outb_p(status, SMBAUXSTS(priv));
347 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
348 if (status) {
349 dev_err(&priv->pci_dev->dev,
350 "Failed clearing aux status flags (%02x)\n",
351 status);
352 return -EBUSY;
353 }
354 }
355 }
356
Jean Delvarecf898dc2008-07-14 22:38:33 +0200357 return 0;
358}
359
Jean Delvare6cad93c2012-07-24 14:13:58 +0200360/*
361 * Convert the status register to an error code, and clear it.
362 * Note that status only contains the bits we want to clear, not the
363 * actual register value.
364 */
365static int i801_check_post(struct i801_priv *priv, int status)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200366{
367 int result = 0;
368
Daniel Kurtz636752b2012-07-24 14:13:58 +0200369 /*
370 * If the SMBus is still busy, we give up
371 * Note: This timeout condition only happens when using polling
372 * transactions. For interrupt operation, NAK/timeout is indicated by
373 * DEV_ERR.
374 */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200375 if (unlikely(status < 0)) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100376 dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200377 /* try to stop the current command */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100378 dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
379 outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
380 SMBHSTCNT(priv));
Jean Delvare84c1af42012-03-26 21:47:19 +0200381 usleep_range(1000, 2000);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100382 outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
383 SMBHSTCNT(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200384
385 /* Check if it worked */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100386 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200387 if ((status & SMBHSTSTS_HOST_BUSY) ||
388 !(status & SMBHSTSTS_FAILED))
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100389 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200390 "Failed terminating the transaction\n");
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100391 outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200392 return -ETIMEDOUT;
393 }
394
395 if (status & SMBHSTSTS_FAILED) {
396 result = -EIO;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100397 dev_err(&priv->pci_dev->dev, "Transaction failed\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200398 }
399 if (status & SMBHSTSTS_DEV_ERR) {
Ellen Wang97d34ec2016-07-01 22:42:15 +0200400 /*
401 * This may be a PEC error, check and clear it.
402 *
403 * AUXSTS is handled differently from HSTSTS.
404 * For HSTSTS, i801_isr() or i801_wait_intr()
405 * has already cleared the error bits in hardware,
406 * and we are passed a copy of the original value
407 * in "status".
408 * For AUXSTS, the hardware register is left
409 * for us to handle here.
410 * This is asymmetric, slightly iffy, but safe,
411 * since all this code is serialized and the CRCE
412 * bit is harmless as long as it's cleared before
413 * the next operation.
414 */
415 if ((priv->features & FEATURE_SMBUS_PEC) &&
416 (inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE)) {
417 outb_p(SMBAUXSTS_CRCE, SMBAUXSTS(priv));
418 result = -EBADMSG;
419 dev_dbg(&priv->pci_dev->dev, "PEC error\n");
420 } else {
421 result = -ENXIO;
422 dev_dbg(&priv->pci_dev->dev, "No response\n");
423 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200424 }
425 if (status & SMBHSTSTS_BUS_ERR) {
426 result = -EAGAIN;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100427 dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200428 }
429
Jean Delvare6cad93c2012-07-24 14:13:58 +0200430 /* Clear status flags except BYTE_DONE, to be cleared by caller */
431 outb_p(status, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200432
433 return result;
434}
435
Jean Delvare6cad93c2012-07-24 14:13:58 +0200436/* Wait for BUSY being cleared and either INTR or an error flag being set */
437static int i801_wait_intr(struct i801_priv *priv)
438{
439 int timeout = 0;
440 int status;
441
442 /* We will always wait for a fraction of a second! */
443 do {
444 usleep_range(250, 500);
445 status = inb_p(SMBHSTSTS(priv));
446 } while (((status & SMBHSTSTS_HOST_BUSY) ||
447 !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
448 (timeout++ < MAX_RETRIES));
449
450 if (timeout > MAX_RETRIES) {
451 dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
452 return -ETIMEDOUT;
453 }
454 return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
455}
456
457/* Wait for either BYTE_DONE or an error flag being set */
458static int i801_wait_byte_done(struct i801_priv *priv)
459{
460 int timeout = 0;
461 int status;
462
463 /* We will always wait for a fraction of a second! */
464 do {
465 usleep_range(250, 500);
466 status = inb_p(SMBHSTSTS(priv));
467 } while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
468 (timeout++ < MAX_RETRIES));
469
470 if (timeout > MAX_RETRIES) {
471 dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
472 return -ETIMEDOUT;
473 }
474 return status & STATUS_ERROR_FLAGS;
475}
476
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100477static int i801_transaction(struct i801_priv *priv, int xact)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
Jean Delvare2b738092008-07-14 22:38:32 +0200479 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200480 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100481 const struct i2c_adapter *adap = &priv->adapter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100483 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200484 if (result < 0)
485 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Daniel Kurtz636752b2012-07-24 14:13:58 +0200487 if (priv->features & FEATURE_IRQ) {
488 outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
489 SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100490 result = wait_event_timeout(priv->waitq,
491 (status = priv->status),
492 adap->timeout);
493 if (!result) {
494 status = -ETIMEDOUT;
495 dev_warn(&priv->pci_dev->dev,
496 "Timeout waiting for interrupt!\n");
497 }
Daniel Kurtz636752b2012-07-24 14:13:58 +0200498 priv->status = 0;
499 return i801_check_post(priv, status);
500 }
501
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200502 /* the current contents of SMBHSTCNT can be overwritten, since PEC,
Daniel Kurtz37af8712012-07-24 14:13:58 +0200503 * SMBSCMD are passed in xact */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200504 outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Jean Delvare6cad93c2012-07-24 14:13:58 +0200506 status = i801_wait_intr(priv);
507 return i801_check_post(priv, status);
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200508}
509
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100510static int i801_block_transaction_by_block(struct i801_priv *priv,
511 union i2c_smbus_data *data,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200512 char read_write, int hwpec)
513{
514 int i, len;
David Brownell97140342008-07-14 22:38:25 +0200515 int status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200516
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100517 inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200518
519 /* Use 32-byte buffer to process this transaction */
520 if (read_write == I2C_SMBUS_WRITE) {
521 len = data->block[0];
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100522 outb_p(len, SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200523 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100524 outb_p(data->block[i+1], SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200525 }
526
Daniel Kurtz37af8712012-07-24 14:13:58 +0200527 status = i801_transaction(priv, I801_BLOCK_DATA |
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200528 (hwpec ? SMBHSTCNT_PEC_EN : 0));
David Brownell97140342008-07-14 22:38:25 +0200529 if (status)
530 return status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200531
532 if (read_write == I2C_SMBUS_READ) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100533 len = inb_p(SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200534 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
David Brownell97140342008-07-14 22:38:25 +0200535 return -EPROTO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200536
537 data->block[0] = len;
538 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100539 data->block[i + 1] = inb_p(SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200540 }
541 return 0;
542}
543
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200544static void i801_isr_byte_done(struct i801_priv *priv)
545{
546 if (priv->is_read) {
547 /* For SMBus block reads, length is received with first byte */
548 if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
549 (priv->count == 0)) {
550 priv->len = inb_p(SMBHSTDAT0(priv));
551 if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
552 dev_err(&priv->pci_dev->dev,
553 "Illegal SMBus block read size %d\n",
554 priv->len);
555 /* FIXME: Recover */
556 priv->len = I2C_SMBUS_BLOCK_MAX;
557 } else {
558 dev_dbg(&priv->pci_dev->dev,
559 "SMBus block read size is %d\n",
560 priv->len);
561 }
562 priv->data[-1] = priv->len;
563 }
564
565 /* Read next byte */
566 if (priv->count < priv->len)
567 priv->data[priv->count++] = inb(SMBBLKDAT(priv));
568 else
569 dev_dbg(&priv->pci_dev->dev,
570 "Discarding extra byte on block read\n");
571
572 /* Set LAST_BYTE for last byte of read transaction */
573 if (priv->count == priv->len - 1)
574 outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
575 SMBHSTCNT(priv));
576 } else if (priv->count < priv->len - 1) {
577 /* Write next byte, except for IRQ after last byte */
578 outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
579 }
580
581 /* Clear BYTE_DONE to continue with next byte */
582 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
583}
584
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200585static irqreturn_t i801_host_notify_isr(struct i801_priv *priv)
586{
587 unsigned short addr;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200588
589 addr = inb_p(SMBNTFDADD(priv)) >> 1;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200590
Benjamin Tissoiresc912a252016-10-13 14:10:39 +0200591 /*
592 * With the tested platforms, reading SMBNTFDDAT (22 + (p)->smba)
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200593 * always returns 0. Our current implementation doesn't provide
594 * data, so we just ignore it.
Benjamin Tissoiresc912a252016-10-13 14:10:39 +0200595 */
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200596 i2c_handle_smbus_host_notify(&priv->adapter, addr);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200597
598 /* clear Host Notify bit and return */
599 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
600 return IRQ_HANDLED;
601}
602
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200603/*
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200604 * There are three kinds of interrupts:
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200605 *
606 * 1) i801 signals transaction completion with one of these interrupts:
607 * INTR - Success
608 * DEV_ERR - Invalid command, NAK or communication timeout
609 * BUS_ERR - SMI# transaction collision
610 * FAILED - transaction was canceled due to a KILL request
611 * When any of these occur, update ->status and wake up the waitq.
612 * ->status must be cleared before kicking off the next transaction.
613 *
614 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
615 * occurs for each byte of a byte-by-byte to prepare the next byte.
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200616 *
617 * 3) Host Notify interrupts
Daniel Kurtz636752b2012-07-24 14:13:58 +0200618 */
619static irqreturn_t i801_isr(int irq, void *dev_id)
620{
621 struct i801_priv *priv = dev_id;
622 u16 pcists;
623 u8 status;
624
625 /* Confirm this is our interrupt */
626 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
627 if (!(pcists & SMBPCISTS_INTS))
628 return IRQ_NONE;
629
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200630 if (priv->features & FEATURE_HOST_NOTIFY) {
631 status = inb_p(SMBSLVSTS(priv));
632 if (status & SMBSLVSTS_HST_NTFY_STS)
633 return i801_host_notify_isr(priv);
634 }
635
Daniel Kurtz636752b2012-07-24 14:13:58 +0200636 status = inb_p(SMBHSTSTS(priv));
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200637 if (status & SMBHSTSTS_BYTE_DONE)
638 i801_isr_byte_done(priv);
639
Daniel Kurtz636752b2012-07-24 14:13:58 +0200640 /*
641 * Clear irq sources and report transaction result.
642 * ->status must be cleared before the next transaction is started.
643 */
644 status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
645 if (status) {
646 outb_p(status, SMBHSTSTS(priv));
Jean Delvarea90bc5d2016-05-25 09:37:02 +0200647 priv->status = status;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200648 wake_up(&priv->waitq);
649 }
650
651 return IRQ_HANDLED;
652}
653
654/*
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200655 * For "byte-by-byte" block transactions:
656 * I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
657 * I2C read uses cmd=I801_I2C_BLOCK_DATA
658 */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100659static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
660 union i2c_smbus_data *data,
Jean Delvare63420642008-01-27 18:14:50 +0100661 char read_write, int command,
662 int hwpec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
664 int i, len;
665 int smbcmd;
Jean Delvare2b738092008-07-14 22:38:32 +0200666 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200667 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100668 const struct i2c_adapter *adap = &priv->adapter;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200669
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100670 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200671 if (result < 0)
672 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200674 len = data->block[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
676 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100677 outb_p(len, SMBHSTDAT0(priv));
678 outb_p(data->block[1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 }
680
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200681 if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
682 read_write == I2C_SMBUS_READ)
683 smbcmd = I801_I2C_BLOCK_DATA;
684 else
685 smbcmd = I801_BLOCK_DATA;
686
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200687 if (priv->features & FEATURE_IRQ) {
688 priv->is_read = (read_write == I2C_SMBUS_READ);
689 if (len == 1 && priv->is_read)
690 smbcmd |= SMBHSTCNT_LAST_BYTE;
691 priv->cmd = smbcmd | SMBHSTCNT_INTREN;
692 priv->len = len;
693 priv->count = 0;
694 priv->data = &data->block[1];
695
696 outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100697 result = wait_event_timeout(priv->waitq,
698 (status = priv->status),
699 adap->timeout);
700 if (!result) {
701 status = -ETIMEDOUT;
702 dev_warn(&priv->pci_dev->dev,
703 "Timeout waiting for interrupt!\n");
704 }
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200705 priv->status = 0;
706 return i801_check_post(priv, status);
707 }
708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 for (i = 1; i <= len; i++) {
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200710 if (i == len && read_write == I2C_SMBUS_READ)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200711 smbcmd |= SMBHSTCNT_LAST_BYTE;
Daniel Kurtz37af8712012-07-24 14:13:58 +0200712 outb_p(smbcmd, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 if (i == 1)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200715 outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100716 SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Jean Delvare6cad93c2012-07-24 14:13:58 +0200718 status = i801_wait_byte_done(priv);
719 if (status)
720 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Jean Delvare63420642008-01-27 18:14:50 +0100722 if (i == 1 && read_write == I2C_SMBUS_READ
723 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100724 len = inb_p(SMBHSTDAT0(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200725 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100726 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200727 "Illegal SMBus block read size %d\n",
728 len);
729 /* Recover */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100730 while (inb_p(SMBHSTSTS(priv)) &
731 SMBHSTSTS_HOST_BUSY)
732 outb_p(SMBHSTSTS_BYTE_DONE,
733 SMBHSTSTS(priv));
734 outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
David Brownell97140342008-07-14 22:38:25 +0200735 return -EPROTO;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200736 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 data->block[0] = len;
738 }
739
740 /* Retrieve/store value in SMBBLKDAT */
741 if (read_write == I2C_SMBUS_READ)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100742 data->block[i] = inb_p(SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100744 outb_p(data->block[i+1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
Jean Delvarecf898dc2008-07-14 22:38:33 +0200746 /* signals SMBBLKDAT ready */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200747 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200748 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200749
Jean Delvare6cad93c2012-07-24 14:13:58 +0200750 status = i801_wait_intr(priv);
751exit:
752 return i801_check_post(priv, status);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200753}
754
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100755static int i801_set_block_buffer_mode(struct i801_priv *priv)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200756{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100757 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
758 if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
David Brownell97140342008-07-14 22:38:25 +0200759 return -EIO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200760 return 0;
761}
762
763/* Block transaction function */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100764static int i801_block_transaction(struct i801_priv *priv,
765 union i2c_smbus_data *data, char read_write,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200766 int command, int hwpec)
767{
768 int result = 0;
769 unsigned char hostc;
770
771 if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
772 if (read_write == I2C_SMBUS_WRITE) {
773 /* set I2C_EN bit in configuration register */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100774 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
775 pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200776 hostc | SMBHSTCFG_I2C_EN);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100777 } else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
778 dev_err(&priv->pci_dev->dev,
Jean Delvare63420642008-01-27 18:14:50 +0100779 "I2C block read is unsupported!\n");
David Brownell97140342008-07-14 22:38:25 +0200780 return -EOPNOTSUPP;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200781 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 }
783
Jean Delvare63420642008-01-27 18:14:50 +0100784 if (read_write == I2C_SMBUS_WRITE
785 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200786 if (data->block[0] < 1)
787 data->block[0] = 1;
788 if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
789 data->block[0] = I2C_SMBUS_BLOCK_MAX;
790 } else {
Jean Delvare63420642008-01-27 18:14:50 +0100791 data->block[0] = 32; /* max for SMBus block reads */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200792 }
793
Jean Delvarec074c392010-03-13 20:56:53 +0100794 /* Experience has shown that the block buffer can only be used for
795 SMBus (not I2C) block transactions, even though the datasheet
796 doesn't mention this limitation. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100797 if ((priv->features & FEATURE_BLOCK_BUFFER)
Jean Delvarec074c392010-03-13 20:56:53 +0100798 && command != I2C_SMBUS_I2C_BLOCK_DATA
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100799 && i801_set_block_buffer_mode(priv) == 0)
800 result = i801_block_transaction_by_block(priv, data,
801 read_write, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200802 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100803 result = i801_block_transaction_byte_by_byte(priv, data,
804 read_write,
Jean Delvare63420642008-01-27 18:14:50 +0100805 command, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200806
Jean Delvare63420642008-01-27 18:14:50 +0100807 if (command == I2C_SMBUS_I2C_BLOCK_DATA
808 && read_write == I2C_SMBUS_WRITE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 /* restore saved configuration register value */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100810 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 }
812 return result;
813}
814
David Brownell97140342008-07-14 22:38:25 +0200815/* Return negative errno on error. */
Ivo Manca3fb21c62010-05-21 18:40:55 +0200816static s32 i801_access(struct i2c_adapter *adap, u16 addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 unsigned short flags, char read_write, u8 command,
Ivo Manca3fb21c62010-05-21 18:40:55 +0200818 int size, union i2c_smbus_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200820 int hwpec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 int block = 0;
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200822 int ret = 0, xact = 0;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100823 struct i801_priv *priv = i2c_get_adapdata(adap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
Mika Westerberga7ae8192016-06-09 16:56:28 +0300825 mutex_lock(&priv->acpi_lock);
826 if (priv->acpi_reserved) {
827 mutex_unlock(&priv->acpi_lock);
828 return -EBUSY;
829 }
830
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200831 pm_runtime_get_sync(&priv->pci_dev->dev);
832
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100833 hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200834 && size != I2C_SMBUS_QUICK
835 && size != I2C_SMBUS_I2C_BLOCK_DATA;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837 switch (size) {
838 case I2C_SMBUS_QUICK:
839 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100840 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 xact = I801_QUICK;
842 break;
843 case I2C_SMBUS_BYTE:
844 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100845 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100847 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 xact = I801_BYTE;
849 break;
850 case I2C_SMBUS_BYTE_DATA:
851 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100852 SMBHSTADD(priv));
853 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100855 outb_p(data->byte, SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 xact = I801_BYTE_DATA;
857 break;
858 case I2C_SMBUS_WORD_DATA:
859 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100860 SMBHSTADD(priv));
861 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100863 outb_p(data->word & 0xff, SMBHSTDAT0(priv));
864 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 }
866 xact = I801_WORD_DATA;
867 break;
868 case I2C_SMBUS_BLOCK_DATA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100870 SMBHSTADD(priv));
871 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 block = 1;
873 break;
Jean Delvare63420642008-01-27 18:14:50 +0100874 case I2C_SMBUS_I2C_BLOCK_DATA:
Jean Delvareba9ad2a2016-10-11 13:13:27 +0200875 /*
876 * NB: page 240 of ICH5 datasheet shows that the R/#W
877 * bit should be cleared here, even when reading.
878 * However if SPD Write Disable is set (Lynx Point and later),
879 * the read will fail if we don't set the R/#W bit.
880 */
881 outb_p(((addr & 0x7f) << 1) |
882 ((priv->original_hstcfg & SMBHSTCFG_SPD_WD) ?
883 (read_write & 0x01) : 0),
884 SMBHSTADD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100885 if (read_write == I2C_SMBUS_READ) {
886 /* NB: page 240 of ICH5 datasheet also shows
887 * that DATA1 is the cmd field when reading */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100888 outb_p(command, SMBHSTDAT1(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100889 } else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100890 outb_p(command, SMBHSTCMD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100891 block = 1;
892 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100894 dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
895 size);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200896 ret = -EOPNOTSUPP;
897 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 }
899
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200900 if (hwpec) /* enable/disable hardware PEC */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100901 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200902 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100903 outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
904 SMBAUXCTL(priv));
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200905
Ivo Manca3fb21c62010-05-21 18:40:55 +0200906 if (block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100907 ret = i801_block_transaction(priv, data, read_write, size,
908 hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200909 else
Daniel Kurtz37af8712012-07-24 14:13:58 +0200910 ret = i801_transaction(priv, xact);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
Jean Delvarec79cfba2006-04-20 02:43:18 -0700912 /* Some BIOSes don't like it when PEC is enabled at reboot or resume
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200913 time, so we forcibly disable it after every transaction. Turn off
914 E32B for the same reason. */
Jean Delvarea0921b62008-01-27 18:14:50 +0100915 if (hwpec || block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100916 outb_p(inb_p(SMBAUXCTL(priv)) &
917 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarec79cfba2006-04-20 02:43:18 -0700918
Ivo Manca3fb21c62010-05-21 18:40:55 +0200919 if (block)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200920 goto out;
Ivo Manca3fb21c62010-05-21 18:40:55 +0200921 if (ret)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200922 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200924 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
926 switch (xact & 0x7f) {
927 case I801_BYTE: /* Result put in SMBHSTDAT0 */
928 case I801_BYTE_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100929 data->byte = inb_p(SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 break;
931 case I801_WORD_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100932 data->word = inb_p(SMBHSTDAT0(priv)) +
933 (inb_p(SMBHSTDAT1(priv)) << 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 break;
935 }
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200936
937out:
938 pm_runtime_mark_last_busy(&priv->pci_dev->dev);
939 pm_runtime_put_autosuspend(&priv->pci_dev->dev);
Mika Westerberga7ae8192016-06-09 16:56:28 +0300940 mutex_unlock(&priv->acpi_lock);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200941 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942}
943
944
945static u32 i801_func(struct i2c_adapter *adapter)
946{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100947 struct i801_priv *priv = i2c_get_adapdata(adapter);
948
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
Jean Delvare369f6f42008-01-27 18:14:50 +0100950 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
951 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100952 ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
953 ((priv->features & FEATURE_I2C_BLOCK_READ) ?
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200954 I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0) |
955 ((priv->features & FEATURE_HOST_NOTIFY) ?
956 I2C_FUNC_SMBUS_HOST_NOTIFY : 0);
957}
958
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200959static void i801_enable_host_notify(struct i2c_adapter *adapter)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200960{
961 struct i801_priv *priv = i2c_get_adapdata(adapter);
962
963 if (!(priv->features & FEATURE_HOST_NOTIFY))
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200964 return;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200965
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200966 priv->original_slvcmd = inb_p(SMBSLVCMD(priv));
967
968 if (!(SMBSLVCMD_HST_NTFY_INTREN & priv->original_slvcmd))
969 outb_p(SMBSLVCMD_HST_NTFY_INTREN | priv->original_slvcmd,
970 SMBSLVCMD(priv));
971
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200972 /* clear Host Notify bit to allow a new notification */
973 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974}
975
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200976static void i801_disable_host_notify(struct i801_priv *priv)
977{
978 if (!(priv->features & FEATURE_HOST_NOTIFY))
979 return;
980
981 outb_p(priv->original_slvcmd, SMBSLVCMD(priv));
982}
983
Jean Delvare8f9082c2006-09-03 22:39:46 +0200984static const struct i2c_algorithm smbus_algorithm = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 .smbus_xfer = i801_access,
986 .functionality = i801_func,
987};
988
Jingoo Han392debf2013-12-03 08:11:20 +0900989static const struct pci_device_id i801_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
991 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
992 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
993 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
994 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
995 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
996 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
997 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
998 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
Jason Gastonb0a70b52005-04-16 15:24:45 -0700999 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
Jason Gaston8254fc42006-01-09 10:58:08 -08001000 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
Jason Gastonadbc2a12006-11-22 15:19:12 -08001001 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001002 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
Gaston, Jason Dd28dc712008-02-24 20:03:42 +01001003 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
1004 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001005 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
1006 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
Seth Heasleye30d9852010-10-31 21:06:59 +01001007 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
David Woodhouse55fee8d2010-10-31 21:07:00 +01001008 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
1009 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
1010 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
Seth Heasley662cda82011-03-20 14:50:53 +01001011 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
Seth Heasley6e2a8512011-05-24 20:58:49 +02001012 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
Seth Heasley062737f2012-03-26 21:47:19 +02001013 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
James Ralston4a8f1dd2012-09-10 10:14:02 +02001014 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
Seth Heasleyc2db409c2013-01-30 15:25:32 +00001015 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
James Ralstona3fc0ff2013-02-14 09:15:33 +00001016 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
1017 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
1018 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
1019 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
Seth Heasleyf39901c2013-06-19 16:59:57 -07001020 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
Mika Westerberg9827f9e2017-02-01 19:20:59 +03001021 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS) },
Jean Delvareb299de82014-07-17 15:04:41 +02001022 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
James Ralstonafc65922013-11-04 09:29:48 -08001023 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
Chew, Kean ho1b31e9b2014-03-01 00:03:56 +08001024 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
Alan Cox39e8e302014-08-19 17:37:28 +03001025 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -07001026 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
Devin Ryles3eee17992014-11-05 16:30:03 -05001027 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001028 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMBUS) },
Jarkko Nikuladd77f422015-10-22 17:16:58 +03001029 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BROXTON_SMBUS) },
Alexandra Yatescdc5a312015-11-05 11:40:25 -08001030 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS) },
1031 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS) },
Andy Shevchenko31158762016-09-23 11:56:01 +03001032 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS) },
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +03001033 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS) },
1034 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS) },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 { 0, }
1036};
1037
Ivo Manca3fb21c62010-05-21 18:40:55 +02001038MODULE_DEVICE_TABLE(pci, i801_ids);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Jean Delvare8eacfce2011-05-24 20:58:49 +02001040#if defined CONFIG_X86 && defined CONFIG_DMI
Jean Delvare1561bfe2009-01-07 14:29:17 +01001041static unsigned char apanel_addr;
1042
1043/* Scan the system ROM for the signature "FJKEYINF" */
1044static __init const void __iomem *bios_signature(const void __iomem *bios)
1045{
1046 ssize_t offset;
1047 const unsigned char signature[] = "FJKEYINF";
1048
1049 for (offset = 0; offset < 0x10000; offset += 0x10) {
1050 if (check_signature(bios + offset, signature,
1051 sizeof(signature)-1))
1052 return bios + offset;
1053 }
1054 return NULL;
1055}
1056
1057static void __init input_apanel_init(void)
1058{
1059 void __iomem *bios;
1060 const void __iomem *p;
1061
1062 bios = ioremap(0xF0000, 0x10000); /* Can't fail */
1063 p = bios_signature(bios);
1064 if (p) {
1065 /* just use the first address */
1066 apanel_addr = readb(p + 8 + 3) >> 1;
1067 }
1068 iounmap(bios);
1069}
Jean Delvare1561bfe2009-01-07 14:29:17 +01001070
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001071struct dmi_onboard_device_info {
1072 const char *name;
1073 u8 type;
1074 unsigned short i2c_addr;
1075 const char *i2c_type;
1076};
1077
Bill Pemberton0b255e92012-11-27 15:59:38 -05001078static const struct dmi_onboard_device_info dmi_devices[] = {
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001079 { "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
1080 { "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
1081 { "Hades", DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
1082};
1083
Bill Pemberton0b255e92012-11-27 15:59:38 -05001084static void dmi_check_onboard_device(u8 type, const char *name,
1085 struct i2c_adapter *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001086{
1087 int i;
1088 struct i2c_board_info info;
1089
1090 for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
1091 /* & ~0x80, ignore enabled/disabled bit */
1092 if ((type & ~0x80) != dmi_devices[i].type)
1093 continue;
Jean Delvarefaabd472010-07-09 16:22:51 +02001094 if (strcasecmp(name, dmi_devices[i].name))
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001095 continue;
1096
1097 memset(&info, 0, sizeof(struct i2c_board_info));
1098 info.addr = dmi_devices[i].i2c_addr;
1099 strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
1100 i2c_new_device(adap, &info);
1101 break;
1102 }
1103}
1104
1105/* We use our own function to check for onboard devices instead of
1106 dmi_find_device() as some buggy BIOS's have the devices we are interested
1107 in marked as disabled */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001108static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001109{
1110 int i, count;
1111
1112 if (dm->type != 10)
1113 return;
1114
1115 count = (dm->length - sizeof(struct dmi_header)) / 2;
1116 for (i = 0; i < count; i++) {
1117 const u8 *d = (char *)(dm + 1) + (i * 2);
1118 const char *name = ((char *) dm) + dm->length;
1119 u8 type = d[0];
1120 u8 s = d[1];
1121
1122 if (!s)
1123 continue;
1124 s--;
1125 while (s > 0 && name[0]) {
1126 name += strlen(name) + 1;
1127 s--;
1128 }
1129 if (name[0] == 0) /* Bogus string reference */
1130 continue;
1131
1132 dmi_check_onboard_device(type, name, adap);
1133 }
1134}
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001135
Jean Delvaree7198fb2011-05-24 20:58:49 +02001136/* Register optional slaves */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001137static void i801_probe_optional_slaves(struct i801_priv *priv)
Jean Delvaree7198fb2011-05-24 20:58:49 +02001138{
1139 /* Only register slaves on main SMBus channel */
1140 if (priv->features & FEATURE_IDF)
1141 return;
1142
Jean Delvaree7198fb2011-05-24 20:58:49 +02001143 if (apanel_addr) {
1144 struct i2c_board_info info;
1145
1146 memset(&info, 0, sizeof(struct i2c_board_info));
1147 info.addr = apanel_addr;
1148 strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
1149 i2c_new_device(&priv->adapter, &info);
1150 }
Jean Delvare8eacfce2011-05-24 20:58:49 +02001151
Jean Delvaree7198fb2011-05-24 20:58:49 +02001152 if (dmi_name_in_vendors("FUJITSU"))
1153 dmi_walk(dmi_check_onboard_devices, &priv->adapter);
Jean Delvaree7198fb2011-05-24 20:58:49 +02001154}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001155#else
1156static void __init input_apanel_init(void) {}
Bill Pemberton0b255e92012-11-27 15:59:38 -05001157static void i801_probe_optional_slaves(struct i801_priv *priv) {}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001158#endif /* CONFIG_X86 && CONFIG_DMI */
Jean Delvaree7198fb2011-05-24 20:58:49 +02001159
Javier Martinez Canillas175c7082016-07-21 12:11:01 -04001160#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001161static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
1162 .gpio_chip = "gpio_ich",
1163 .values = { 0x02, 0x03 },
1164 .n_values = 2,
1165 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
1166 .gpios = { 52, 53 },
1167 .n_gpios = 2,
1168};
1169
1170static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
1171 .gpio_chip = "gpio_ich",
1172 .values = { 0x02, 0x03, 0x01 },
1173 .n_values = 3,
1174 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
1175 .gpios = { 52, 53 },
1176 .n_gpios = 2,
1177};
1178
Bill Pemberton0b255e92012-11-27 15:59:38 -05001179static const struct dmi_system_id mux_dmi_table[] = {
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001180 {
1181 .matches = {
1182 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1183 DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
1184 },
1185 .driver_data = &i801_mux_config_asus_z8_d12,
1186 },
1187 {
1188 .matches = {
1189 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1190 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
1191 },
1192 .driver_data = &i801_mux_config_asus_z8_d12,
1193 },
1194 {
1195 .matches = {
1196 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1197 DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
1198 },
1199 .driver_data = &i801_mux_config_asus_z8_d12,
1200 },
1201 {
1202 .matches = {
1203 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1204 DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
1205 },
1206 .driver_data = &i801_mux_config_asus_z8_d12,
1207 },
1208 {
1209 .matches = {
1210 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1211 DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
1212 },
1213 .driver_data = &i801_mux_config_asus_z8_d12,
1214 },
1215 {
1216 .matches = {
1217 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1218 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
1219 },
1220 .driver_data = &i801_mux_config_asus_z8_d12,
1221 },
1222 {
1223 .matches = {
1224 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1225 DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
1226 },
1227 .driver_data = &i801_mux_config_asus_z8_d18,
1228 },
1229 {
1230 .matches = {
1231 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1232 DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
1233 },
1234 .driver_data = &i801_mux_config_asus_z8_d18,
1235 },
1236 {
1237 .matches = {
1238 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1239 DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
1240 },
1241 .driver_data = &i801_mux_config_asus_z8_d12,
1242 },
1243 { }
1244};
1245
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001246/* Setup multiplexing if needed */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001247static int i801_add_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001248{
1249 struct device *dev = &priv->adapter.dev;
1250 const struct i801_mux_config *mux_config;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001251 struct i2c_mux_gpio_platform_data gpio_data;
Jean Delvaref82b8622012-10-05 22:23:54 +02001252 int err;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001253
1254 if (!priv->mux_drvdata)
1255 return 0;
1256 mux_config = priv->mux_drvdata;
1257
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001258 /* Prepare the platform data */
1259 memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
1260 gpio_data.parent = priv->adapter.nr;
1261 gpio_data.values = mux_config->values;
1262 gpio_data.n_values = mux_config->n_values;
1263 gpio_data.classes = mux_config->classes;
Jean Delvaref82b8622012-10-05 22:23:54 +02001264 gpio_data.gpio_chip = mux_config->gpio_chip;
1265 gpio_data.gpios = mux_config->gpios;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001266 gpio_data.n_gpios = mux_config->n_gpios;
1267 gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;
1268
1269 /* Register the mux device */
1270 priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
Jean Delvaref82b8622012-10-05 22:23:54 +02001271 PLATFORM_DEVID_AUTO, &gpio_data,
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001272 sizeof(struct i2c_mux_gpio_platform_data));
1273 if (IS_ERR(priv->mux_pdev)) {
1274 err = PTR_ERR(priv->mux_pdev);
1275 priv->mux_pdev = NULL;
1276 dev_err(dev, "Failed to register i2c-mux-gpio device\n");
1277 return err;
1278 }
1279
1280 return 0;
1281}
1282
Bill Pemberton0b255e92012-11-27 15:59:38 -05001283static void i801_del_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001284{
1285 if (priv->mux_pdev)
1286 platform_device_unregister(priv->mux_pdev);
1287}
1288
Bill Pemberton0b255e92012-11-27 15:59:38 -05001289static unsigned int i801_get_adapter_class(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001290{
1291 const struct dmi_system_id *id;
1292 const struct i801_mux_config *mux_config;
1293 unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
1294 int i;
1295
1296 id = dmi_first_match(mux_dmi_table);
1297 if (id) {
Jean Delvare28901f52012-10-28 21:37:01 +01001298 /* Remove branch classes from trunk */
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001299 mux_config = id->driver_data;
1300 for (i = 0; i < mux_config->n_values; i++)
1301 class &= ~mux_config->classes[i];
1302
1303 /* Remember for later */
1304 priv->mux_drvdata = mux_config;
1305 }
1306
1307 return class;
1308}
1309#else
1310static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
1311static inline void i801_del_mux(struct i801_priv *priv) { }
1312
1313static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
1314{
1315 return I2C_CLASS_HWMON | I2C_CLASS_SPD;
1316}
1317#endif
1318
Mika Westerberg94246932015-08-06 13:46:25 +01001319static const struct itco_wdt_platform_data tco_platform_data = {
1320 .name = "Intel PCH",
1321 .version = 4,
1322};
1323
1324static DEFINE_SPINLOCK(p2sb_spinlock);
1325
1326static void i801_add_tco(struct i801_priv *priv)
1327{
1328 struct pci_dev *pci_dev = priv->pci_dev;
1329 struct resource tco_res[3], *res;
1330 struct platform_device *pdev;
1331 unsigned int devfn;
1332 u32 tco_base, tco_ctl;
1333 u32 base_addr, ctrl_val;
1334 u64 base64_addr;
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001335 u8 hidden;
Mika Westerberg94246932015-08-06 13:46:25 +01001336
1337 if (!(priv->features & FEATURE_TCO))
1338 return;
1339
1340 pci_read_config_dword(pci_dev, TCOBASE, &tco_base);
1341 pci_read_config_dword(pci_dev, TCOCTL, &tco_ctl);
1342 if (!(tco_ctl & TCOCTL_EN))
1343 return;
1344
1345 memset(tco_res, 0, sizeof(tco_res));
1346
1347 res = &tco_res[ICH_RES_IO_TCO];
1348 res->start = tco_base & ~1;
1349 res->end = res->start + 32 - 1;
1350 res->flags = IORESOURCE_IO;
1351
1352 /*
1353 * Power Management registers.
1354 */
1355 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 2);
1356 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPIBASE, &base_addr);
1357
1358 res = &tco_res[ICH_RES_IO_SMI];
1359 res->start = (base_addr & ~1) + ACPIBASE_SMI_OFF;
1360 res->end = res->start + 3;
1361 res->flags = IORESOURCE_IO;
1362
1363 /*
1364 * Enable the ACPI I/O space.
1365 */
1366 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPICTRL, &ctrl_val);
1367 ctrl_val |= ACPICTRL_EN;
1368 pci_bus_write_config_dword(pci_dev->bus, devfn, ACPICTRL, ctrl_val);
1369
1370 /*
1371 * We must access the NO_REBOOT bit over the Primary to Sideband
1372 * bridge (P2SB). The BIOS prevents the P2SB device from being
1373 * enumerated by the PCI subsystem, so we need to unhide/hide it
1374 * to lookup the P2SB BAR.
1375 */
1376 spin_lock(&p2sb_spinlock);
1377
1378 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 1);
1379
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001380 /* Unhide the P2SB device, if it is hidden */
1381 pci_bus_read_config_byte(pci_dev->bus, devfn, 0xe1, &hidden);
1382 if (hidden)
1383 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x0);
Mika Westerberg94246932015-08-06 13:46:25 +01001384
1385 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR, &base_addr);
1386 base64_addr = base_addr & 0xfffffff0;
1387
1388 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR + 0x4, &base_addr);
1389 base64_addr |= (u64)base_addr << 32;
1390
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001391 /* Hide the P2SB device, if it was hidden before */
1392 if (hidden)
1393 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, hidden);
Mika Westerberg94246932015-08-06 13:46:25 +01001394 spin_unlock(&p2sb_spinlock);
1395
1396 res = &tco_res[ICH_RES_MEM_OFF];
1397 res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL;
1398 res->end = res->start + 3;
1399 res->flags = IORESOURCE_MEM;
1400
1401 pdev = platform_device_register_resndata(&pci_dev->dev, "iTCO_wdt", -1,
1402 tco_res, 3, &tco_platform_data,
1403 sizeof(tco_platform_data));
1404 if (IS_ERR(pdev)) {
1405 dev_warn(&pci_dev->dev, "failed to create iTCO device\n");
1406 return;
1407 }
1408
1409 priv->tco_pdev = pdev;
1410}
1411
Mika Westerberga7ae8192016-06-09 16:56:28 +03001412#ifdef CONFIG_ACPI
1413static acpi_status
1414i801_acpi_io_handler(u32 function, acpi_physical_address address, u32 bits,
1415 u64 *value, void *handler_context, void *region_context)
1416{
1417 struct i801_priv *priv = handler_context;
1418 struct pci_dev *pdev = priv->pci_dev;
1419 acpi_status status;
1420
1421 /*
1422 * Once BIOS AML code touches the OpRegion we warn and inhibit any
1423 * further access from the driver itself. This device is now owned
1424 * by the system firmware.
1425 */
1426 mutex_lock(&priv->acpi_lock);
1427
1428 if (!priv->acpi_reserved) {
1429 priv->acpi_reserved = true;
1430
1431 dev_warn(&pdev->dev, "BIOS is accessing SMBus registers\n");
1432 dev_warn(&pdev->dev, "Driver SMBus register access inhibited\n");
1433
1434 /*
1435 * BIOS is accessing the host controller so prevent it from
1436 * suspending automatically from now on.
1437 */
1438 pm_runtime_get_sync(&pdev->dev);
1439 }
1440
1441 if ((function & ACPI_IO_MASK) == ACPI_READ)
1442 status = acpi_os_read_port(address, (u32 *)value, bits);
1443 else
1444 status = acpi_os_write_port(address, (u32)*value, bits);
1445
1446 mutex_unlock(&priv->acpi_lock);
1447
1448 return status;
1449}
1450
1451static int i801_acpi_probe(struct i801_priv *priv)
1452{
1453 struct acpi_device *adev;
1454 acpi_status status;
1455
1456 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1457 if (adev) {
1458 status = acpi_install_address_space_handler(adev->handle,
1459 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler,
1460 NULL, priv);
1461 if (ACPI_SUCCESS(status))
1462 return 0;
1463 }
1464
1465 return acpi_check_resource_conflict(&priv->pci_dev->resource[SMBBAR]);
1466}
1467
1468static void i801_acpi_remove(struct i801_priv *priv)
1469{
1470 struct acpi_device *adev;
1471
1472 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1473 if (!adev)
1474 return;
1475
1476 acpi_remove_address_space_handler(adev->handle,
1477 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler);
1478
1479 mutex_lock(&priv->acpi_lock);
1480 if (priv->acpi_reserved)
1481 pm_runtime_put(&priv->pci_dev->dev);
1482 mutex_unlock(&priv->acpi_lock);
1483}
1484#else
1485static inline int i801_acpi_probe(struct i801_priv *priv) { return 0; }
1486static inline void i801_acpi_remove(struct i801_priv *priv) { }
1487#endif
1488
Bill Pemberton0b255e92012-11-27 15:59:38 -05001489static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490{
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001491 unsigned char temp;
Jean Delvareadff6872010-05-21 18:40:54 +02001492 int err, i;
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001493 struct i801_priv *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
Jarkko Nikula1621c592015-02-13 15:52:23 +02001495 priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001496 if (!priv)
1497 return -ENOMEM;
1498
1499 i2c_set_adapdata(&priv->adapter, priv);
1500 priv->adapter.owner = THIS_MODULE;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001501 priv->adapter.class = i801_get_adapter_class(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001502 priv->adapter.algo = &smbus_algorithm;
Dustin Byford8eb5c872015-10-23 12:27:07 -07001503 priv->adapter.dev.parent = &dev->dev;
1504 ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&dev->dev));
1505 priv->adapter.retries = 3;
Mika Westerberga7ae8192016-06-09 16:56:28 +03001506 mutex_init(&priv->acpi_lock);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001507
1508 priv->pci_dev = dev;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001509 switch (dev->device) {
Mika Westerberg94246932015-08-06 13:46:25 +01001510 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS:
1511 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS:
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +03001512 case PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS:
1513 case PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS:
Alexandra Yates1a1503c2016-02-17 18:21:21 -08001514 case PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS:
1515 case PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS:
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001516 case PCI_DEVICE_ID_INTEL_DNV_SMBUS:
Andy Shevchenko31158762016-09-23 11:56:01 +03001517 case PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS:
Mika Westerberg94246932015-08-06 13:46:25 +01001518 priv->features |= FEATURE_I2C_BLOCK_READ;
1519 priv->features |= FEATURE_IRQ;
1520 priv->features |= FEATURE_SMBUS_PEC;
1521 priv->features |= FEATURE_BLOCK_BUFFER;
Mika Westerberg1f6dbb02016-09-20 15:30:53 +03001522 /* If we have ACPI based watchdog use that instead */
1523 if (!acpi_has_watchdog())
1524 priv->features |= FEATURE_TCO;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001525 priv->features |= FEATURE_HOST_NOTIFY;
Mika Westerberg94246932015-08-06 13:46:25 +01001526 break;
1527
Jean Delvaree7198fb2011-05-24 20:58:49 +02001528 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
1529 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
1530 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
James Ralstona3fc0ff2013-02-14 09:15:33 +00001531 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
1532 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
1533 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
Jean Delvaree7198fb2011-05-24 20:58:49 +02001534 priv->features |= FEATURE_IDF;
1535 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001536 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001537 priv->features |= FEATURE_I2C_BLOCK_READ;
Jean Delvare6676a842012-12-16 21:11:55 +01001538 priv->features |= FEATURE_IRQ;
Jean Delvare63420642008-01-27 18:14:50 +01001539 /* fall through */
1540 case PCI_DEVICE_ID_INTEL_82801DB_3:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001541 priv->features |= FEATURE_SMBUS_PEC;
1542 priv->features |= FEATURE_BLOCK_BUFFER;
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001543 /* fall through */
1544 case PCI_DEVICE_ID_INTEL_82801CA_3:
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001545 priv->features |= FEATURE_HOST_NOTIFY;
1546 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001547 case PCI_DEVICE_ID_INTEL_82801BA_2:
1548 case PCI_DEVICE_ID_INTEL_82801AB_3:
1549 case PCI_DEVICE_ID_INTEL_82801AA_3:
Jean Delvare250d1bd2006-12-10 21:21:33 +01001550 break;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001551 }
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001552
Jean Delvareadff6872010-05-21 18:40:54 +02001553 /* Disable features on user request */
1554 for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001555 if (priv->features & disable_features & (1 << i))
Jean Delvareadff6872010-05-21 18:40:54 +02001556 dev_notice(&dev->dev, "%s disabled by user\n",
1557 i801_feature_names[i]);
1558 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001559 priv->features &= ~disable_features;
Jean Delvareadff6872010-05-21 18:40:54 +02001560
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001561 err = pcim_enable_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001562 if (err) {
1563 dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
1564 err);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001565 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001566 }
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001567 pcim_pin_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001568
1569 /* Determine the address of the SMBus area */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001570 priv->smba = pci_resource_start(dev, SMBBAR);
1571 if (!priv->smba) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001572 dev_err(&dev->dev,
1573 "SMBus base address uninitialized, upgrade BIOS\n");
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001574 return -ENODEV;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001575 }
1576
Mika Westerberga7ae8192016-06-09 16:56:28 +03001577 if (i801_acpi_probe(priv))
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001578 return -ENODEV;
Jean Delvare54fb4a052008-07-14 22:38:33 +02001579
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001580 err = pcim_iomap_regions(dev, 1 << SMBBAR,
1581 dev_driver_string(&dev->dev));
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001582 if (err) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001583 dev_err(&dev->dev,
1584 "Failed to request SMBus region 0x%lx-0x%Lx\n",
1585 priv->smba,
Andrew Morton598736c2006-06-30 01:56:20 -07001586 (unsigned long long)pci_resource_end(dev, SMBBAR));
Mika Westerberga7ae8192016-06-09 16:56:28 +03001587 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001588 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001589 }
1590
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001591 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
1592 priv->original_hstcfg = temp;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001593 temp &= ~SMBHSTCFG_I2C_EN; /* SMBus timing */
1594 if (!(temp & SMBHSTCFG_HST_EN)) {
1595 dev_info(&dev->dev, "Enabling SMBus device\n");
1596 temp |= SMBHSTCFG_HST_EN;
1597 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001598 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001599
Daniel Kurtz636752b2012-07-24 14:13:58 +02001600 if (temp & SMBHSTCFG_SMB_SMI_EN) {
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001601 dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001602 /* Disable SMBus interrupt feature if SMBus using SMI# */
1603 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001604 }
Jean Delvareba9ad2a2016-10-11 13:13:27 +02001605 if (temp & SMBHSTCFG_SPD_WD)
1606 dev_info(&dev->dev, "SPD Write Disable is set\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607
Jean Delvarea0921b62008-01-27 18:14:50 +01001608 /* Clear special mode bits */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001609 if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
1610 outb_p(inb_p(SMBAUXCTL(priv)) &
1611 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarea0921b62008-01-27 18:14:50 +01001612
Jean Delvareb3b8df92014-11-12 10:20:40 +01001613 /* Default timeout in interrupt mode: 200 ms */
1614 priv->adapter.timeout = HZ / 5;
1615
Daniel Kurtz636752b2012-07-24 14:13:58 +02001616 if (priv->features & FEATURE_IRQ) {
Jean Delvareaeb8a3d2014-11-12 10:25:37 +01001617 u16 pcictl, pcists;
1618
1619 /* Complain if an interrupt is already pending */
1620 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
1621 if (pcists & SMBPCISTS_INTS)
1622 dev_warn(&dev->dev, "An interrupt is pending!\n");
1623
1624 /* Check if interrupts have been disabled */
1625 pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
1626 if (pcictl & SMBPCICTL_INTDIS) {
1627 dev_info(&dev->dev, "Interrupts are disabled\n");
1628 priv->features &= ~FEATURE_IRQ;
1629 }
1630 }
1631
1632 if (priv->features & FEATURE_IRQ) {
Daniel Kurtz636752b2012-07-24 14:13:58 +02001633 init_waitqueue_head(&priv->waitq);
1634
Jarkko Nikula1621c592015-02-13 15:52:23 +02001635 err = devm_request_irq(&dev->dev, dev->irq, i801_isr,
1636 IRQF_SHARED,
1637 dev_driver_string(&dev->dev), priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001638 if (err) {
1639 dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
1640 dev->irq, err);
Jean Delvareae944712014-11-12 10:24:07 +01001641 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001642 }
1643 }
Jean Delvareae944712014-11-12 10:24:07 +01001644 dev_info(&dev->dev, "SMBus using %s\n",
1645 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001646
Mika Westerberg94246932015-08-06 13:46:25 +01001647 i801_add_tco(priv);
1648
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001649 snprintf(priv->adapter.name, sizeof(priv->adapter.name),
1650 "SMBus I801 adapter at %04lx", priv->smba);
1651 err = i2c_add_adapter(&priv->adapter);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001652 if (err) {
Mika Westerberga7ae8192016-06-09 16:56:28 +03001653 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001654 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001655 }
Jean Delvare1561bfe2009-01-07 14:29:17 +01001656
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +02001657 i801_enable_host_notify(&priv->adapter);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001658
Jean Delvaree7198fb2011-05-24 20:58:49 +02001659 i801_probe_optional_slaves(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001660 /* We ignore errors - multiplexing is optional */
1661 i801_add_mux(priv);
Jean Delvare1561bfe2009-01-07 14:29:17 +01001662
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001663 pci_set_drvdata(dev, priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001664
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001665 pm_runtime_set_autosuspend_delay(&dev->dev, 1000);
1666 pm_runtime_use_autosuspend(&dev->dev);
1667 pm_runtime_put_autosuspend(&dev->dev);
1668 pm_runtime_allow(&dev->dev);
1669
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001670 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671}
1672
Bill Pemberton0b255e92012-11-27 15:59:38 -05001673static void i801_remove(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674{
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001675 struct i801_priv *priv = pci_get_drvdata(dev);
1676
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001677 pm_runtime_forbid(&dev->dev);
1678 pm_runtime_get_noresume(&dev->dev);
1679
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +02001680 i801_disable_host_notify(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001681 i801_del_mux(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001682 i2c_del_adapter(&priv->adapter);
Mika Westerberga7ae8192016-06-09 16:56:28 +03001683 i801_acpi_remove(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001684 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001685
Mika Westerberg94246932015-08-06 13:46:25 +01001686 platform_device_unregister(priv->tco_pdev);
1687
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001688 /*
1689 * do not call pci_disable_device(dev) since it can cause hard hangs on
1690 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
1691 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692}
1693
Jean Delvarea5aaea32007-03-22 19:49:01 +01001694#ifdef CONFIG_PM
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001695static int i801_suspend(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001696{
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001697 struct pci_dev *pci_dev = to_pci_dev(dev);
1698 struct i801_priv *priv = pci_get_drvdata(pci_dev);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001699
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001700 pci_write_config_byte(pci_dev, SMBHSTCFG, priv->original_hstcfg);
Jean Delvarea5aaea32007-03-22 19:49:01 +01001701 return 0;
1702}
1703
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001704static int i801_resume(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001705{
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001706 struct pci_dev *pci_dev = to_pci_dev(dev);
1707 struct i801_priv *priv = pci_get_drvdata(pci_dev);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001708
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +02001709 i801_enable_host_notify(&priv->adapter);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001710
Jarkko Nikulaf85da3f2015-02-13 15:52:24 +02001711 return 0;
Jean Delvarea5aaea32007-03-22 19:49:01 +01001712}
Jean Delvarea5aaea32007-03-22 19:49:01 +01001713#endif
1714
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001715static UNIVERSAL_DEV_PM_OPS(i801_pm_ops, i801_suspend,
1716 i801_resume, NULL);
1717
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718static struct pci_driver i801_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 .name = "i801_smbus",
1720 .id_table = i801_ids,
1721 .probe = i801_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001722 .remove = i801_remove,
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001723 .driver = {
1724 .pm = &i801_pm_ops,
1725 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726};
1727
1728static int __init i2c_i801_init(void)
1729{
Jean Delvare6aa14642011-05-24 20:58:49 +02001730 if (dmi_name_in_vendors("FUJITSU"))
1731 input_apanel_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 return pci_register_driver(&i801_driver);
1733}
1734
1735static void __exit i2c_i801_exit(void)
1736{
1737 pci_unregister_driver(&i801_driver);
1738}
1739
Jean Delvare7c81c602014-01-29 20:40:08 +01001740MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741MODULE_DESCRIPTION("I801 SMBus driver");
1742MODULE_LICENSE("GPL");
1743
1744module_init(i2c_i801_init);
1745module_exit(i2c_i801_exit);