blob: fa44f3ec530214f5014664cda4611b1a5a027251 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003, 2004 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00007 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9#ifndef __ASM_CPU_FEATURES_H
10#define __ASM_CPU_FEATURES_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/cpu.h>
13#include <asm/cpu-info.h>
14#include <cpu-feature-overrides.h>
15
Ralf Baechle10cc3522007-10-11 23:46:15 +010016#ifndef current_cpu_type
Ralf Baechle70342282013-01-22 12:59:30 +010017#define current_cpu_type() current_cpu_data.cputype
Ralf Baechle10cc3522007-10-11 23:46:15 +010018#endif
19
Ralf Baechlecf5b2d22013-08-01 18:31:05 +020020#define boot_cpu_type() cpu_data[0].cputype
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022/*
23 * SMP assumption: Options of CPU 0 are a superset of all processors.
24 * This is true for all known MIPS systems.
25 */
26#ifndef cpu_has_tlb
27#define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
28#endif
Ralf Baechle1990e542013-06-26 17:06:34 +020029
30/*
31 * For the moment we don't consider R6000 and R8000 so we can assume that
32 * anything that doesn't support R4000-style exceptions and interrupts is
33 * R3000-like. Users should still treat these two macro definitions as
34 * opaque.
35 */
36#ifndef cpu_has_3kex
37#define cpu_has_3kex (!cpu_has_4kex)
38#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#ifndef cpu_has_4kex
40#define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
41#endif
Ralf Baechle02cf2112005-10-01 13:06:32 +010042#ifndef cpu_has_3k_cache
43#define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
44#endif
45#define cpu_has_6k_cache 0
46#define cpu_has_8k_cache 0
47#ifndef cpu_has_4k_cache
48#define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
49#endif
50#ifndef cpu_has_tx39_cache
51#define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
52#endif
David Daney47d979e2008-12-11 15:33:27 -080053#ifndef cpu_has_octeon_cache
54#define cpu_has_octeon_cache 0
55#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#ifndef cpu_has_fpu
Ralf Baechlef088fc82006-04-05 09:45:47 +010057#define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090058#define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
59#else
60#define raw_cpu_has_fpu cpu_has_fpu
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#endif
62#ifndef cpu_has_32fpr
63#define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
64#endif
65#ifndef cpu_has_counter
66#define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
67#endif
68#ifndef cpu_has_watch
69#define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
70#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#ifndef cpu_has_divec
72#define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
73#endif
74#ifndef cpu_has_vce
75#define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
76#endif
77#ifndef cpu_has_cache_cdex_p
78#define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
79#endif
80#ifndef cpu_has_cache_cdex_s
81#define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
82#endif
83#ifndef cpu_has_prefetch
84#define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
85#endif
86#ifndef cpu_has_mcheck
87#define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
88#endif
89#ifndef cpu_has_ejtag
90#define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
91#endif
92#ifndef cpu_has_llsc
93#define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
94#endif
David Daneyb791d112009-07-13 11:15:19 -070095#ifndef kernel_uses_llsc
96#define kernel_uses_llsc cpu_has_llsc
97#endif
Ralf Baechle41943182005-05-05 16:45:59 +000098#ifndef cpu_has_mips16
99#define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
100#endif
101#ifndef cpu_has_mdmx
Tony Wufc192e52013-06-21 10:10:46 +0000102#define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
Ralf Baechle41943182005-05-05 16:45:59 +0000103#endif
104#ifndef cpu_has_mips3d
Tony Wufc192e52013-06-21 10:10:46 +0000105#define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
Ralf Baechle41943182005-05-05 16:45:59 +0000106#endif
107#ifndef cpu_has_smartmips
Tony Wufc192e52013-06-21 10:10:46 +0000108#define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
Ralf Baechle41943182005-05-05 16:45:59 +0000109#endif
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500110#ifndef cpu_has_rixi
111#define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
112#endif
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000113#ifndef cpu_has_mmips
David Daney3ddc14a2013-05-24 20:54:10 +0000114# ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
115# define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
116# else
117# define cpu_has_mmips 0
118# endif
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000119#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120#ifndef cpu_has_vtag_icache
121#define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
122#endif
123#ifndef cpu_has_dc_aliases
124#define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
125#endif
126#ifndef cpu_has_ic_fills_f_dc
127#define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
128#endif
Atsushi Nemotode628932006-03-13 18:23:03 +0900129#ifndef cpu_has_pindexed_dcache
Tony Wufc192e52013-06-21 10:10:46 +0000130#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
Atsushi Nemotode628932006-03-13 18:23:03 +0900131#endif
Huacai Chen87599342013-03-17 11:49:38 +0000132#ifndef cpu_has_local_ebase
133#define cpu_has_local_ebase 1
134#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136/*
Ralf Baechle70342282013-01-22 12:59:30 +0100137 * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 * such as the R10000 have I-Caches that snoop local stores; the embedded ones
139 * don't. For maintaining I-cache coherency this means we need to flush the
140 * D-cache all the way back to whever the I-cache does refills from, so the
141 * I-cache has a chance to see the new data at all. Then we have to flush the
142 * I-cache also.
143 * Note we may have been rescheduled and may no longer be running on the CPU
144 * that did the store so we can't optimize this into only doing the flush on
145 * the local CPU.
146 */
147#ifndef cpu_icache_snoops_remote_store
148#ifdef CONFIG_SMP
149#define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
150#else
151#define cpu_icache_snoops_remote_store 1
152#endif
153#endif
154
Steven J. Hilla96102b2012-12-07 04:31:36 +0000155#ifndef cpu_has_mips_2
156# define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
157#endif
158#ifndef cpu_has_mips_3
159# define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
160#endif
161#ifndef cpu_has_mips_4
162# define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
163#endif
164#ifndef cpu_has_mips_5
165# define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
166#endif
Tony Wufc192e52013-06-21 10:10:46 +0000167#ifndef cpu_has_mips32r1
Ralf Baechle04015722005-12-09 12:20:49 +0000168# define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
Tony Wufc192e52013-06-21 10:10:46 +0000169#endif
170#ifndef cpu_has_mips32r2
Ralf Baechle04015722005-12-09 12:20:49 +0000171# define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
Tony Wufc192e52013-06-21 10:10:46 +0000172#endif
173#ifndef cpu_has_mips64r1
Ralf Baechle04015722005-12-09 12:20:49 +0000174# define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
Tony Wufc192e52013-06-21 10:10:46 +0000175#endif
176#ifndef cpu_has_mips64r2
Ralf Baechle04015722005-12-09 12:20:49 +0000177# define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
Tony Wufc192e52013-06-21 10:10:46 +0000178#endif
Ralf Baechle04015722005-12-09 12:20:49 +0000179
180/*
181 * Shortcuts ...
182 */
183#define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
184#define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle70342282013-01-22 12:59:30 +0100185#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
186#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
Ralf Baechlec46b3022008-10-28 09:37:47 +0000187#define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
188 cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle04015722005-12-09 12:20:49 +0000189
David Daney41f0e4d2009-05-12 12:41:53 -0700190#ifndef cpu_has_mips_r2_exec_hazard
191#define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
192#endif
193
Ralf Baechle47740eb2009-04-19 03:21:22 +0200194/*
195 * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
Ralf Baechle70342282013-01-22 12:59:30 +0100196 * pre-MIPS32/MIPS53 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
Ralf Baechle417a5eb2010-08-05 13:26:01 +0100197 * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
Ralf Baechle47740eb2009-04-19 03:21:22 +0200198 * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
199 */
Tony Wufc192e52013-06-21 10:10:46 +0000200#ifndef cpu_has_clo_clz
201#define cpu_has_clo_clz cpu_has_mips_r
202#endif
Ralf Baechle47740eb2009-04-19 03:21:22 +0200203
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000204#ifndef cpu_has_dsp
205#define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
206#endif
207
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500208#ifndef cpu_has_dsp2
209#define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
210#endif
211
Ralf Baechle8f406112005-07-14 07:34:18 +0000212#ifndef cpu_has_mipsmt
Chris Dearman2e128de2006-06-30 12:32:37 +0100213#define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
Ralf Baechle8f406112005-07-14 07:34:18 +0000214#endif
215
Ralf Baechlea3692022007-07-10 17:33:02 +0100216#ifndef cpu_has_userlocal
217#define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
218#endif
219
Ralf Baechle875d43e2005-09-03 15:56:16 -0700220#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221# ifndef cpu_has_nofpuex
222# define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
223# endif
224# ifndef cpu_has_64bits
225# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
226# endif
227# ifndef cpu_has_64bit_zero_reg
Tony Wufc192e52013-06-21 10:10:46 +0000228# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229# endif
230# ifndef cpu_has_64bit_gp_regs
231# define cpu_has_64bit_gp_regs 0
232# endif
233# ifndef cpu_has_64bit_addresses
234# define cpu_has_64bit_addresses 0
235# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800236# ifndef cpu_vmbits
237# define cpu_vmbits 31
238# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#endif
240
Ralf Baechle875d43e2005-09-03 15:56:16 -0700241#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242# ifndef cpu_has_nofpuex
243# define cpu_has_nofpuex 0
244# endif
245# ifndef cpu_has_64bits
246# define cpu_has_64bits 1
247# endif
248# ifndef cpu_has_64bit_zero_reg
249# define cpu_has_64bit_zero_reg 1
250# endif
251# ifndef cpu_has_64bit_gp_regs
252# define cpu_has_64bit_gp_regs 1
253# endif
254# ifndef cpu_has_64bit_addresses
255# define cpu_has_64bit_addresses 1
256# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800257# ifndef cpu_vmbits
258# define cpu_vmbits cpu_data[0].vmbits
259# define __NEED_VMBITS_PROBE
260# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261#endif
262
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100263#if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
264# define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
265#elif !defined(cpu_has_vint)
Ralf Baechle8f406112005-07-14 07:34:18 +0000266# define cpu_has_vint 0
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100267#endif
268
269#if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
270# define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
271#elif !defined(cpu_has_veic)
Ralf Baechle8f406112005-07-14 07:34:18 +0000272# define cpu_has_veic 0
273#endif
274
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100275#ifndef cpu_has_inclusive_pcaches
276#define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277#endif
278
279#ifndef cpu_dcache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300280#define cpu_dcache_line_size() cpu_data[0].dcache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281#endif
282#ifndef cpu_icache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300283#define cpu_icache_line_size() cpu_data[0].icache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284#endif
285#ifndef cpu_scache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300286#define cpu_scache_line_size() cpu_data[0].scache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287#endif
288
David Daneyfbeda192009-05-13 15:59:55 -0700289#ifndef cpu_hwrena_impl_bits
290#define cpu_hwrena_impl_bits 0
291#endif
292
Al Cooperda4b62c2012-07-13 16:44:51 -0400293#ifndef cpu_has_perf_cntr_intr_bit
294#define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
295#endif
296
David Daney1e7decd2013-02-16 23:42:43 +0100297#ifndef cpu_has_vz
298#define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
299#endif
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301#endif /* __ASM_CPU_FEATURES_H */