blob: 2dcd5c14cb568c1b37fcb9ea4620ff0ea6e5e1ae [file] [log] [blame]
Dave Airlief64122c2013-02-25 14:47:55 +10001/*
2 * Copyright 2013 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Dave Airlie
23 * Alon Levy
24 */
25
26#include "qxl_drv.h"
27#include "qxl_object.h"
28
Dave Airlie5ff91e42013-07-05 10:20:33 +100029#include <drm/drm_crtc_helper.h>
Dave Airlief64122c2013-02-25 14:47:55 +100030#include <linux/io-mapping.h>
31
32int qxl_log_level;
33
34static void qxl_dump_mode(struct qxl_device *qdev, void *p)
35{
36 struct qxl_mode *m = p;
37 DRM_DEBUG_KMS("%d: %dx%d %d bits, stride %d, %dmm x %dmm, orientation %d\n",
38 m->id, m->x_res, m->y_res, m->bits, m->stride, m->x_mili,
39 m->y_mili, m->orientation);
40}
41
42static bool qxl_check_device(struct qxl_device *qdev)
43{
44 struct qxl_rom *rom = qdev->rom;
45 int mode_offset;
46 int i;
47
48 if (rom->magic != 0x4f525851) {
49 DRM_ERROR("bad rom signature %x\n", rom->magic);
50 return false;
51 }
52
53 DRM_INFO("Device Version %d.%d\n", rom->id, rom->update_id);
54 DRM_INFO("Compression level %d log level %d\n", rom->compression_level,
55 rom->log_level);
56 DRM_INFO("Currently using mode #%d, list at 0x%x\n",
57 rom->mode, rom->modes_offset);
58 DRM_INFO("%d io pages at offset 0x%x\n",
59 rom->num_io_pages, rom->pages_offset);
60 DRM_INFO("%d byte draw area at offset 0x%x\n",
61 rom->surface0_area_size, rom->draw_area_offset);
62
63 qdev->vram_size = rom->surface0_area_size;
64 DRM_INFO("RAM header offset: 0x%x\n", rom->ram_header_offset);
65
66 mode_offset = rom->modes_offset / 4;
67 qdev->mode_info.num_modes = ((u32 *)rom)[mode_offset];
68 DRM_INFO("rom modes offset 0x%x for %d modes\n", rom->modes_offset,
69 qdev->mode_info.num_modes);
70 qdev->mode_info.modes = (void *)((uint32_t *)rom + mode_offset + 1);
71 for (i = 0; i < qdev->mode_info.num_modes; i++)
72 qxl_dump_mode(qdev, qdev->mode_info.modes + i);
73 return true;
74}
75
Dave Airliec9fdda22013-07-04 14:57:58 +100076static void setup_hw_slot(struct qxl_device *qdev, int slot_index,
77 struct qxl_memslot *slot)
78{
79 qdev->ram_header->mem_slot.mem_start = slot->start_phys_addr;
80 qdev->ram_header->mem_slot.mem_end = slot->end_phys_addr;
81 qxl_io_memslot_add(qdev, slot_index);
82}
83
Dave Airlief64122c2013-02-25 14:47:55 +100084static uint8_t setup_slot(struct qxl_device *qdev, uint8_t slot_index_offset,
85 unsigned long start_phys_addr, unsigned long end_phys_addr)
86{
87 uint64_t high_bits;
88 struct qxl_memslot *slot;
89 uint8_t slot_index;
Dave Airlief64122c2013-02-25 14:47:55 +100090
91 slot_index = qdev->rom->slots_start + slot_index_offset;
92 slot = &qdev->mem_slots[slot_index];
93 slot->start_phys_addr = start_phys_addr;
94 slot->end_phys_addr = end_phys_addr;
Dave Airliec9fdda22013-07-04 14:57:58 +100095
96 setup_hw_slot(qdev, slot_index, slot);
97
Dave Airlief64122c2013-02-25 14:47:55 +100098 slot->generation = qdev->rom->slot_generation;
99 high_bits = slot_index << qdev->slot_gen_bits;
100 high_bits |= slot->generation;
101 high_bits <<= (64 - (qdev->slot_gen_bits + qdev->slot_id_bits));
102 slot->high_bits = high_bits;
103 return slot_index;
104}
105
Dave Airliec9fdda22013-07-04 14:57:58 +1000106void qxl_reinit_memslots(struct qxl_device *qdev)
107{
108 setup_hw_slot(qdev, qdev->main_mem_slot, &qdev->mem_slots[qdev->main_mem_slot]);
109 setup_hw_slot(qdev, qdev->surfaces_mem_slot, &qdev->mem_slots[qdev->surfaces_mem_slot]);
110}
111
Dave Airlief64122c2013-02-25 14:47:55 +1000112static void qxl_gc_work(struct work_struct *work)
113{
114 struct qxl_device *qdev = container_of(work, struct qxl_device, gc_work);
115 qxl_garbage_collect(qdev);
116}
117
Gabriel Krisman Bertazi2b65d562017-01-19 11:48:05 -0200118int qxl_device_init(struct qxl_device *qdev,
Gabriel Krisman Bertazicbdded72017-01-26 23:05:48 -0200119 struct drm_driver *drv,
Dave Airlief64122c2013-02-25 14:47:55 +1000120 struct pci_dev *pdev,
121 unsigned long flags)
122{
Gerd Hoffmann35541782013-10-11 10:01:10 +0200123 int r, sb;
Dave Airlief64122c2013-02-25 14:47:55 +1000124
Gabriel Krisman Bertazicbdded72017-01-26 23:05:48 -0200125 r = drm_dev_init(&qdev->ddev, drv, &pdev->dev);
126 if (r)
127 return r;
128
129 qdev->ddev.pdev = pdev;
130 pci_set_drvdata(pdev, &qdev->ddev);
131 qdev->ddev.dev_private = qdev;
132
Dave Airlief64122c2013-02-25 14:47:55 +1000133 qdev->flags = flags;
134
135 mutex_init(&qdev->gem.mutex);
136 mutex_init(&qdev->update_area_mutex);
137 mutex_init(&qdev->release_mutex);
138 mutex_init(&qdev->surf_evict_mutex);
Christophe Fergeaub3740e82016-11-08 10:12:06 +0100139 qxl_gem_init(qdev);
Dave Airlief64122c2013-02-25 14:47:55 +1000140
141 qdev->rom_base = pci_resource_start(pdev, 2);
142 qdev->rom_size = pci_resource_len(pdev, 2);
143 qdev->vram_base = pci_resource_start(pdev, 0);
Dave Airlief64122c2013-02-25 14:47:55 +1000144 qdev->io_base = pci_resource_start(pdev, 3);
145
146 qdev->vram_mapping = io_mapping_create_wc(qdev->vram_base, pci_resource_len(pdev, 0));
Gerd Hoffmann35541782013-10-11 10:01:10 +0200147
148 if (pci_resource_len(pdev, 4) > 0) {
149 /* 64bit surface bar present */
150 sb = 4;
151 qdev->surfaceram_base = pci_resource_start(pdev, sb);
152 qdev->surfaceram_size = pci_resource_len(pdev, sb);
153 qdev->surface_mapping =
154 io_mapping_create_wc(qdev->surfaceram_base,
155 qdev->surfaceram_size);
156 }
157 if (qdev->surface_mapping == NULL) {
158 /* 64bit surface bar not present (or mapping failed) */
159 sb = 1;
160 qdev->surfaceram_base = pci_resource_start(pdev, sb);
161 qdev->surfaceram_size = pci_resource_len(pdev, sb);
162 qdev->surface_mapping =
163 io_mapping_create_wc(qdev->surfaceram_base,
164 qdev->surfaceram_size);
165 }
166
167 DRM_DEBUG_KMS("qxl: vram %llx-%llx(%dM %dk), surface %llx-%llx(%dM %dk, %s)\n",
Dave Airlie970fa982013-05-31 12:45:09 +1000168 (unsigned long long)qdev->vram_base,
169 (unsigned long long)pci_resource_end(pdev, 0),
Dave Airlief64122c2013-02-25 14:47:55 +1000170 (int)pci_resource_len(pdev, 0) / 1024 / 1024,
171 (int)pci_resource_len(pdev, 0) / 1024,
Dave Airlie970fa982013-05-31 12:45:09 +1000172 (unsigned long long)qdev->surfaceram_base,
Gerd Hoffmann35541782013-10-11 10:01:10 +0200173 (unsigned long long)pci_resource_end(pdev, sb),
Dave Airlief64122c2013-02-25 14:47:55 +1000174 (int)qdev->surfaceram_size / 1024 / 1024,
Gerd Hoffmann35541782013-10-11 10:01:10 +0200175 (int)qdev->surfaceram_size / 1024,
176 (sb == 4) ? "64bit" : "32bit");
Dave Airlief64122c2013-02-25 14:47:55 +1000177
178 qdev->rom = ioremap(qdev->rom_base, qdev->rom_size);
179 if (!qdev->rom) {
180 pr_err("Unable to ioremap ROM\n");
181 return -ENOMEM;
182 }
183
184 qxl_check_device(qdev);
185
186 r = qxl_bo_init(qdev);
187 if (r) {
188 DRM_ERROR("bo init failed %d\n", r);
189 return r;
190 }
191
192 qdev->ram_header = ioremap(qdev->vram_base +
193 qdev->rom->ram_header_offset,
194 sizeof(*qdev->ram_header));
195
196 qdev->command_ring = qxl_ring_create(&(qdev->ram_header->cmd_ring_hdr),
197 sizeof(struct qxl_command),
198 QXL_COMMAND_RING_SIZE,
199 qdev->io_base + QXL_IO_NOTIFY_CMD,
200 false,
201 &qdev->display_event);
202
203 qdev->cursor_ring = qxl_ring_create(
204 &(qdev->ram_header->cursor_ring_hdr),
205 sizeof(struct qxl_command),
206 QXL_CURSOR_RING_SIZE,
207 qdev->io_base + QXL_IO_NOTIFY_CMD,
208 false,
209 &qdev->cursor_event);
210
211 qdev->release_ring = qxl_ring_create(
212 &(qdev->ram_header->release_ring_hdr),
213 sizeof(uint64_t),
214 QXL_RELEASE_RING_SIZE, 0, true,
215 NULL);
216
217 /* TODO - slot initialization should happen on reset. where is our
218 * reset handler? */
219 qdev->n_mem_slots = qdev->rom->slots_end;
220 qdev->slot_gen_bits = qdev->rom->slot_gen_bits;
221 qdev->slot_id_bits = qdev->rom->slot_id_bits;
222 qdev->va_slot_mask =
223 (~(uint64_t)0) >> (qdev->slot_id_bits + qdev->slot_gen_bits);
224
225 qdev->mem_slots =
226 kmalloc(qdev->n_mem_slots * sizeof(struct qxl_memslot),
227 GFP_KERNEL);
228
229 idr_init(&qdev->release_idr);
230 spin_lock_init(&qdev->release_idr_lock);
Maarten Lankhorst2f453ed2014-04-02 12:40:05 +0200231 spin_lock_init(&qdev->release_lock);
Dave Airlief64122c2013-02-25 14:47:55 +1000232
233 idr_init(&qdev->surf_id_idr);
234 spin_lock_init(&qdev->surf_id_idr_lock);
235
236 mutex_init(&qdev->async_io_mutex);
237
238 /* reset the device into a known state - no memslots, no primary
239 * created, no surfaces. */
240 qxl_io_reset(qdev);
241
242 /* must initialize irq before first async io - slot creation */
243 r = qxl_irq_init(qdev);
244 if (r)
245 return r;
246
247 /*
248 * Note that virtual is surface0. We rely on the single ioremap done
249 * before.
250 */
251 qdev->main_mem_slot = setup_slot(qdev, 0,
252 (unsigned long)qdev->vram_base,
253 (unsigned long)qdev->vram_base + qdev->rom->ram_header_offset);
254 qdev->surfaces_mem_slot = setup_slot(qdev, 1,
255 (unsigned long)qdev->surfaceram_base,
256 (unsigned long)qdev->surfaceram_base + qdev->surfaceram_size);
Gerd Hoffmannd9bbf182013-10-11 10:01:11 +0200257 DRM_INFO("main mem slot %d [%lx,%x]\n",
258 qdev->main_mem_slot,
259 (unsigned long)qdev->vram_base, qdev->rom->ram_header_offset);
260 DRM_INFO("surface mem slot %d [%lx,%lx]\n",
261 qdev->surfaces_mem_slot,
262 (unsigned long)qdev->surfaceram_base,
263 (unsigned long)qdev->surfaceram_size);
Dave Airlief64122c2013-02-25 14:47:55 +1000264
265
Dave Airlief64122c2013-02-25 14:47:55 +1000266 INIT_WORK(&qdev->gc_work, qxl_gc_work);
267
Dave Airlief64122c2013-02-25 14:47:55 +1000268 return 0;
269}
270
Gabriel Krisman Bertazi2b65d562017-01-19 11:48:05 -0200271void qxl_device_fini(struct qxl_device *qdev)
Dave Airlief64122c2013-02-25 14:47:55 +1000272{
273 if (qdev->current_release_bo[0])
274 qxl_bo_unref(&qdev->current_release_bo[0]);
275 if (qdev->current_release_bo[1])
276 qxl_bo_unref(&qdev->current_release_bo[1]);
Bhaktipriya Shridhar7b2d16f2016-07-02 16:32:09 +0530277 flush_work(&qdev->gc_work);
Dave Airlief64122c2013-02-25 14:47:55 +1000278 qxl_ring_free(qdev->command_ring);
279 qxl_ring_free(qdev->cursor_ring);
280 qxl_ring_free(qdev->release_ring);
Christophe Fergeaub3740e82016-11-08 10:12:06 +0100281 qxl_gem_fini(qdev);
Dave Airlief64122c2013-02-25 14:47:55 +1000282 qxl_bo_fini(qdev);
283 io_mapping_free(qdev->surface_mapping);
284 io_mapping_free(qdev->vram_mapping);
285 iounmap(qdev->ram_header);
286 iounmap(qdev->rom);
287 qdev->rom = NULL;
288 qdev->mode_info.modes = NULL;
289 qdev->mode_info.num_modes = 0;
290 qxl_debugfs_remove_files(qdev);
291}